1*4882a593Smuzhiyun// SPDX-License-Identifier: GPL-2.0+ 2*4882a593Smuzhiyun/* 3*4882a593Smuzhiyun * dts file for Xilinx ZynqMP ZCU111 4*4882a593Smuzhiyun * 5*4882a593Smuzhiyun * (C) Copyright 2017 - 2019, Xilinx, Inc. 6*4882a593Smuzhiyun * 7*4882a593Smuzhiyun * Michal Simek <michal.simek@xilinx.com> 8*4882a593Smuzhiyun */ 9*4882a593Smuzhiyun 10*4882a593Smuzhiyun/dts-v1/; 11*4882a593Smuzhiyun 12*4882a593Smuzhiyun#include "zynqmp.dtsi" 13*4882a593Smuzhiyun#include "zynqmp-clk-ccf.dtsi" 14*4882a593Smuzhiyun#include <dt-bindings/input/input.h> 15*4882a593Smuzhiyun#include <dt-bindings/gpio/gpio.h> 16*4882a593Smuzhiyun 17*4882a593Smuzhiyun/ { 18*4882a593Smuzhiyun model = "ZynqMP ZCU111 RevA"; 19*4882a593Smuzhiyun compatible = "xlnx,zynqmp-zcu111-revA", "xlnx,zynqmp-zcu111", "xlnx,zynqmp"; 20*4882a593Smuzhiyun 21*4882a593Smuzhiyun aliases { 22*4882a593Smuzhiyun ethernet0 = &gem3; 23*4882a593Smuzhiyun i2c0 = &i2c0; 24*4882a593Smuzhiyun i2c1 = &i2c1; 25*4882a593Smuzhiyun mmc0 = &sdhci1; 26*4882a593Smuzhiyun rtc0 = &rtc; 27*4882a593Smuzhiyun serial0 = &uart0; 28*4882a593Smuzhiyun serial1 = &dcc; 29*4882a593Smuzhiyun }; 30*4882a593Smuzhiyun 31*4882a593Smuzhiyun chosen { 32*4882a593Smuzhiyun bootargs = "earlycon"; 33*4882a593Smuzhiyun stdout-path = "serial0:115200n8"; 34*4882a593Smuzhiyun }; 35*4882a593Smuzhiyun 36*4882a593Smuzhiyun memory@0 { 37*4882a593Smuzhiyun device_type = "memory"; 38*4882a593Smuzhiyun reg = <0x0 0x0 0x0 0x80000000>, <0x8 0x00000000 0x0 0x80000000>; 39*4882a593Smuzhiyun /* Another 4GB connected to PL */ 40*4882a593Smuzhiyun }; 41*4882a593Smuzhiyun 42*4882a593Smuzhiyun gpio-keys { 43*4882a593Smuzhiyun compatible = "gpio-keys"; 44*4882a593Smuzhiyun autorepeat; 45*4882a593Smuzhiyun sw19 { 46*4882a593Smuzhiyun label = "sw19"; 47*4882a593Smuzhiyun gpios = <&gpio 22 GPIO_ACTIVE_HIGH>; 48*4882a593Smuzhiyun linux,code = <KEY_DOWN>; 49*4882a593Smuzhiyun wakeup-source; 50*4882a593Smuzhiyun autorepeat; 51*4882a593Smuzhiyun }; 52*4882a593Smuzhiyun }; 53*4882a593Smuzhiyun 54*4882a593Smuzhiyun leds { 55*4882a593Smuzhiyun compatible = "gpio-leds"; 56*4882a593Smuzhiyun heartbeat-led { 57*4882a593Smuzhiyun label = "heartbeat"; 58*4882a593Smuzhiyun gpios = <&gpio 23 GPIO_ACTIVE_HIGH>; 59*4882a593Smuzhiyun linux,default-trigger = "heartbeat"; 60*4882a593Smuzhiyun }; 61*4882a593Smuzhiyun }; 62*4882a593Smuzhiyun 63*4882a593Smuzhiyun ina226-u67 { 64*4882a593Smuzhiyun compatible = "iio-hwmon"; 65*4882a593Smuzhiyun io-channels = <&u67 0>, <&u67 1>, <&u67 2>, <&u67 3>; 66*4882a593Smuzhiyun }; 67*4882a593Smuzhiyun ina226-u59 { 68*4882a593Smuzhiyun compatible = "iio-hwmon"; 69*4882a593Smuzhiyun io-channels = <&u59 0>, <&u59 1>, <&u59 2>, <&u59 3>; 70*4882a593Smuzhiyun }; 71*4882a593Smuzhiyun ina226-u61 { 72*4882a593Smuzhiyun compatible = "iio-hwmon"; 73*4882a593Smuzhiyun io-channels = <&u61 0>, <&u61 1>, <&u61 2>, <&u61 3>; 74*4882a593Smuzhiyun }; 75*4882a593Smuzhiyun ina226-u60 { 76*4882a593Smuzhiyun compatible = "iio-hwmon"; 77*4882a593Smuzhiyun io-channels = <&u60 0>, <&u60 1>, <&u60 2>, <&u60 3>; 78*4882a593Smuzhiyun }; 79*4882a593Smuzhiyun ina226-u64 { 80*4882a593Smuzhiyun compatible = "iio-hwmon"; 81*4882a593Smuzhiyun io-channels = <&u64 0>, <&u64 1>, <&u64 2>, <&u64 3>; 82*4882a593Smuzhiyun }; 83*4882a593Smuzhiyun ina226-u69 { 84*4882a593Smuzhiyun compatible = "iio-hwmon"; 85*4882a593Smuzhiyun io-channels = <&u69 0>, <&u69 1>, <&u69 2>, <&u69 3>; 86*4882a593Smuzhiyun }; 87*4882a593Smuzhiyun ina226-u66 { 88*4882a593Smuzhiyun compatible = "iio-hwmon"; 89*4882a593Smuzhiyun io-channels = <&u66 0>, <&u66 1>, <&u66 2>, <&u66 3>; 90*4882a593Smuzhiyun }; 91*4882a593Smuzhiyun ina226-u65 { 92*4882a593Smuzhiyun compatible = "iio-hwmon"; 93*4882a593Smuzhiyun io-channels = <&u65 0>, <&u65 1>, <&u65 2>, <&u65 3>; 94*4882a593Smuzhiyun }; 95*4882a593Smuzhiyun ina226-u63 { 96*4882a593Smuzhiyun compatible = "iio-hwmon"; 97*4882a593Smuzhiyun io-channels = <&u63 0>, <&u63 1>, <&u63 2>, <&u63 3>; 98*4882a593Smuzhiyun }; 99*4882a593Smuzhiyun ina226-u3 { 100*4882a593Smuzhiyun compatible = "iio-hwmon"; 101*4882a593Smuzhiyun io-channels = <&u3 0>, <&u3 1>, <&u3 2>, <&u3 3>; 102*4882a593Smuzhiyun }; 103*4882a593Smuzhiyun ina226-u71 { 104*4882a593Smuzhiyun compatible = "iio-hwmon"; 105*4882a593Smuzhiyun io-channels = <&u71 0>, <&u71 1>, <&u71 2>, <&u71 3>; 106*4882a593Smuzhiyun }; 107*4882a593Smuzhiyun ina226-u77 { 108*4882a593Smuzhiyun compatible = "iio-hwmon"; 109*4882a593Smuzhiyun io-channels = <&u77 0>, <&u77 1>, <&u77 2>, <&u77 3>; 110*4882a593Smuzhiyun }; 111*4882a593Smuzhiyun ina226-u73 { 112*4882a593Smuzhiyun compatible = "iio-hwmon"; 113*4882a593Smuzhiyun io-channels = <&u73 0>, <&u73 1>, <&u73 2>, <&u73 3>; 114*4882a593Smuzhiyun }; 115*4882a593Smuzhiyun ina226-u79 { 116*4882a593Smuzhiyun compatible = "iio-hwmon"; 117*4882a593Smuzhiyun io-channels = <&u79 0>, <&u79 1>, <&u79 2>, <&u79 3>; 118*4882a593Smuzhiyun }; 119*4882a593Smuzhiyun}; 120*4882a593Smuzhiyun 121*4882a593Smuzhiyun&dcc { 122*4882a593Smuzhiyun status = "okay"; 123*4882a593Smuzhiyun}; 124*4882a593Smuzhiyun 125*4882a593Smuzhiyun&fpd_dma_chan1 { 126*4882a593Smuzhiyun status = "okay"; 127*4882a593Smuzhiyun}; 128*4882a593Smuzhiyun 129*4882a593Smuzhiyun&fpd_dma_chan2 { 130*4882a593Smuzhiyun status = "okay"; 131*4882a593Smuzhiyun}; 132*4882a593Smuzhiyun 133*4882a593Smuzhiyun&fpd_dma_chan3 { 134*4882a593Smuzhiyun status = "okay"; 135*4882a593Smuzhiyun}; 136*4882a593Smuzhiyun 137*4882a593Smuzhiyun&fpd_dma_chan4 { 138*4882a593Smuzhiyun status = "okay"; 139*4882a593Smuzhiyun}; 140*4882a593Smuzhiyun 141*4882a593Smuzhiyun&fpd_dma_chan5 { 142*4882a593Smuzhiyun status = "okay"; 143*4882a593Smuzhiyun}; 144*4882a593Smuzhiyun 145*4882a593Smuzhiyun&fpd_dma_chan6 { 146*4882a593Smuzhiyun status = "okay"; 147*4882a593Smuzhiyun}; 148*4882a593Smuzhiyun 149*4882a593Smuzhiyun&fpd_dma_chan7 { 150*4882a593Smuzhiyun status = "okay"; 151*4882a593Smuzhiyun}; 152*4882a593Smuzhiyun 153*4882a593Smuzhiyun&fpd_dma_chan8 { 154*4882a593Smuzhiyun status = "okay"; 155*4882a593Smuzhiyun}; 156*4882a593Smuzhiyun 157*4882a593Smuzhiyun&gem3 { 158*4882a593Smuzhiyun status = "okay"; 159*4882a593Smuzhiyun phy-handle = <&phy0>; 160*4882a593Smuzhiyun phy-mode = "rgmii-id"; 161*4882a593Smuzhiyun phy0: ethernet-phy@c { 162*4882a593Smuzhiyun reg = <0xc>; 163*4882a593Smuzhiyun ti,rx-internal-delay = <0x8>; 164*4882a593Smuzhiyun ti,tx-internal-delay = <0xa>; 165*4882a593Smuzhiyun ti,fifo-depth = <0x1>; 166*4882a593Smuzhiyun ti,dp83867-rxctrl-strap-quirk; 167*4882a593Smuzhiyun }; 168*4882a593Smuzhiyun}; 169*4882a593Smuzhiyun 170*4882a593Smuzhiyun&gpio { 171*4882a593Smuzhiyun status = "okay"; 172*4882a593Smuzhiyun}; 173*4882a593Smuzhiyun 174*4882a593Smuzhiyun&i2c0 { 175*4882a593Smuzhiyun status = "okay"; 176*4882a593Smuzhiyun clock-frequency = <400000>; 177*4882a593Smuzhiyun 178*4882a593Smuzhiyun tca6416_u22: gpio@20 { 179*4882a593Smuzhiyun compatible = "ti,tca6416"; 180*4882a593Smuzhiyun reg = <0x20>; 181*4882a593Smuzhiyun gpio-controller; /* interrupt not connected */ 182*4882a593Smuzhiyun #gpio-cells = <2>; 183*4882a593Smuzhiyun /* 184*4882a593Smuzhiyun * IRQ not connected 185*4882a593Smuzhiyun * Lines: 186*4882a593Smuzhiyun * 0 - MAX6643_OT_B 187*4882a593Smuzhiyun * 1 - MAX6643_FANFAIL_B 188*4882a593Smuzhiyun * 2 - MIO26_PMU_INPUT_LS 189*4882a593Smuzhiyun * 4 - SFP_SI5382_INT_ALM 190*4882a593Smuzhiyun * 5 - IIC_MUX_RESET_B 191*4882a593Smuzhiyun * 6 - GEM3_EXP_RESET_B 192*4882a593Smuzhiyun * 10 - FMCP_HSPC_PRSNT_M2C_B 193*4882a593Smuzhiyun * 11 - CLK_SPI_MUX_SEL0 194*4882a593Smuzhiyun * 12 - CLK_SPI_MUX_SEL1 195*4882a593Smuzhiyun * 16 - IRPS5401_ALERT_B 196*4882a593Smuzhiyun * 17 - INA226_PMBUS_ALERT 197*4882a593Smuzhiyun * 3, 7, 13-15 - not connected 198*4882a593Smuzhiyun */ 199*4882a593Smuzhiyun }; 200*4882a593Smuzhiyun 201*4882a593Smuzhiyun i2c-mux@75 { /* u23 */ 202*4882a593Smuzhiyun compatible = "nxp,pca9544"; 203*4882a593Smuzhiyun #address-cells = <1>; 204*4882a593Smuzhiyun #size-cells = <0>; 205*4882a593Smuzhiyun reg = <0x75>; 206*4882a593Smuzhiyun i2c@0 { 207*4882a593Smuzhiyun #address-cells = <1>; 208*4882a593Smuzhiyun #size-cells = <0>; 209*4882a593Smuzhiyun reg = <0>; 210*4882a593Smuzhiyun /* PS_PMBUS */ 211*4882a593Smuzhiyun /* PMBUS_ALERT done via pca9544 */ 212*4882a593Smuzhiyun u67: ina226@40 { /* u67 */ 213*4882a593Smuzhiyun compatible = "ti,ina226"; 214*4882a593Smuzhiyun #io-channel-cells = <1>; 215*4882a593Smuzhiyun label = "ina226-u67"; 216*4882a593Smuzhiyun reg = <0x40>; 217*4882a593Smuzhiyun shunt-resistor = <2000>; 218*4882a593Smuzhiyun }; 219*4882a593Smuzhiyun u59: ina226@41 { /* u59 */ 220*4882a593Smuzhiyun compatible = "ti,ina226"; 221*4882a593Smuzhiyun #io-channel-cells = <1>; 222*4882a593Smuzhiyun label = "ina226-u59"; 223*4882a593Smuzhiyun reg = <0x41>; 224*4882a593Smuzhiyun shunt-resistor = <5000>; 225*4882a593Smuzhiyun }; 226*4882a593Smuzhiyun u61: ina226@42 { /* u61 */ 227*4882a593Smuzhiyun compatible = "ti,ina226"; 228*4882a593Smuzhiyun #io-channel-cells = <1>; 229*4882a593Smuzhiyun label = "ina226-u61"; 230*4882a593Smuzhiyun reg = <0x42>; 231*4882a593Smuzhiyun shunt-resistor = <5000>; 232*4882a593Smuzhiyun }; 233*4882a593Smuzhiyun u60: ina226@43 { /* u60 */ 234*4882a593Smuzhiyun compatible = "ti,ina226"; 235*4882a593Smuzhiyun #io-channel-cells = <1>; 236*4882a593Smuzhiyun label = "ina226-u60"; 237*4882a593Smuzhiyun reg = <0x43>; 238*4882a593Smuzhiyun shunt-resistor = <5000>; 239*4882a593Smuzhiyun }; 240*4882a593Smuzhiyun u64: ina226@45 { /* u64 */ 241*4882a593Smuzhiyun compatible = "ti,ina226"; 242*4882a593Smuzhiyun #io-channel-cells = <1>; 243*4882a593Smuzhiyun label = "ina226-u64"; 244*4882a593Smuzhiyun reg = <0x45>; 245*4882a593Smuzhiyun shunt-resistor = <5000>; 246*4882a593Smuzhiyun }; 247*4882a593Smuzhiyun u69: ina226@46 { /* u69 */ 248*4882a593Smuzhiyun compatible = "ti,ina226"; 249*4882a593Smuzhiyun #io-channel-cells = <1>; 250*4882a593Smuzhiyun label = "ina226-u69"; 251*4882a593Smuzhiyun reg = <0x46>; 252*4882a593Smuzhiyun shunt-resistor = <2000>; 253*4882a593Smuzhiyun }; 254*4882a593Smuzhiyun u66: ina226@47 { /* u66 */ 255*4882a593Smuzhiyun compatible = "ti,ina226"; 256*4882a593Smuzhiyun #io-channel-cells = <1>; 257*4882a593Smuzhiyun label = "ina226-u66"; 258*4882a593Smuzhiyun reg = <0x47>; 259*4882a593Smuzhiyun shunt-resistor = <5000>; 260*4882a593Smuzhiyun }; 261*4882a593Smuzhiyun u65: ina226@48 { /* u65 */ 262*4882a593Smuzhiyun compatible = "ti,ina226"; 263*4882a593Smuzhiyun #io-channel-cells = <1>; 264*4882a593Smuzhiyun label = "ina226-u65"; 265*4882a593Smuzhiyun reg = <0x48>; 266*4882a593Smuzhiyun shunt-resistor = <5000>; 267*4882a593Smuzhiyun }; 268*4882a593Smuzhiyun u63: ina226@49 { /* u63 */ 269*4882a593Smuzhiyun compatible = "ti,ina226"; 270*4882a593Smuzhiyun #io-channel-cells = <1>; 271*4882a593Smuzhiyun label = "ina226-u63"; 272*4882a593Smuzhiyun reg = <0x49>; 273*4882a593Smuzhiyun shunt-resistor = <5000>; 274*4882a593Smuzhiyun }; 275*4882a593Smuzhiyun u3: ina226@4a { /* u3 */ 276*4882a593Smuzhiyun compatible = "ti,ina226"; 277*4882a593Smuzhiyun #io-channel-cells = <1>; 278*4882a593Smuzhiyun label = "ina226-u3"; 279*4882a593Smuzhiyun reg = <0x4a>; 280*4882a593Smuzhiyun shunt-resistor = <5000>; 281*4882a593Smuzhiyun }; 282*4882a593Smuzhiyun u71: ina226@4b { /* u71 */ 283*4882a593Smuzhiyun compatible = "ti,ina226"; 284*4882a593Smuzhiyun #io-channel-cells = <1>; 285*4882a593Smuzhiyun label = "ina226-u71"; 286*4882a593Smuzhiyun reg = <0x4b>; 287*4882a593Smuzhiyun shunt-resistor = <5000>; 288*4882a593Smuzhiyun }; 289*4882a593Smuzhiyun u77: ina226@4c { /* u77 */ 290*4882a593Smuzhiyun compatible = "ti,ina226"; 291*4882a593Smuzhiyun #io-channel-cells = <1>; 292*4882a593Smuzhiyun label = "ina226-u77"; 293*4882a593Smuzhiyun reg = <0x4c>; 294*4882a593Smuzhiyun shunt-resistor = <5000>; 295*4882a593Smuzhiyun }; 296*4882a593Smuzhiyun u73: ina226@4d { /* u73 */ 297*4882a593Smuzhiyun compatible = "ti,ina226"; 298*4882a593Smuzhiyun #io-channel-cells = <1>; 299*4882a593Smuzhiyun label = "ina226-u73"; 300*4882a593Smuzhiyun reg = <0x4d>; 301*4882a593Smuzhiyun shunt-resistor = <5000>; 302*4882a593Smuzhiyun }; 303*4882a593Smuzhiyun u79: ina226@4e { /* u79 */ 304*4882a593Smuzhiyun compatible = "ti,ina226"; 305*4882a593Smuzhiyun #io-channel-cells = <1>; 306*4882a593Smuzhiyun label = "ina226-u79"; 307*4882a593Smuzhiyun reg = <0x4e>; 308*4882a593Smuzhiyun shunt-resistor = <5000>; 309*4882a593Smuzhiyun }; 310*4882a593Smuzhiyun }; 311*4882a593Smuzhiyun i2c@1 { 312*4882a593Smuzhiyun #address-cells = <1>; 313*4882a593Smuzhiyun #size-cells = <0>; 314*4882a593Smuzhiyun reg = <1>; 315*4882a593Smuzhiyun /* NC */ 316*4882a593Smuzhiyun }; 317*4882a593Smuzhiyun i2c@2 { 318*4882a593Smuzhiyun #address-cells = <1>; 319*4882a593Smuzhiyun #size-cells = <0>; 320*4882a593Smuzhiyun reg = <2>; 321*4882a593Smuzhiyun irps5401_43: irps54012@43 { /* IRPS5401 - u53 check these */ 322*4882a593Smuzhiyun reg = <0x43>; 323*4882a593Smuzhiyun }; 324*4882a593Smuzhiyun irps5401_44: irps54012@44 { /* IRPS5401 - u55 */ 325*4882a593Smuzhiyun reg = <0x44>; 326*4882a593Smuzhiyun }; 327*4882a593Smuzhiyun irps5401_45: irps54012@45 { /* IRPS5401 - u57 */ 328*4882a593Smuzhiyun reg = <0x45>; 329*4882a593Smuzhiyun }; 330*4882a593Smuzhiyun /* u68 IR38064 +0 */ 331*4882a593Smuzhiyun /* u70 IR38060 +1 */ 332*4882a593Smuzhiyun /* u74 IR38060 +2 */ 333*4882a593Smuzhiyun /* u75 IR38060 +6 */ 334*4882a593Smuzhiyun /* J19 header too */ 335*4882a593Smuzhiyun 336*4882a593Smuzhiyun }; 337*4882a593Smuzhiyun i2c@3 { 338*4882a593Smuzhiyun #address-cells = <1>; 339*4882a593Smuzhiyun #size-cells = <0>; 340*4882a593Smuzhiyun reg = <3>; 341*4882a593Smuzhiyun /* SYSMON */ 342*4882a593Smuzhiyun }; 343*4882a593Smuzhiyun }; 344*4882a593Smuzhiyun}; 345*4882a593Smuzhiyun 346*4882a593Smuzhiyun&i2c1 { 347*4882a593Smuzhiyun status = "okay"; 348*4882a593Smuzhiyun clock-frequency = <400000>; 349*4882a593Smuzhiyun 350*4882a593Smuzhiyun i2c-mux@74 { /* u26 */ 351*4882a593Smuzhiyun compatible = "nxp,pca9548"; 352*4882a593Smuzhiyun #address-cells = <1>; 353*4882a593Smuzhiyun #size-cells = <0>; 354*4882a593Smuzhiyun reg = <0x74>; 355*4882a593Smuzhiyun i2c@0 { 356*4882a593Smuzhiyun #address-cells = <1>; 357*4882a593Smuzhiyun #size-cells = <0>; 358*4882a593Smuzhiyun reg = <0>; 359*4882a593Smuzhiyun /* 360*4882a593Smuzhiyun * IIC_EEPROM 1kB memory which uses 256B blocks 361*4882a593Smuzhiyun * where every block has different address. 362*4882a593Smuzhiyun * 0 - 256B address 0x54 363*4882a593Smuzhiyun * 256B - 512B address 0x55 364*4882a593Smuzhiyun * 512B - 768B address 0x56 365*4882a593Smuzhiyun * 768B - 1024B address 0x57 366*4882a593Smuzhiyun */ 367*4882a593Smuzhiyun eeprom: eeprom@54 { /* u88 */ 368*4882a593Smuzhiyun compatible = "atmel,24c08"; 369*4882a593Smuzhiyun reg = <0x54>; 370*4882a593Smuzhiyun }; 371*4882a593Smuzhiyun }; 372*4882a593Smuzhiyun i2c@1 { 373*4882a593Smuzhiyun #address-cells = <1>; 374*4882a593Smuzhiyun #size-cells = <0>; 375*4882a593Smuzhiyun reg = <1>; 376*4882a593Smuzhiyun si5341: clock-generator@36 { /* SI5341 - u46 */ 377*4882a593Smuzhiyun reg = <0x36>; 378*4882a593Smuzhiyun }; 379*4882a593Smuzhiyun 380*4882a593Smuzhiyun }; 381*4882a593Smuzhiyun i2c@2 { 382*4882a593Smuzhiyun #address-cells = <1>; 383*4882a593Smuzhiyun #size-cells = <0>; 384*4882a593Smuzhiyun reg = <2>; 385*4882a593Smuzhiyun si570_1: clock-generator@5d { /* USER SI570 - u47 */ 386*4882a593Smuzhiyun #clock-cells = <0>; 387*4882a593Smuzhiyun compatible = "silabs,si570"; 388*4882a593Smuzhiyun reg = <0x5d>; 389*4882a593Smuzhiyun temperature-stability = <50>; 390*4882a593Smuzhiyun factory-fout = <300000000>; 391*4882a593Smuzhiyun clock-frequency = <300000000>; 392*4882a593Smuzhiyun clock-output-names = "si570_user"; 393*4882a593Smuzhiyun }; 394*4882a593Smuzhiyun }; 395*4882a593Smuzhiyun i2c@3 { 396*4882a593Smuzhiyun #address-cells = <1>; 397*4882a593Smuzhiyun #size-cells = <0>; 398*4882a593Smuzhiyun reg = <3>; 399*4882a593Smuzhiyun si570_2: clock-generator@5d { /* USER MGT SI570 - u49 */ 400*4882a593Smuzhiyun #clock-cells = <0>; 401*4882a593Smuzhiyun compatible = "silabs,si570"; 402*4882a593Smuzhiyun reg = <0x5d>; 403*4882a593Smuzhiyun temperature-stability = <50>; 404*4882a593Smuzhiyun factory-fout = <156250000>; 405*4882a593Smuzhiyun clock-frequency = <156250000>; 406*4882a593Smuzhiyun clock-output-names = "si570_mgt"; 407*4882a593Smuzhiyun }; 408*4882a593Smuzhiyun }; 409*4882a593Smuzhiyun i2c@4 { 410*4882a593Smuzhiyun #address-cells = <1>; 411*4882a593Smuzhiyun #size-cells = <0>; 412*4882a593Smuzhiyun reg = <4>; 413*4882a593Smuzhiyun si5328: clock-generator@69 { /* SI5328 - u48 */ 414*4882a593Smuzhiyun reg = <0x69>; 415*4882a593Smuzhiyun }; 416*4882a593Smuzhiyun }; 417*4882a593Smuzhiyun i2c@5 { 418*4882a593Smuzhiyun #address-cells = <1>; 419*4882a593Smuzhiyun #size-cells = <0>; 420*4882a593Smuzhiyun reg = <5>; 421*4882a593Smuzhiyun sc18is603@2f { /* sc18is602 - u93 */ 422*4882a593Smuzhiyun compatible = "nxp,sc18is603"; 423*4882a593Smuzhiyun reg = <0x2f>; 424*4882a593Smuzhiyun /* 4 gpios for CS not handled by driver */ 425*4882a593Smuzhiyun /* 426*4882a593Smuzhiyun * USB2ANY cable or 427*4882a593Smuzhiyun * LMK04208 - u90 or 428*4882a593Smuzhiyun * LMX2594 - u102 or 429*4882a593Smuzhiyun * LMX2594 - u103 or 430*4882a593Smuzhiyun * LMX2594 - u104 431*4882a593Smuzhiyun */ 432*4882a593Smuzhiyun }; 433*4882a593Smuzhiyun }; 434*4882a593Smuzhiyun i2c@6 { 435*4882a593Smuzhiyun #address-cells = <1>; 436*4882a593Smuzhiyun #size-cells = <0>; 437*4882a593Smuzhiyun reg = <6>; 438*4882a593Smuzhiyun /* FMC connector */ 439*4882a593Smuzhiyun }; 440*4882a593Smuzhiyun /* 7 NC */ 441*4882a593Smuzhiyun }; 442*4882a593Smuzhiyun 443*4882a593Smuzhiyun i2c-mux@75 { 444*4882a593Smuzhiyun compatible = "nxp,pca9548"; /* u27 */ 445*4882a593Smuzhiyun #address-cells = <1>; 446*4882a593Smuzhiyun #size-cells = <0>; 447*4882a593Smuzhiyun reg = <0x75>; 448*4882a593Smuzhiyun 449*4882a593Smuzhiyun i2c@0 { 450*4882a593Smuzhiyun #address-cells = <1>; 451*4882a593Smuzhiyun #size-cells = <0>; 452*4882a593Smuzhiyun reg = <0>; 453*4882a593Smuzhiyun /* FMCP_HSPC_IIC */ 454*4882a593Smuzhiyun }; 455*4882a593Smuzhiyun i2c@1 { 456*4882a593Smuzhiyun #address-cells = <1>; 457*4882a593Smuzhiyun #size-cells = <0>; 458*4882a593Smuzhiyun reg = <1>; 459*4882a593Smuzhiyun /* NC */ 460*4882a593Smuzhiyun }; 461*4882a593Smuzhiyun i2c@2 { 462*4882a593Smuzhiyun #address-cells = <1>; 463*4882a593Smuzhiyun #size-cells = <0>; 464*4882a593Smuzhiyun reg = <2>; 465*4882a593Smuzhiyun /* SYSMON */ 466*4882a593Smuzhiyun }; 467*4882a593Smuzhiyun i2c@3 { 468*4882a593Smuzhiyun #address-cells = <1>; 469*4882a593Smuzhiyun #size-cells = <0>; 470*4882a593Smuzhiyun reg = <3>; 471*4882a593Smuzhiyun /* DDR4 SODIMM */ 472*4882a593Smuzhiyun }; 473*4882a593Smuzhiyun i2c@4 { 474*4882a593Smuzhiyun #address-cells = <1>; 475*4882a593Smuzhiyun #size-cells = <0>; 476*4882a593Smuzhiyun reg = <4>; 477*4882a593Smuzhiyun /* SFP3 */ 478*4882a593Smuzhiyun }; 479*4882a593Smuzhiyun i2c@5 { 480*4882a593Smuzhiyun #address-cells = <1>; 481*4882a593Smuzhiyun #size-cells = <0>; 482*4882a593Smuzhiyun reg = <5>; 483*4882a593Smuzhiyun /* SFP2 */ 484*4882a593Smuzhiyun }; 485*4882a593Smuzhiyun i2c@6 { 486*4882a593Smuzhiyun #address-cells = <1>; 487*4882a593Smuzhiyun #size-cells = <0>; 488*4882a593Smuzhiyun reg = <6>; 489*4882a593Smuzhiyun /* SFP1 */ 490*4882a593Smuzhiyun }; 491*4882a593Smuzhiyun i2c@7 { 492*4882a593Smuzhiyun #address-cells = <1>; 493*4882a593Smuzhiyun #size-cells = <0>; 494*4882a593Smuzhiyun reg = <7>; 495*4882a593Smuzhiyun /* SFP0 */ 496*4882a593Smuzhiyun }; 497*4882a593Smuzhiyun }; 498*4882a593Smuzhiyun}; 499*4882a593Smuzhiyun 500*4882a593Smuzhiyun&rtc { 501*4882a593Smuzhiyun status = "okay"; 502*4882a593Smuzhiyun}; 503*4882a593Smuzhiyun 504*4882a593Smuzhiyun&sata { 505*4882a593Smuzhiyun status = "okay"; 506*4882a593Smuzhiyun /* SATA OOB timing settings */ 507*4882a593Smuzhiyun ceva,p0-cominit-params = /bits/ 8 <0x18 0x40 0x18 0x28>; 508*4882a593Smuzhiyun ceva,p0-comwake-params = /bits/ 8 <0x06 0x14 0x08 0x0E>; 509*4882a593Smuzhiyun ceva,p0-burst-params = /bits/ 8 <0x13 0x08 0x4A 0x06>; 510*4882a593Smuzhiyun ceva,p0-retry-params = /bits/ 16 <0x96A4 0x3FFC>; 511*4882a593Smuzhiyun ceva,p1-cominit-params = /bits/ 8 <0x18 0x40 0x18 0x28>; 512*4882a593Smuzhiyun ceva,p1-comwake-params = /bits/ 8 <0x06 0x14 0x08 0x0E>; 513*4882a593Smuzhiyun ceva,p1-burst-params = /bits/ 8 <0x13 0x08 0x4A 0x06>; 514*4882a593Smuzhiyun ceva,p1-retry-params = /bits/ 16 <0x96A4 0x3FFC>; 515*4882a593Smuzhiyun}; 516*4882a593Smuzhiyun 517*4882a593Smuzhiyun/* SD1 with level shifter */ 518*4882a593Smuzhiyun&sdhci1 { 519*4882a593Smuzhiyun status = "okay"; 520*4882a593Smuzhiyun no-1-8-v; 521*4882a593Smuzhiyun}; 522*4882a593Smuzhiyun 523*4882a593Smuzhiyun&uart0 { 524*4882a593Smuzhiyun status = "okay"; 525*4882a593Smuzhiyun}; 526*4882a593Smuzhiyun 527*4882a593Smuzhiyun/* ULPI SMSC USB3320 */ 528*4882a593Smuzhiyun&usb0 { 529*4882a593Smuzhiyun status = "okay"; 530*4882a593Smuzhiyun dr_mode = "host"; 531*4882a593Smuzhiyun}; 532