1*4882a593Smuzhiyun// SPDX-License-Identifier: GPL-2.0+ 2*4882a593Smuzhiyun/* 3*4882a593Smuzhiyun * dts file for Xilinx ZynqMP zc1751-xm018-dc4 4*4882a593Smuzhiyun * 5*4882a593Smuzhiyun * (C) Copyright 2015 - 2019, Xilinx, Inc. 6*4882a593Smuzhiyun * 7*4882a593Smuzhiyun * Michal Simek <michal.simek@xilinx.com> 8*4882a593Smuzhiyun */ 9*4882a593Smuzhiyun 10*4882a593Smuzhiyun/dts-v1/; 11*4882a593Smuzhiyun 12*4882a593Smuzhiyun#include "zynqmp.dtsi" 13*4882a593Smuzhiyun#include "zynqmp-clk-ccf.dtsi" 14*4882a593Smuzhiyun 15*4882a593Smuzhiyun/ { 16*4882a593Smuzhiyun model = "ZynqMP zc1751-xm018-dc4"; 17*4882a593Smuzhiyun compatible = "xlnx,zynqmp-zc1751", "xlnx,zynqmp"; 18*4882a593Smuzhiyun 19*4882a593Smuzhiyun aliases { 20*4882a593Smuzhiyun ethernet0 = &gem0; 21*4882a593Smuzhiyun ethernet1 = &gem1; 22*4882a593Smuzhiyun ethernet2 = &gem2; 23*4882a593Smuzhiyun ethernet3 = &gem3; 24*4882a593Smuzhiyun i2c0 = &i2c0; 25*4882a593Smuzhiyun i2c1 = &i2c1; 26*4882a593Smuzhiyun rtc0 = &rtc; 27*4882a593Smuzhiyun serial0 = &uart0; 28*4882a593Smuzhiyun serial1 = &uart1; 29*4882a593Smuzhiyun }; 30*4882a593Smuzhiyun 31*4882a593Smuzhiyun chosen { 32*4882a593Smuzhiyun bootargs = "earlycon"; 33*4882a593Smuzhiyun stdout-path = "serial0:115200n8"; 34*4882a593Smuzhiyun }; 35*4882a593Smuzhiyun 36*4882a593Smuzhiyun memory@0 { 37*4882a593Smuzhiyun device_type = "memory"; 38*4882a593Smuzhiyun reg = <0x0 0x0 0x0 0x80000000>, <0x8 0x00000000 0x0 0x80000000>; 39*4882a593Smuzhiyun }; 40*4882a593Smuzhiyun}; 41*4882a593Smuzhiyun 42*4882a593Smuzhiyun&can0 { 43*4882a593Smuzhiyun status = "okay"; 44*4882a593Smuzhiyun}; 45*4882a593Smuzhiyun 46*4882a593Smuzhiyun&can1 { 47*4882a593Smuzhiyun status = "okay"; 48*4882a593Smuzhiyun}; 49*4882a593Smuzhiyun 50*4882a593Smuzhiyun&fpd_dma_chan1 { 51*4882a593Smuzhiyun status = "okay"; 52*4882a593Smuzhiyun}; 53*4882a593Smuzhiyun 54*4882a593Smuzhiyun&fpd_dma_chan2 { 55*4882a593Smuzhiyun status = "okay"; 56*4882a593Smuzhiyun}; 57*4882a593Smuzhiyun 58*4882a593Smuzhiyun&fpd_dma_chan3 { 59*4882a593Smuzhiyun status = "okay"; 60*4882a593Smuzhiyun}; 61*4882a593Smuzhiyun 62*4882a593Smuzhiyun&fpd_dma_chan4 { 63*4882a593Smuzhiyun status = "okay"; 64*4882a593Smuzhiyun}; 65*4882a593Smuzhiyun 66*4882a593Smuzhiyun&fpd_dma_chan5 { 67*4882a593Smuzhiyun status = "okay"; 68*4882a593Smuzhiyun}; 69*4882a593Smuzhiyun 70*4882a593Smuzhiyun&fpd_dma_chan6 { 71*4882a593Smuzhiyun status = "okay"; 72*4882a593Smuzhiyun}; 73*4882a593Smuzhiyun 74*4882a593Smuzhiyun&fpd_dma_chan7 { 75*4882a593Smuzhiyun status = "okay"; 76*4882a593Smuzhiyun}; 77*4882a593Smuzhiyun 78*4882a593Smuzhiyun&fpd_dma_chan8 { 79*4882a593Smuzhiyun status = "okay"; 80*4882a593Smuzhiyun}; 81*4882a593Smuzhiyun 82*4882a593Smuzhiyun&lpd_dma_chan1 { 83*4882a593Smuzhiyun status = "okay"; 84*4882a593Smuzhiyun}; 85*4882a593Smuzhiyun 86*4882a593Smuzhiyun&lpd_dma_chan2 { 87*4882a593Smuzhiyun status = "okay"; 88*4882a593Smuzhiyun}; 89*4882a593Smuzhiyun 90*4882a593Smuzhiyun&lpd_dma_chan3 { 91*4882a593Smuzhiyun status = "okay"; 92*4882a593Smuzhiyun}; 93*4882a593Smuzhiyun 94*4882a593Smuzhiyun&lpd_dma_chan4 { 95*4882a593Smuzhiyun status = "okay"; 96*4882a593Smuzhiyun}; 97*4882a593Smuzhiyun 98*4882a593Smuzhiyun&lpd_dma_chan5 { 99*4882a593Smuzhiyun status = "okay"; 100*4882a593Smuzhiyun}; 101*4882a593Smuzhiyun 102*4882a593Smuzhiyun&lpd_dma_chan6 { 103*4882a593Smuzhiyun status = "okay"; 104*4882a593Smuzhiyun}; 105*4882a593Smuzhiyun 106*4882a593Smuzhiyun&lpd_dma_chan7 { 107*4882a593Smuzhiyun status = "okay"; 108*4882a593Smuzhiyun}; 109*4882a593Smuzhiyun 110*4882a593Smuzhiyun&lpd_dma_chan8 { 111*4882a593Smuzhiyun status = "okay"; 112*4882a593Smuzhiyun}; 113*4882a593Smuzhiyun 114*4882a593Smuzhiyun&gem0 { 115*4882a593Smuzhiyun status = "okay"; 116*4882a593Smuzhiyun phy-mode = "rgmii-id"; 117*4882a593Smuzhiyun phy-handle = <ðernet_phy0>; 118*4882a593Smuzhiyun ethernet_phy0: ethernet-phy@0 { /* Marvell 88e1512 */ 119*4882a593Smuzhiyun reg = <0>; 120*4882a593Smuzhiyun }; 121*4882a593Smuzhiyun ethernet_phy7: ethernet-phy@7 { /* Vitesse VSC8211 */ 122*4882a593Smuzhiyun reg = <7>; 123*4882a593Smuzhiyun }; 124*4882a593Smuzhiyun ethernet_phy3: ethernet-phy@3 { /* Realtek RTL8211DN */ 125*4882a593Smuzhiyun reg = <3>; 126*4882a593Smuzhiyun }; 127*4882a593Smuzhiyun ethernet_phy8: ethernet-phy@8 { /* Vitesse VSC8211 */ 128*4882a593Smuzhiyun reg = <8>; 129*4882a593Smuzhiyun }; 130*4882a593Smuzhiyun}; 131*4882a593Smuzhiyun 132*4882a593Smuzhiyun&gem1 { 133*4882a593Smuzhiyun status = "okay"; 134*4882a593Smuzhiyun phy-mode = "rgmii-id"; 135*4882a593Smuzhiyun phy-handle = <ðernet_phy7>; 136*4882a593Smuzhiyun}; 137*4882a593Smuzhiyun 138*4882a593Smuzhiyun&gem2 { 139*4882a593Smuzhiyun status = "okay"; 140*4882a593Smuzhiyun phy-mode = "rgmii-id"; 141*4882a593Smuzhiyun phy-handle = <ðernet_phy3>; 142*4882a593Smuzhiyun}; 143*4882a593Smuzhiyun 144*4882a593Smuzhiyun&gem3 { 145*4882a593Smuzhiyun status = "okay"; 146*4882a593Smuzhiyun phy-mode = "rgmii-id"; 147*4882a593Smuzhiyun phy-handle = <ðernet_phy8>; 148*4882a593Smuzhiyun}; 149*4882a593Smuzhiyun 150*4882a593Smuzhiyun&gpio { 151*4882a593Smuzhiyun status = "okay"; 152*4882a593Smuzhiyun}; 153*4882a593Smuzhiyun 154*4882a593Smuzhiyun&i2c0 { 155*4882a593Smuzhiyun clock-frequency = <400000>; 156*4882a593Smuzhiyun status = "okay"; 157*4882a593Smuzhiyun}; 158*4882a593Smuzhiyun 159*4882a593Smuzhiyun&i2c1 { 160*4882a593Smuzhiyun clock-frequency = <400000>; 161*4882a593Smuzhiyun status = "okay"; 162*4882a593Smuzhiyun}; 163*4882a593Smuzhiyun 164*4882a593Smuzhiyun&rtc { 165*4882a593Smuzhiyun status = "okay"; 166*4882a593Smuzhiyun}; 167*4882a593Smuzhiyun 168*4882a593Smuzhiyun&uart0 { 169*4882a593Smuzhiyun status = "okay"; 170*4882a593Smuzhiyun}; 171*4882a593Smuzhiyun 172*4882a593Smuzhiyun&uart1 { 173*4882a593Smuzhiyun status = "okay"; 174*4882a593Smuzhiyun}; 175*4882a593Smuzhiyun 176*4882a593Smuzhiyun&watchdog0 { 177*4882a593Smuzhiyun status = "okay"; 178*4882a593Smuzhiyun}; 179