xref: /OK3568_Linux_fs/kernel/arch/arm64/boot/dts/xilinx/zynqmp-zc1751-xm016-dc2.dts (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun// SPDX-License-Identifier: GPL-2.0+
2*4882a593Smuzhiyun/*
3*4882a593Smuzhiyun * dts file for Xilinx ZynqMP zc1751-xm016-dc2
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * (C) Copyright 2015 - 2019, Xilinx, Inc.
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * Michal Simek <michal.simek@xilinx.com>
8*4882a593Smuzhiyun */
9*4882a593Smuzhiyun
10*4882a593Smuzhiyun/dts-v1/;
11*4882a593Smuzhiyun
12*4882a593Smuzhiyun#include "zynqmp.dtsi"
13*4882a593Smuzhiyun#include "zynqmp-clk-ccf.dtsi"
14*4882a593Smuzhiyun#include <dt-bindings/gpio/gpio.h>
15*4882a593Smuzhiyun
16*4882a593Smuzhiyun/ {
17*4882a593Smuzhiyun	model = "ZynqMP zc1751-xm016-dc2 RevA";
18*4882a593Smuzhiyun	compatible = "xlnx,zynqmp-zc1751", "xlnx,zynqmp";
19*4882a593Smuzhiyun
20*4882a593Smuzhiyun	aliases {
21*4882a593Smuzhiyun		can0 = &can0;
22*4882a593Smuzhiyun		can1 = &can1;
23*4882a593Smuzhiyun		ethernet0 = &gem2;
24*4882a593Smuzhiyun		i2c0 = &i2c0;
25*4882a593Smuzhiyun		rtc0 = &rtc;
26*4882a593Smuzhiyun		serial0 = &uart0;
27*4882a593Smuzhiyun		serial1 = &uart1;
28*4882a593Smuzhiyun		spi0 = &spi0;
29*4882a593Smuzhiyun		spi1 = &spi1;
30*4882a593Smuzhiyun	};
31*4882a593Smuzhiyun
32*4882a593Smuzhiyun	chosen {
33*4882a593Smuzhiyun		bootargs = "earlycon";
34*4882a593Smuzhiyun		stdout-path = "serial0:115200n8";
35*4882a593Smuzhiyun	};
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun	memory@0 {
38*4882a593Smuzhiyun		device_type = "memory";
39*4882a593Smuzhiyun		reg = <0x0 0x0 0x0 0x80000000>, <0x8 0x00000000 0x0 0x80000000>;
40*4882a593Smuzhiyun	};
41*4882a593Smuzhiyun};
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun&can0 {
44*4882a593Smuzhiyun	status = "okay";
45*4882a593Smuzhiyun};
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun&can1 {
48*4882a593Smuzhiyun	status = "okay";
49*4882a593Smuzhiyun};
50*4882a593Smuzhiyun
51*4882a593Smuzhiyun&fpd_dma_chan1 {
52*4882a593Smuzhiyun	status = "okay";
53*4882a593Smuzhiyun};
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun&fpd_dma_chan2 {
56*4882a593Smuzhiyun	status = "okay";
57*4882a593Smuzhiyun};
58*4882a593Smuzhiyun
59*4882a593Smuzhiyun&fpd_dma_chan3 {
60*4882a593Smuzhiyun	status = "okay";
61*4882a593Smuzhiyun};
62*4882a593Smuzhiyun
63*4882a593Smuzhiyun&fpd_dma_chan4 {
64*4882a593Smuzhiyun	status = "okay";
65*4882a593Smuzhiyun};
66*4882a593Smuzhiyun
67*4882a593Smuzhiyun&fpd_dma_chan5 {
68*4882a593Smuzhiyun	status = "okay";
69*4882a593Smuzhiyun};
70*4882a593Smuzhiyun
71*4882a593Smuzhiyun&fpd_dma_chan6 {
72*4882a593Smuzhiyun	status = "okay";
73*4882a593Smuzhiyun};
74*4882a593Smuzhiyun
75*4882a593Smuzhiyun&fpd_dma_chan7 {
76*4882a593Smuzhiyun	status = "okay";
77*4882a593Smuzhiyun};
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun&fpd_dma_chan8 {
80*4882a593Smuzhiyun	status = "okay";
81*4882a593Smuzhiyun};
82*4882a593Smuzhiyun
83*4882a593Smuzhiyun&gem2 {
84*4882a593Smuzhiyun	status = "okay";
85*4882a593Smuzhiyun	phy-handle = <&phy0>;
86*4882a593Smuzhiyun	phy-mode = "rgmii-id";
87*4882a593Smuzhiyun	phy0: ethernet-phy@5 {
88*4882a593Smuzhiyun		reg = <5>;
89*4882a593Smuzhiyun		ti,rx-internal-delay = <0x8>;
90*4882a593Smuzhiyun		ti,tx-internal-delay = <0xa>;
91*4882a593Smuzhiyun		ti,fifo-depth = <0x1>;
92*4882a593Smuzhiyun		ti,dp83867-rxctrl-strap-quirk;
93*4882a593Smuzhiyun	};
94*4882a593Smuzhiyun};
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun&gpio {
97*4882a593Smuzhiyun	status = "okay";
98*4882a593Smuzhiyun};
99*4882a593Smuzhiyun
100*4882a593Smuzhiyun&i2c0 {
101*4882a593Smuzhiyun	status = "okay";
102*4882a593Smuzhiyun	clock-frequency = <400000>;
103*4882a593Smuzhiyun
104*4882a593Smuzhiyun	tca6416_u26: gpio@20 {
105*4882a593Smuzhiyun		compatible = "ti,tca6416";
106*4882a593Smuzhiyun		reg = <0x20>;
107*4882a593Smuzhiyun		gpio-controller;
108*4882a593Smuzhiyun		#gpio-cells = <2>;
109*4882a593Smuzhiyun		/* IRQ not connected */
110*4882a593Smuzhiyun	};
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun	rtc@68 {
113*4882a593Smuzhiyun		compatible = "dallas,ds1339";
114*4882a593Smuzhiyun		reg = <0x68>;
115*4882a593Smuzhiyun	};
116*4882a593Smuzhiyun};
117*4882a593Smuzhiyun
118*4882a593Smuzhiyun&rtc {
119*4882a593Smuzhiyun	status = "okay";
120*4882a593Smuzhiyun};
121*4882a593Smuzhiyun
122*4882a593Smuzhiyun&spi0 {
123*4882a593Smuzhiyun	status = "okay";
124*4882a593Smuzhiyun	num-cs = <1>;
125*4882a593Smuzhiyun
126*4882a593Smuzhiyun	spi0_flash0: flash@0 {
127*4882a593Smuzhiyun		#address-cells = <1>;
128*4882a593Smuzhiyun		#size-cells = <1>;
129*4882a593Smuzhiyun		compatible = "sst,sst25wf080", "jedec,spi-nor";
130*4882a593Smuzhiyun		spi-max-frequency = <50000000>;
131*4882a593Smuzhiyun		reg = <0>;
132*4882a593Smuzhiyun
133*4882a593Smuzhiyun		partition@0 {
134*4882a593Smuzhiyun			label = "spi0-data";
135*4882a593Smuzhiyun			reg = <0x0 0x100000>;
136*4882a593Smuzhiyun		};
137*4882a593Smuzhiyun	};
138*4882a593Smuzhiyun};
139*4882a593Smuzhiyun
140*4882a593Smuzhiyun&spi1 {
141*4882a593Smuzhiyun	status = "okay";
142*4882a593Smuzhiyun	num-cs = <1>;
143*4882a593Smuzhiyun
144*4882a593Smuzhiyun	spi1_flash0: flash@0 {
145*4882a593Smuzhiyun		#address-cells = <1>;
146*4882a593Smuzhiyun		#size-cells = <1>;
147*4882a593Smuzhiyun		compatible = "atmel,at45db041e", "atmel,at45", "atmel,dataflash";
148*4882a593Smuzhiyun		spi-max-frequency = <20000000>;
149*4882a593Smuzhiyun		reg = <0>;
150*4882a593Smuzhiyun
151*4882a593Smuzhiyun		partition@0 {
152*4882a593Smuzhiyun			label = "spi1-data";
153*4882a593Smuzhiyun			reg = <0x0 0x84000>;
154*4882a593Smuzhiyun		};
155*4882a593Smuzhiyun	};
156*4882a593Smuzhiyun};
157*4882a593Smuzhiyun
158*4882a593Smuzhiyun/* ULPI SMSC USB3320 */
159*4882a593Smuzhiyun&usb1 {
160*4882a593Smuzhiyun	status = "okay";
161*4882a593Smuzhiyun	dr_mode = "host";
162*4882a593Smuzhiyun};
163*4882a593Smuzhiyun
164*4882a593Smuzhiyun&uart0 {
165*4882a593Smuzhiyun	status = "okay";
166*4882a593Smuzhiyun};
167*4882a593Smuzhiyun
168*4882a593Smuzhiyun&uart1 {
169*4882a593Smuzhiyun	status = "okay";
170*4882a593Smuzhiyun};
171