1*4882a593Smuzhiyun// SPDX-License-Identifier: GPL-2.0 2*4882a593Smuzhiyun/* 3*4882a593Smuzhiyun * Device Tree Source for AM6 SoC Family Main Domain peripherals 4*4882a593Smuzhiyun * 5*4882a593Smuzhiyun * Copyright (C) 2016-2018 Texas Instruments Incorporated - https://www.ti.com/ 6*4882a593Smuzhiyun */ 7*4882a593Smuzhiyun#include <dt-bindings/phy/phy-am654-serdes.h> 8*4882a593Smuzhiyun 9*4882a593Smuzhiyun&cbass_main { 10*4882a593Smuzhiyun msmc_ram: sram@70000000 { 11*4882a593Smuzhiyun compatible = "mmio-sram"; 12*4882a593Smuzhiyun reg = <0x0 0x70000000 0x0 0x200000>; 13*4882a593Smuzhiyun #address-cells = <1>; 14*4882a593Smuzhiyun #size-cells = <1>; 15*4882a593Smuzhiyun ranges = <0x0 0x0 0x70000000 0x200000>; 16*4882a593Smuzhiyun 17*4882a593Smuzhiyun atf-sram@0 { 18*4882a593Smuzhiyun reg = <0x0 0x20000>; 19*4882a593Smuzhiyun }; 20*4882a593Smuzhiyun 21*4882a593Smuzhiyun sysfw-sram@f0000 { 22*4882a593Smuzhiyun reg = <0xf0000 0x10000>; 23*4882a593Smuzhiyun }; 24*4882a593Smuzhiyun 25*4882a593Smuzhiyun l3cache-sram@100000 { 26*4882a593Smuzhiyun reg = <0x100000 0x100000>; 27*4882a593Smuzhiyun }; 28*4882a593Smuzhiyun }; 29*4882a593Smuzhiyun 30*4882a593Smuzhiyun gic500: interrupt-controller@1800000 { 31*4882a593Smuzhiyun compatible = "arm,gic-v3"; 32*4882a593Smuzhiyun #address-cells = <2>; 33*4882a593Smuzhiyun #size-cells = <2>; 34*4882a593Smuzhiyun ranges; 35*4882a593Smuzhiyun #interrupt-cells = <3>; 36*4882a593Smuzhiyun interrupt-controller; 37*4882a593Smuzhiyun reg = <0x00 0x01800000 0x00 0x10000>, /* GICD */ 38*4882a593Smuzhiyun <0x00 0x01880000 0x00 0x90000>, /* GICR */ 39*4882a593Smuzhiyun <0x00 0x6f000000 0x00 0x2000>, /* GICC */ 40*4882a593Smuzhiyun <0x00 0x6f010000 0x00 0x1000>, /* GICH */ 41*4882a593Smuzhiyun <0x00 0x6f020000 0x00 0x2000>; /* GICV */ 42*4882a593Smuzhiyun /* 43*4882a593Smuzhiyun * vcpumntirq: 44*4882a593Smuzhiyun * virtual CPU interface maintenance interrupt 45*4882a593Smuzhiyun */ 46*4882a593Smuzhiyun interrupts = <GIC_PPI 9 IRQ_TYPE_LEVEL_HIGH>; 47*4882a593Smuzhiyun 48*4882a593Smuzhiyun gic_its: msi-controller@1820000 { 49*4882a593Smuzhiyun compatible = "arm,gic-v3-its"; 50*4882a593Smuzhiyun reg = <0x00 0x01820000 0x00 0x10000>; 51*4882a593Smuzhiyun socionext,synquacer-pre-its = <0x1000000 0x400000>; 52*4882a593Smuzhiyun msi-controller; 53*4882a593Smuzhiyun #msi-cells = <1>; 54*4882a593Smuzhiyun }; 55*4882a593Smuzhiyun }; 56*4882a593Smuzhiyun 57*4882a593Smuzhiyun serdes0: serdes@900000 { 58*4882a593Smuzhiyun compatible = "ti,phy-am654-serdes"; 59*4882a593Smuzhiyun reg = <0x0 0x900000 0x0 0x2000>; 60*4882a593Smuzhiyun reg-names = "serdes"; 61*4882a593Smuzhiyun #phy-cells = <2>; 62*4882a593Smuzhiyun power-domains = <&k3_pds 153 TI_SCI_PD_EXCLUSIVE>; 63*4882a593Smuzhiyun clocks = <&k3_clks 153 4>, <&k3_clks 153 1>, <&serdes1 AM654_SERDES_LO_REFCLK>; 64*4882a593Smuzhiyun clock-output-names = "serdes0_cmu_refclk", "serdes0_lo_refclk", "serdes0_ro_refclk"; 65*4882a593Smuzhiyun assigned-clocks = <&k3_clks 153 4>, <&serdes0 AM654_SERDES_CMU_REFCLK>; 66*4882a593Smuzhiyun assigned-clock-parents = <&k3_clks 153 8>, <&k3_clks 153 4>; 67*4882a593Smuzhiyun ti,serdes-clk = <&serdes0_clk>; 68*4882a593Smuzhiyun #clock-cells = <1>; 69*4882a593Smuzhiyun mux-controls = <&serdes_mux 0>; 70*4882a593Smuzhiyun }; 71*4882a593Smuzhiyun 72*4882a593Smuzhiyun serdes1: serdes@910000 { 73*4882a593Smuzhiyun compatible = "ti,phy-am654-serdes"; 74*4882a593Smuzhiyun reg = <0x0 0x910000 0x0 0x2000>; 75*4882a593Smuzhiyun reg-names = "serdes"; 76*4882a593Smuzhiyun #phy-cells = <2>; 77*4882a593Smuzhiyun power-domains = <&k3_pds 154 TI_SCI_PD_EXCLUSIVE>; 78*4882a593Smuzhiyun clocks = <&serdes0 AM654_SERDES_RO_REFCLK>, <&k3_clks 154 1>, <&k3_clks 154 5>; 79*4882a593Smuzhiyun clock-output-names = "serdes1_cmu_refclk", "serdes1_lo_refclk", "serdes1_ro_refclk"; 80*4882a593Smuzhiyun assigned-clocks = <&k3_clks 154 5>, <&serdes1 AM654_SERDES_CMU_REFCLK>; 81*4882a593Smuzhiyun assigned-clock-parents = <&k3_clks 154 9>, <&k3_clks 154 5>; 82*4882a593Smuzhiyun ti,serdes-clk = <&serdes1_clk>; 83*4882a593Smuzhiyun #clock-cells = <1>; 84*4882a593Smuzhiyun mux-controls = <&serdes_mux 1>; 85*4882a593Smuzhiyun }; 86*4882a593Smuzhiyun 87*4882a593Smuzhiyun main_uart0: serial@2800000 { 88*4882a593Smuzhiyun compatible = "ti,am654-uart"; 89*4882a593Smuzhiyun reg = <0x00 0x02800000 0x00 0x100>; 90*4882a593Smuzhiyun reg-shift = <2>; 91*4882a593Smuzhiyun reg-io-width = <4>; 92*4882a593Smuzhiyun interrupts = <GIC_SPI 192 IRQ_TYPE_LEVEL_HIGH>; 93*4882a593Smuzhiyun clock-frequency = <48000000>; 94*4882a593Smuzhiyun current-speed = <115200>; 95*4882a593Smuzhiyun power-domains = <&k3_pds 146 TI_SCI_PD_EXCLUSIVE>; 96*4882a593Smuzhiyun }; 97*4882a593Smuzhiyun 98*4882a593Smuzhiyun main_uart1: serial@2810000 { 99*4882a593Smuzhiyun compatible = "ti,am654-uart"; 100*4882a593Smuzhiyun reg = <0x00 0x02810000 0x00 0x100>; 101*4882a593Smuzhiyun reg-shift = <2>; 102*4882a593Smuzhiyun reg-io-width = <4>; 103*4882a593Smuzhiyun interrupts = <GIC_SPI 193 IRQ_TYPE_LEVEL_HIGH>; 104*4882a593Smuzhiyun clock-frequency = <48000000>; 105*4882a593Smuzhiyun power-domains = <&k3_pds 147 TI_SCI_PD_EXCLUSIVE>; 106*4882a593Smuzhiyun }; 107*4882a593Smuzhiyun 108*4882a593Smuzhiyun main_uart2: serial@2820000 { 109*4882a593Smuzhiyun compatible = "ti,am654-uart"; 110*4882a593Smuzhiyun reg = <0x00 0x02820000 0x00 0x100>; 111*4882a593Smuzhiyun reg-shift = <2>; 112*4882a593Smuzhiyun reg-io-width = <4>; 113*4882a593Smuzhiyun interrupts = <GIC_SPI 194 IRQ_TYPE_LEVEL_HIGH>; 114*4882a593Smuzhiyun clock-frequency = <48000000>; 115*4882a593Smuzhiyun power-domains = <&k3_pds 148 TI_SCI_PD_EXCLUSIVE>; 116*4882a593Smuzhiyun }; 117*4882a593Smuzhiyun 118*4882a593Smuzhiyun crypto: crypto@4e00000 { 119*4882a593Smuzhiyun compatible = "ti,am654-sa2ul"; 120*4882a593Smuzhiyun reg = <0x0 0x4e00000 0x0 0x1200>; 121*4882a593Smuzhiyun power-domains = <&k3_pds 136 TI_SCI_PD_EXCLUSIVE>; 122*4882a593Smuzhiyun #address-cells = <2>; 123*4882a593Smuzhiyun #size-cells = <2>; 124*4882a593Smuzhiyun ranges = <0x0 0x04e00000 0x00 0x04e00000 0x0 0x30000>; 125*4882a593Smuzhiyun status = "okay"; 126*4882a593Smuzhiyun 127*4882a593Smuzhiyun dmas = <&main_udmap 0xc000>, <&main_udmap 0x4000>, 128*4882a593Smuzhiyun <&main_udmap 0x4001>; 129*4882a593Smuzhiyun dma-names = "tx", "rx1", "rx2"; 130*4882a593Smuzhiyun dma-coherent; 131*4882a593Smuzhiyun 132*4882a593Smuzhiyun rng: rng@4e10000 { 133*4882a593Smuzhiyun compatible = "inside-secure,safexcel-eip76"; 134*4882a593Smuzhiyun reg = <0x0 0x4e10000 0x0 0x7d>; 135*4882a593Smuzhiyun interrupts = <GIC_SPI 24 IRQ_TYPE_LEVEL_HIGH>; 136*4882a593Smuzhiyun clocks = <&k3_clks 136 1>; 137*4882a593Smuzhiyun }; 138*4882a593Smuzhiyun }; 139*4882a593Smuzhiyun 140*4882a593Smuzhiyun main_pmx0: pinctrl@11c000 { 141*4882a593Smuzhiyun compatible = "pinctrl-single"; 142*4882a593Smuzhiyun reg = <0x0 0x11c000 0x0 0x2e4>; 143*4882a593Smuzhiyun #pinctrl-cells = <1>; 144*4882a593Smuzhiyun pinctrl-single,register-width = <32>; 145*4882a593Smuzhiyun pinctrl-single,function-mask = <0xffffffff>; 146*4882a593Smuzhiyun }; 147*4882a593Smuzhiyun 148*4882a593Smuzhiyun main_pmx1: pinctrl@11c2e8 { 149*4882a593Smuzhiyun compatible = "pinctrl-single"; 150*4882a593Smuzhiyun reg = <0x0 0x11c2e8 0x0 0x24>; 151*4882a593Smuzhiyun #pinctrl-cells = <1>; 152*4882a593Smuzhiyun pinctrl-single,register-width = <32>; 153*4882a593Smuzhiyun pinctrl-single,function-mask = <0xffffffff>; 154*4882a593Smuzhiyun }; 155*4882a593Smuzhiyun 156*4882a593Smuzhiyun main_i2c0: i2c@2000000 { 157*4882a593Smuzhiyun compatible = "ti,am654-i2c", "ti,omap4-i2c"; 158*4882a593Smuzhiyun reg = <0x0 0x2000000 0x0 0x100>; 159*4882a593Smuzhiyun interrupts = <GIC_SPI 200 IRQ_TYPE_LEVEL_HIGH>; 160*4882a593Smuzhiyun #address-cells = <1>; 161*4882a593Smuzhiyun #size-cells = <0>; 162*4882a593Smuzhiyun clock-names = "fck"; 163*4882a593Smuzhiyun clocks = <&k3_clks 110 1>; 164*4882a593Smuzhiyun power-domains = <&k3_pds 110 TI_SCI_PD_EXCLUSIVE>; 165*4882a593Smuzhiyun }; 166*4882a593Smuzhiyun 167*4882a593Smuzhiyun main_i2c1: i2c@2010000 { 168*4882a593Smuzhiyun compatible = "ti,am654-i2c", "ti,omap4-i2c"; 169*4882a593Smuzhiyun reg = <0x0 0x2010000 0x0 0x100>; 170*4882a593Smuzhiyun interrupts = <GIC_SPI 201 IRQ_TYPE_LEVEL_HIGH>; 171*4882a593Smuzhiyun #address-cells = <1>; 172*4882a593Smuzhiyun #size-cells = <0>; 173*4882a593Smuzhiyun clock-names = "fck"; 174*4882a593Smuzhiyun clocks = <&k3_clks 111 1>; 175*4882a593Smuzhiyun power-domains = <&k3_pds 111 TI_SCI_PD_EXCLUSIVE>; 176*4882a593Smuzhiyun }; 177*4882a593Smuzhiyun 178*4882a593Smuzhiyun main_i2c2: i2c@2020000 { 179*4882a593Smuzhiyun compatible = "ti,am654-i2c", "ti,omap4-i2c"; 180*4882a593Smuzhiyun reg = <0x0 0x2020000 0x0 0x100>; 181*4882a593Smuzhiyun interrupts = <GIC_SPI 202 IRQ_TYPE_LEVEL_HIGH>; 182*4882a593Smuzhiyun #address-cells = <1>; 183*4882a593Smuzhiyun #size-cells = <0>; 184*4882a593Smuzhiyun clock-names = "fck"; 185*4882a593Smuzhiyun clocks = <&k3_clks 112 1>; 186*4882a593Smuzhiyun power-domains = <&k3_pds 112 TI_SCI_PD_EXCLUSIVE>; 187*4882a593Smuzhiyun }; 188*4882a593Smuzhiyun 189*4882a593Smuzhiyun main_i2c3: i2c@2030000 { 190*4882a593Smuzhiyun compatible = "ti,am654-i2c", "ti,omap4-i2c"; 191*4882a593Smuzhiyun reg = <0x0 0x2030000 0x0 0x100>; 192*4882a593Smuzhiyun interrupts = <GIC_SPI 203 IRQ_TYPE_LEVEL_HIGH>; 193*4882a593Smuzhiyun #address-cells = <1>; 194*4882a593Smuzhiyun #size-cells = <0>; 195*4882a593Smuzhiyun clock-names = "fck"; 196*4882a593Smuzhiyun clocks = <&k3_clks 113 1>; 197*4882a593Smuzhiyun power-domains = <&k3_pds 113 TI_SCI_PD_EXCLUSIVE>; 198*4882a593Smuzhiyun }; 199*4882a593Smuzhiyun 200*4882a593Smuzhiyun ecap0: pwm@3100000 { 201*4882a593Smuzhiyun compatible = "ti,am654-ecap", "ti,am3352-ecap"; 202*4882a593Smuzhiyun #pwm-cells = <3>; 203*4882a593Smuzhiyun reg = <0x0 0x03100000 0x0 0x60>; 204*4882a593Smuzhiyun power-domains = <&k3_pds 39 TI_SCI_PD_EXCLUSIVE>; 205*4882a593Smuzhiyun clocks = <&k3_clks 39 0>; 206*4882a593Smuzhiyun clock-names = "fck"; 207*4882a593Smuzhiyun }; 208*4882a593Smuzhiyun 209*4882a593Smuzhiyun main_spi0: spi@2100000 { 210*4882a593Smuzhiyun compatible = "ti,am654-mcspi","ti,omap4-mcspi"; 211*4882a593Smuzhiyun reg = <0x0 0x2100000 0x0 0x400>; 212*4882a593Smuzhiyun interrupts = <GIC_SPI 184 IRQ_TYPE_LEVEL_HIGH>; 213*4882a593Smuzhiyun clocks = <&k3_clks 137 1>; 214*4882a593Smuzhiyun power-domains = <&k3_pds 137 TI_SCI_PD_EXCLUSIVE>; 215*4882a593Smuzhiyun #address-cells = <1>; 216*4882a593Smuzhiyun #size-cells = <0>; 217*4882a593Smuzhiyun dmas = <&main_udmap 0xc500>, <&main_udmap 0x4500>; 218*4882a593Smuzhiyun dma-names = "tx0", "rx0"; 219*4882a593Smuzhiyun }; 220*4882a593Smuzhiyun 221*4882a593Smuzhiyun main_spi1: spi@2110000 { 222*4882a593Smuzhiyun compatible = "ti,am654-mcspi","ti,omap4-mcspi"; 223*4882a593Smuzhiyun reg = <0x0 0x2110000 0x0 0x400>; 224*4882a593Smuzhiyun interrupts = <GIC_SPI 185 IRQ_TYPE_LEVEL_HIGH>; 225*4882a593Smuzhiyun clocks = <&k3_clks 138 1>; 226*4882a593Smuzhiyun power-domains = <&k3_pds 138 TI_SCI_PD_EXCLUSIVE>; 227*4882a593Smuzhiyun #address-cells = <1>; 228*4882a593Smuzhiyun #size-cells = <0>; 229*4882a593Smuzhiyun assigned-clocks = <&k3_clks 137 1>; 230*4882a593Smuzhiyun assigned-clock-rates = <48000000>; 231*4882a593Smuzhiyun }; 232*4882a593Smuzhiyun 233*4882a593Smuzhiyun main_spi2: spi@2120000 { 234*4882a593Smuzhiyun compatible = "ti,am654-mcspi","ti,omap4-mcspi"; 235*4882a593Smuzhiyun reg = <0x0 0x2120000 0x0 0x400>; 236*4882a593Smuzhiyun interrupts = <GIC_SPI 186 IRQ_TYPE_LEVEL_HIGH>; 237*4882a593Smuzhiyun clocks = <&k3_clks 139 1>; 238*4882a593Smuzhiyun power-domains = <&k3_pds 139 TI_SCI_PD_EXCLUSIVE>; 239*4882a593Smuzhiyun #address-cells = <1>; 240*4882a593Smuzhiyun #size-cells = <0>; 241*4882a593Smuzhiyun }; 242*4882a593Smuzhiyun 243*4882a593Smuzhiyun main_spi3: spi@2130000 { 244*4882a593Smuzhiyun compatible = "ti,am654-mcspi","ti,omap4-mcspi"; 245*4882a593Smuzhiyun reg = <0x0 0x2130000 0x0 0x400>; 246*4882a593Smuzhiyun interrupts = <GIC_SPI 187 IRQ_TYPE_LEVEL_HIGH>; 247*4882a593Smuzhiyun clocks = <&k3_clks 140 1>; 248*4882a593Smuzhiyun power-domains = <&k3_pds 140 TI_SCI_PD_EXCLUSIVE>; 249*4882a593Smuzhiyun #address-cells = <1>; 250*4882a593Smuzhiyun #size-cells = <0>; 251*4882a593Smuzhiyun }; 252*4882a593Smuzhiyun 253*4882a593Smuzhiyun main_spi4: spi@2140000 { 254*4882a593Smuzhiyun compatible = "ti,am654-mcspi","ti,omap4-mcspi"; 255*4882a593Smuzhiyun reg = <0x0 0x2140000 0x0 0x400>; 256*4882a593Smuzhiyun interrupts = <GIC_SPI 188 IRQ_TYPE_LEVEL_HIGH>; 257*4882a593Smuzhiyun clocks = <&k3_clks 141 1>; 258*4882a593Smuzhiyun power-domains = <&k3_pds 141 TI_SCI_PD_EXCLUSIVE>; 259*4882a593Smuzhiyun #address-cells = <1>; 260*4882a593Smuzhiyun #size-cells = <0>; 261*4882a593Smuzhiyun }; 262*4882a593Smuzhiyun 263*4882a593Smuzhiyun sdhci0: sdhci@4f80000 { 264*4882a593Smuzhiyun compatible = "ti,am654-sdhci-5.1"; 265*4882a593Smuzhiyun reg = <0x0 0x4f80000 0x0 0x260>, <0x0 0x4f90000 0x0 0x134>; 266*4882a593Smuzhiyun power-domains = <&k3_pds 47 TI_SCI_PD_EXCLUSIVE>; 267*4882a593Smuzhiyun clocks = <&k3_clks 47 0>, <&k3_clks 47 1>; 268*4882a593Smuzhiyun clock-names = "clk_ahb", "clk_xin"; 269*4882a593Smuzhiyun interrupts = <GIC_SPI 136 IRQ_TYPE_LEVEL_HIGH>; 270*4882a593Smuzhiyun mmc-ddr-1_8v; 271*4882a593Smuzhiyun mmc-hs200-1_8v; 272*4882a593Smuzhiyun ti,otap-del-sel-legacy = <0x0>; 273*4882a593Smuzhiyun ti,otap-del-sel-mmc-hs = <0x0>; 274*4882a593Smuzhiyun ti,otap-del-sel-sd-hs = <0x0>; 275*4882a593Smuzhiyun ti,otap-del-sel-sdr12 = <0x0>; 276*4882a593Smuzhiyun ti,otap-del-sel-sdr25 = <0x0>; 277*4882a593Smuzhiyun ti,otap-del-sel-sdr50 = <0x8>; 278*4882a593Smuzhiyun ti,otap-del-sel-sdr104 = <0x7>; 279*4882a593Smuzhiyun ti,otap-del-sel-ddr50 = <0x5>; 280*4882a593Smuzhiyun ti,otap-del-sel-ddr52 = <0x5>; 281*4882a593Smuzhiyun ti,otap-del-sel-hs200 = <0x5>; 282*4882a593Smuzhiyun ti,otap-del-sel-hs400 = <0x0>; 283*4882a593Smuzhiyun ti,trm-icp = <0x8>; 284*4882a593Smuzhiyun dma-coherent; 285*4882a593Smuzhiyun }; 286*4882a593Smuzhiyun 287*4882a593Smuzhiyun sdhci1: sdhci@4fa0000 { 288*4882a593Smuzhiyun compatible = "ti,am654-sdhci-5.1"; 289*4882a593Smuzhiyun reg = <0x0 0x4fa0000 0x0 0x260>, <0x0 0x4fb0000 0x0 0x134>; 290*4882a593Smuzhiyun power-domains = <&k3_pds 48 TI_SCI_PD_EXCLUSIVE>; 291*4882a593Smuzhiyun clocks = <&k3_clks 48 0>, <&k3_clks 48 1>; 292*4882a593Smuzhiyun clock-names = "clk_ahb", "clk_xin"; 293*4882a593Smuzhiyun interrupts = <GIC_SPI 137 IRQ_TYPE_LEVEL_HIGH>; 294*4882a593Smuzhiyun ti,otap-del-sel-legacy = <0x0>; 295*4882a593Smuzhiyun ti,otap-del-sel-mmc-hs = <0x0>; 296*4882a593Smuzhiyun ti,otap-del-sel-sd-hs = <0x0>; 297*4882a593Smuzhiyun ti,otap-del-sel-sdr12 = <0x0>; 298*4882a593Smuzhiyun ti,otap-del-sel-sdr25 = <0x0>; 299*4882a593Smuzhiyun ti,otap-del-sel-sdr50 = <0x8>; 300*4882a593Smuzhiyun ti,otap-del-sel-sdr104 = <0x7>; 301*4882a593Smuzhiyun ti,otap-del-sel-ddr50 = <0x4>; 302*4882a593Smuzhiyun ti,otap-del-sel-ddr52 = <0x4>; 303*4882a593Smuzhiyun ti,otap-del-sel-hs200 = <0x7>; 304*4882a593Smuzhiyun ti,clkbuf-sel = <0x7>; 305*4882a593Smuzhiyun ti,otap-del-sel = <0x2>; 306*4882a593Smuzhiyun ti,trm-icp = <0x8>; 307*4882a593Smuzhiyun dma-coherent; 308*4882a593Smuzhiyun no-1-8-v; 309*4882a593Smuzhiyun }; 310*4882a593Smuzhiyun 311*4882a593Smuzhiyun scm_conf: scm-conf@100000 { 312*4882a593Smuzhiyun compatible = "syscon", "simple-mfd"; 313*4882a593Smuzhiyun reg = <0 0x00100000 0 0x1c000>; 314*4882a593Smuzhiyun #address-cells = <1>; 315*4882a593Smuzhiyun #size-cells = <1>; 316*4882a593Smuzhiyun ranges = <0x0 0x0 0x00100000 0x1c000>; 317*4882a593Smuzhiyun 318*4882a593Smuzhiyun pcie0_mode: pcie-mode@4060 { 319*4882a593Smuzhiyun compatible = "syscon"; 320*4882a593Smuzhiyun reg = <0x00004060 0x4>; 321*4882a593Smuzhiyun }; 322*4882a593Smuzhiyun 323*4882a593Smuzhiyun pcie1_mode: pcie-mode@4070 { 324*4882a593Smuzhiyun compatible = "syscon"; 325*4882a593Smuzhiyun reg = <0x00004070 0x4>; 326*4882a593Smuzhiyun }; 327*4882a593Smuzhiyun 328*4882a593Smuzhiyun pcie_devid: pcie-devid@210 { 329*4882a593Smuzhiyun compatible = "syscon"; 330*4882a593Smuzhiyun reg = <0x00000210 0x4>; 331*4882a593Smuzhiyun }; 332*4882a593Smuzhiyun 333*4882a593Smuzhiyun serdes0_clk: clock@4080 { 334*4882a593Smuzhiyun compatible = "syscon"; 335*4882a593Smuzhiyun reg = <0x00004080 0x4>; 336*4882a593Smuzhiyun }; 337*4882a593Smuzhiyun 338*4882a593Smuzhiyun serdes1_clk: clock@4090 { 339*4882a593Smuzhiyun compatible = "syscon"; 340*4882a593Smuzhiyun reg = <0x00004090 0x4>; 341*4882a593Smuzhiyun }; 342*4882a593Smuzhiyun 343*4882a593Smuzhiyun serdes_mux: mux-controller { 344*4882a593Smuzhiyun compatible = "mmio-mux"; 345*4882a593Smuzhiyun #mux-control-cells = <1>; 346*4882a593Smuzhiyun mux-reg-masks = <0x4080 0x3>, /* SERDES0 lane select */ 347*4882a593Smuzhiyun <0x4090 0x3>; /* SERDES1 lane select */ 348*4882a593Smuzhiyun }; 349*4882a593Smuzhiyun 350*4882a593Smuzhiyun dss_oldi_io_ctrl: dss-oldi-io-ctrl@41e0 { 351*4882a593Smuzhiyun compatible = "syscon"; 352*4882a593Smuzhiyun reg = <0x0000041e0 0x14>; 353*4882a593Smuzhiyun }; 354*4882a593Smuzhiyun 355*4882a593Smuzhiyun ehrpwm_tbclk: clock@4140 { 356*4882a593Smuzhiyun compatible = "ti,am654-ehrpwm-tbclk", "syscon"; 357*4882a593Smuzhiyun reg = <0x4140 0x18>; 358*4882a593Smuzhiyun #clock-cells = <1>; 359*4882a593Smuzhiyun }; 360*4882a593Smuzhiyun }; 361*4882a593Smuzhiyun 362*4882a593Smuzhiyun dwc3_0: dwc3@4000000 { 363*4882a593Smuzhiyun compatible = "ti,am654-dwc3"; 364*4882a593Smuzhiyun reg = <0x0 0x4000000 0x0 0x4000>; 365*4882a593Smuzhiyun #address-cells = <1>; 366*4882a593Smuzhiyun #size-cells = <1>; 367*4882a593Smuzhiyun ranges = <0x0 0x0 0x4000000 0x20000>; 368*4882a593Smuzhiyun interrupts = <GIC_SPI 97 IRQ_TYPE_LEVEL_HIGH>; 369*4882a593Smuzhiyun dma-coherent; 370*4882a593Smuzhiyun power-domains = <&k3_pds 151 TI_SCI_PD_EXCLUSIVE>; 371*4882a593Smuzhiyun clocks = <&k3_clks 151 2>, <&k3_clks 151 7>; 372*4882a593Smuzhiyun assigned-clocks = <&k3_clks 151 2>, <&k3_clks 151 7>; 373*4882a593Smuzhiyun assigned-clock-parents = <&k3_clks 151 4>, /* set REF_CLK to 20MHz i.e. PER0_PLL/48 */ 374*4882a593Smuzhiyun <&k3_clks 151 9>; /* set PIPE3_TXB_CLK to CLK_12M_RC/256 (for HS only) */ 375*4882a593Smuzhiyun 376*4882a593Smuzhiyun usb0: usb@10000 { 377*4882a593Smuzhiyun compatible = "snps,dwc3"; 378*4882a593Smuzhiyun reg = <0x10000 0x10000>; 379*4882a593Smuzhiyun interrupts = <GIC_SPI 100 IRQ_TYPE_LEVEL_HIGH>, 380*4882a593Smuzhiyun <GIC_SPI 100 IRQ_TYPE_LEVEL_HIGH>, 381*4882a593Smuzhiyun <GIC_SPI 96 IRQ_TYPE_LEVEL_HIGH>; 382*4882a593Smuzhiyun interrupt-names = "peripheral", 383*4882a593Smuzhiyun "host", 384*4882a593Smuzhiyun "otg"; 385*4882a593Smuzhiyun maximum-speed = "high-speed"; 386*4882a593Smuzhiyun dr_mode = "otg"; 387*4882a593Smuzhiyun phys = <&usb0_phy>; 388*4882a593Smuzhiyun phy-names = "usb2-phy"; 389*4882a593Smuzhiyun snps,dis_u3_susphy_quirk; 390*4882a593Smuzhiyun }; 391*4882a593Smuzhiyun }; 392*4882a593Smuzhiyun 393*4882a593Smuzhiyun usb0_phy: phy@4100000 { 394*4882a593Smuzhiyun compatible = "ti,am654-usb2", "ti,omap-usb2"; 395*4882a593Smuzhiyun reg = <0x0 0x4100000 0x0 0x54>; 396*4882a593Smuzhiyun syscon-phy-power = <&scm_conf 0x4000>; 397*4882a593Smuzhiyun clocks = <&k3_clks 151 0>, <&k3_clks 151 1>; 398*4882a593Smuzhiyun clock-names = "wkupclk", "refclk"; 399*4882a593Smuzhiyun #phy-cells = <0>; 400*4882a593Smuzhiyun }; 401*4882a593Smuzhiyun 402*4882a593Smuzhiyun dwc3_1: dwc3@4020000 { 403*4882a593Smuzhiyun compatible = "ti,am654-dwc3"; 404*4882a593Smuzhiyun reg = <0x0 0x4020000 0x0 0x4000>; 405*4882a593Smuzhiyun #address-cells = <1>; 406*4882a593Smuzhiyun #size-cells = <1>; 407*4882a593Smuzhiyun ranges = <0x0 0x0 0x4020000 0x20000>; 408*4882a593Smuzhiyun interrupts = <GIC_SPI 117 IRQ_TYPE_LEVEL_HIGH>; 409*4882a593Smuzhiyun dma-coherent; 410*4882a593Smuzhiyun power-domains = <&k3_pds 152 TI_SCI_PD_EXCLUSIVE>; 411*4882a593Smuzhiyun clocks = <&k3_clks 152 2>; 412*4882a593Smuzhiyun assigned-clocks = <&k3_clks 152 2>; 413*4882a593Smuzhiyun assigned-clock-parents = <&k3_clks 152 4>; /* set REF_CLK to 20MHz i.e. PER0_PLL/48 */ 414*4882a593Smuzhiyun 415*4882a593Smuzhiyun usb1: usb@10000 { 416*4882a593Smuzhiyun compatible = "snps,dwc3"; 417*4882a593Smuzhiyun reg = <0x10000 0x10000>; 418*4882a593Smuzhiyun interrupts = <GIC_SPI 120 IRQ_TYPE_LEVEL_HIGH>, 419*4882a593Smuzhiyun <GIC_SPI 120 IRQ_TYPE_LEVEL_HIGH>, 420*4882a593Smuzhiyun <GIC_SPI 116 IRQ_TYPE_LEVEL_HIGH>; 421*4882a593Smuzhiyun interrupt-names = "peripheral", 422*4882a593Smuzhiyun "host", 423*4882a593Smuzhiyun "otg"; 424*4882a593Smuzhiyun maximum-speed = "high-speed"; 425*4882a593Smuzhiyun dr_mode = "otg"; 426*4882a593Smuzhiyun phys = <&usb1_phy>; 427*4882a593Smuzhiyun phy-names = "usb2-phy"; 428*4882a593Smuzhiyun }; 429*4882a593Smuzhiyun }; 430*4882a593Smuzhiyun 431*4882a593Smuzhiyun usb1_phy: phy@4110000 { 432*4882a593Smuzhiyun compatible = "ti,am654-usb2", "ti,omap-usb2"; 433*4882a593Smuzhiyun reg = <0x0 0x4110000 0x0 0x54>; 434*4882a593Smuzhiyun syscon-phy-power = <&scm_conf 0x4020>; 435*4882a593Smuzhiyun clocks = <&k3_clks 152 0>, <&k3_clks 152 1>; 436*4882a593Smuzhiyun clock-names = "wkupclk", "refclk"; 437*4882a593Smuzhiyun #phy-cells = <0>; 438*4882a593Smuzhiyun }; 439*4882a593Smuzhiyun 440*4882a593Smuzhiyun intr_main_gpio: interrupt-controller0 { 441*4882a593Smuzhiyun compatible = "ti,sci-intr"; 442*4882a593Smuzhiyun ti,intr-trigger-type = <1>; 443*4882a593Smuzhiyun interrupt-controller; 444*4882a593Smuzhiyun interrupt-parent = <&gic500>; 445*4882a593Smuzhiyun #interrupt-cells = <1>; 446*4882a593Smuzhiyun ti,sci = <&dmsc>; 447*4882a593Smuzhiyun ti,sci-dev-id = <100>; 448*4882a593Smuzhiyun ti,interrupt-ranges = <0 392 32>; 449*4882a593Smuzhiyun }; 450*4882a593Smuzhiyun 451*4882a593Smuzhiyun main-navss { 452*4882a593Smuzhiyun compatible = "simple-mfd"; 453*4882a593Smuzhiyun #address-cells = <2>; 454*4882a593Smuzhiyun #size-cells = <2>; 455*4882a593Smuzhiyun ranges; 456*4882a593Smuzhiyun dma-coherent; 457*4882a593Smuzhiyun dma-ranges; 458*4882a593Smuzhiyun 459*4882a593Smuzhiyun ti,sci-dev-id = <118>; 460*4882a593Smuzhiyun 461*4882a593Smuzhiyun intr_main_navss: interrupt-controller1 { 462*4882a593Smuzhiyun compatible = "ti,sci-intr"; 463*4882a593Smuzhiyun ti,intr-trigger-type = <4>; 464*4882a593Smuzhiyun interrupt-controller; 465*4882a593Smuzhiyun interrupt-parent = <&gic500>; 466*4882a593Smuzhiyun #interrupt-cells = <1>; 467*4882a593Smuzhiyun ti,sci = <&dmsc>; 468*4882a593Smuzhiyun ti,sci-dev-id = <182>; 469*4882a593Smuzhiyun ti,interrupt-ranges = <0 64 64>, 470*4882a593Smuzhiyun <64 448 64>; 471*4882a593Smuzhiyun }; 472*4882a593Smuzhiyun 473*4882a593Smuzhiyun inta_main_udmass: interrupt-controller@33d00000 { 474*4882a593Smuzhiyun compatible = "ti,sci-inta"; 475*4882a593Smuzhiyun reg = <0x0 0x33d00000 0x0 0x100000>; 476*4882a593Smuzhiyun interrupt-controller; 477*4882a593Smuzhiyun interrupt-parent = <&intr_main_navss>; 478*4882a593Smuzhiyun msi-controller; 479*4882a593Smuzhiyun ti,sci = <&dmsc>; 480*4882a593Smuzhiyun ti,sci-dev-id = <179>; 481*4882a593Smuzhiyun ti,interrupt-ranges = <0 0 256>; 482*4882a593Smuzhiyun }; 483*4882a593Smuzhiyun 484*4882a593Smuzhiyun secure_proxy_main: mailbox@32c00000 { 485*4882a593Smuzhiyun compatible = "ti,am654-secure-proxy"; 486*4882a593Smuzhiyun #mbox-cells = <1>; 487*4882a593Smuzhiyun reg-names = "target_data", "rt", "scfg"; 488*4882a593Smuzhiyun reg = <0x00 0x32c00000 0x00 0x100000>, 489*4882a593Smuzhiyun <0x00 0x32400000 0x00 0x100000>, 490*4882a593Smuzhiyun <0x00 0x32800000 0x00 0x100000>; 491*4882a593Smuzhiyun interrupt-names = "rx_011"; 492*4882a593Smuzhiyun interrupts = <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>; 493*4882a593Smuzhiyun }; 494*4882a593Smuzhiyun 495*4882a593Smuzhiyun hwspinlock: spinlock@30e00000 { 496*4882a593Smuzhiyun compatible = "ti,am654-hwspinlock"; 497*4882a593Smuzhiyun reg = <0x00 0x30e00000 0x00 0x1000>; 498*4882a593Smuzhiyun #hwlock-cells = <1>; 499*4882a593Smuzhiyun }; 500*4882a593Smuzhiyun 501*4882a593Smuzhiyun mailbox0_cluster0: mailbox@31f80000 { 502*4882a593Smuzhiyun compatible = "ti,am654-mailbox"; 503*4882a593Smuzhiyun reg = <0x00 0x31f80000 0x00 0x200>; 504*4882a593Smuzhiyun #mbox-cells = <1>; 505*4882a593Smuzhiyun ti,mbox-num-users = <4>; 506*4882a593Smuzhiyun ti,mbox-num-fifos = <16>; 507*4882a593Smuzhiyun interrupt-parent = <&intr_main_navss>; 508*4882a593Smuzhiyun }; 509*4882a593Smuzhiyun 510*4882a593Smuzhiyun mailbox0_cluster1: mailbox@31f81000 { 511*4882a593Smuzhiyun compatible = "ti,am654-mailbox"; 512*4882a593Smuzhiyun reg = <0x00 0x31f81000 0x00 0x200>; 513*4882a593Smuzhiyun #mbox-cells = <1>; 514*4882a593Smuzhiyun ti,mbox-num-users = <4>; 515*4882a593Smuzhiyun ti,mbox-num-fifos = <16>; 516*4882a593Smuzhiyun interrupt-parent = <&intr_main_navss>; 517*4882a593Smuzhiyun }; 518*4882a593Smuzhiyun 519*4882a593Smuzhiyun mailbox0_cluster2: mailbox@31f82000 { 520*4882a593Smuzhiyun compatible = "ti,am654-mailbox"; 521*4882a593Smuzhiyun reg = <0x00 0x31f82000 0x00 0x200>; 522*4882a593Smuzhiyun #mbox-cells = <1>; 523*4882a593Smuzhiyun ti,mbox-num-users = <4>; 524*4882a593Smuzhiyun ti,mbox-num-fifos = <16>; 525*4882a593Smuzhiyun interrupt-parent = <&intr_main_navss>; 526*4882a593Smuzhiyun }; 527*4882a593Smuzhiyun 528*4882a593Smuzhiyun mailbox0_cluster3: mailbox@31f83000 { 529*4882a593Smuzhiyun compatible = "ti,am654-mailbox"; 530*4882a593Smuzhiyun reg = <0x00 0x31f83000 0x00 0x200>; 531*4882a593Smuzhiyun #mbox-cells = <1>; 532*4882a593Smuzhiyun ti,mbox-num-users = <4>; 533*4882a593Smuzhiyun ti,mbox-num-fifos = <16>; 534*4882a593Smuzhiyun interrupt-parent = <&intr_main_navss>; 535*4882a593Smuzhiyun }; 536*4882a593Smuzhiyun 537*4882a593Smuzhiyun mailbox0_cluster4: mailbox@31f84000 { 538*4882a593Smuzhiyun compatible = "ti,am654-mailbox"; 539*4882a593Smuzhiyun reg = <0x00 0x31f84000 0x00 0x200>; 540*4882a593Smuzhiyun #mbox-cells = <1>; 541*4882a593Smuzhiyun ti,mbox-num-users = <4>; 542*4882a593Smuzhiyun ti,mbox-num-fifos = <16>; 543*4882a593Smuzhiyun interrupt-parent = <&intr_main_navss>; 544*4882a593Smuzhiyun }; 545*4882a593Smuzhiyun 546*4882a593Smuzhiyun mailbox0_cluster5: mailbox@31f85000 { 547*4882a593Smuzhiyun compatible = "ti,am654-mailbox"; 548*4882a593Smuzhiyun reg = <0x00 0x31f85000 0x00 0x200>; 549*4882a593Smuzhiyun #mbox-cells = <1>; 550*4882a593Smuzhiyun ti,mbox-num-users = <4>; 551*4882a593Smuzhiyun ti,mbox-num-fifos = <16>; 552*4882a593Smuzhiyun interrupt-parent = <&intr_main_navss>; 553*4882a593Smuzhiyun }; 554*4882a593Smuzhiyun 555*4882a593Smuzhiyun mailbox0_cluster6: mailbox@31f86000 { 556*4882a593Smuzhiyun compatible = "ti,am654-mailbox"; 557*4882a593Smuzhiyun reg = <0x00 0x31f86000 0x00 0x200>; 558*4882a593Smuzhiyun #mbox-cells = <1>; 559*4882a593Smuzhiyun ti,mbox-num-users = <4>; 560*4882a593Smuzhiyun ti,mbox-num-fifos = <16>; 561*4882a593Smuzhiyun interrupt-parent = <&intr_main_navss>; 562*4882a593Smuzhiyun }; 563*4882a593Smuzhiyun 564*4882a593Smuzhiyun mailbox0_cluster7: mailbox@31f87000 { 565*4882a593Smuzhiyun compatible = "ti,am654-mailbox"; 566*4882a593Smuzhiyun reg = <0x00 0x31f87000 0x00 0x200>; 567*4882a593Smuzhiyun #mbox-cells = <1>; 568*4882a593Smuzhiyun ti,mbox-num-users = <4>; 569*4882a593Smuzhiyun ti,mbox-num-fifos = <16>; 570*4882a593Smuzhiyun interrupt-parent = <&intr_main_navss>; 571*4882a593Smuzhiyun }; 572*4882a593Smuzhiyun 573*4882a593Smuzhiyun mailbox0_cluster8: mailbox@31f88000 { 574*4882a593Smuzhiyun compatible = "ti,am654-mailbox"; 575*4882a593Smuzhiyun reg = <0x00 0x31f88000 0x00 0x200>; 576*4882a593Smuzhiyun #mbox-cells = <1>; 577*4882a593Smuzhiyun ti,mbox-num-users = <4>; 578*4882a593Smuzhiyun ti,mbox-num-fifos = <16>; 579*4882a593Smuzhiyun interrupt-parent = <&intr_main_navss>; 580*4882a593Smuzhiyun }; 581*4882a593Smuzhiyun 582*4882a593Smuzhiyun mailbox0_cluster9: mailbox@31f89000 { 583*4882a593Smuzhiyun compatible = "ti,am654-mailbox"; 584*4882a593Smuzhiyun reg = <0x00 0x31f89000 0x00 0x200>; 585*4882a593Smuzhiyun #mbox-cells = <1>; 586*4882a593Smuzhiyun ti,mbox-num-users = <4>; 587*4882a593Smuzhiyun ti,mbox-num-fifos = <16>; 588*4882a593Smuzhiyun interrupt-parent = <&intr_main_navss>; 589*4882a593Smuzhiyun }; 590*4882a593Smuzhiyun 591*4882a593Smuzhiyun mailbox0_cluster10: mailbox@31f8a000 { 592*4882a593Smuzhiyun compatible = "ti,am654-mailbox"; 593*4882a593Smuzhiyun reg = <0x00 0x31f8a000 0x00 0x200>; 594*4882a593Smuzhiyun #mbox-cells = <1>; 595*4882a593Smuzhiyun ti,mbox-num-users = <4>; 596*4882a593Smuzhiyun ti,mbox-num-fifos = <16>; 597*4882a593Smuzhiyun interrupt-parent = <&intr_main_navss>; 598*4882a593Smuzhiyun }; 599*4882a593Smuzhiyun 600*4882a593Smuzhiyun mailbox0_cluster11: mailbox@31f8b000 { 601*4882a593Smuzhiyun compatible = "ti,am654-mailbox"; 602*4882a593Smuzhiyun reg = <0x00 0x31f8b000 0x00 0x200>; 603*4882a593Smuzhiyun #mbox-cells = <1>; 604*4882a593Smuzhiyun ti,mbox-num-users = <4>; 605*4882a593Smuzhiyun ti,mbox-num-fifos = <16>; 606*4882a593Smuzhiyun interrupt-parent = <&intr_main_navss>; 607*4882a593Smuzhiyun }; 608*4882a593Smuzhiyun 609*4882a593Smuzhiyun ringacc: ringacc@3c000000 { 610*4882a593Smuzhiyun compatible = "ti,am654-navss-ringacc"; 611*4882a593Smuzhiyun reg = <0x0 0x3c000000 0x0 0x400000>, 612*4882a593Smuzhiyun <0x0 0x38000000 0x0 0x400000>, 613*4882a593Smuzhiyun <0x0 0x31120000 0x0 0x100>, 614*4882a593Smuzhiyun <0x0 0x33000000 0x0 0x40000>; 615*4882a593Smuzhiyun reg-names = "rt", "fifos", "proxy_gcfg", "proxy_target"; 616*4882a593Smuzhiyun ti,num-rings = <818>; 617*4882a593Smuzhiyun ti,sci-rm-range-gp-rings = <0x1>; /* GP ring range */ 618*4882a593Smuzhiyun ti,dma-ring-reset-quirk; 619*4882a593Smuzhiyun ti,sci = <&dmsc>; 620*4882a593Smuzhiyun ti,sci-dev-id = <187>; 621*4882a593Smuzhiyun msi-parent = <&inta_main_udmass>; 622*4882a593Smuzhiyun }; 623*4882a593Smuzhiyun 624*4882a593Smuzhiyun main_udmap: dma-controller@31150000 { 625*4882a593Smuzhiyun compatible = "ti,am654-navss-main-udmap"; 626*4882a593Smuzhiyun reg = <0x0 0x31150000 0x0 0x100>, 627*4882a593Smuzhiyun <0x0 0x34000000 0x0 0x100000>, 628*4882a593Smuzhiyun <0x0 0x35000000 0x0 0x100000>; 629*4882a593Smuzhiyun reg-names = "gcfg", "rchanrt", "tchanrt"; 630*4882a593Smuzhiyun msi-parent = <&inta_main_udmass>; 631*4882a593Smuzhiyun #dma-cells = <1>; 632*4882a593Smuzhiyun 633*4882a593Smuzhiyun ti,sci = <&dmsc>; 634*4882a593Smuzhiyun ti,sci-dev-id = <188>; 635*4882a593Smuzhiyun ti,ringacc = <&ringacc>; 636*4882a593Smuzhiyun 637*4882a593Smuzhiyun ti,sci-rm-range-tchan = <0xf>, /* TX_HCHAN */ 638*4882a593Smuzhiyun <0xd>; /* TX_CHAN */ 639*4882a593Smuzhiyun ti,sci-rm-range-rchan = <0xb>, /* RX_HCHAN */ 640*4882a593Smuzhiyun <0xa>; /* RX_CHAN */ 641*4882a593Smuzhiyun ti,sci-rm-range-rflow = <0x0>; /* GP RFLOW */ 642*4882a593Smuzhiyun }; 643*4882a593Smuzhiyun 644*4882a593Smuzhiyun cpts@310d0000 { 645*4882a593Smuzhiyun compatible = "ti,am65-cpts"; 646*4882a593Smuzhiyun reg = <0x0 0x310d0000 0x0 0x400>; 647*4882a593Smuzhiyun reg-names = "cpts"; 648*4882a593Smuzhiyun clocks = <&main_cpts_mux>; 649*4882a593Smuzhiyun clock-names = "cpts"; 650*4882a593Smuzhiyun interrupts-extended = <&intr_main_navss 391>; 651*4882a593Smuzhiyun interrupt-names = "cpts"; 652*4882a593Smuzhiyun ti,cpts-periodic-outputs = <6>; 653*4882a593Smuzhiyun ti,cpts-ext-ts-inputs = <8>; 654*4882a593Smuzhiyun 655*4882a593Smuzhiyun main_cpts_mux: refclk-mux { 656*4882a593Smuzhiyun #clock-cells = <0>; 657*4882a593Smuzhiyun clocks = <&k3_clks 118 5>, <&k3_clks 118 11>, 658*4882a593Smuzhiyun <&k3_clks 118 6>, <&k3_clks 118 3>, 659*4882a593Smuzhiyun <&k3_clks 118 8>, <&k3_clks 118 14>, 660*4882a593Smuzhiyun <&k3_clks 120 3>, <&k3_clks 121 3>; 661*4882a593Smuzhiyun assigned-clocks = <&main_cpts_mux>; 662*4882a593Smuzhiyun assigned-clock-parents = <&k3_clks 118 5>; 663*4882a593Smuzhiyun }; 664*4882a593Smuzhiyun }; 665*4882a593Smuzhiyun }; 666*4882a593Smuzhiyun 667*4882a593Smuzhiyun main_gpio0: gpio@600000 { 668*4882a593Smuzhiyun compatible = "ti,am654-gpio", "ti,keystone-gpio"; 669*4882a593Smuzhiyun reg = <0x0 0x600000 0x0 0x100>; 670*4882a593Smuzhiyun gpio-controller; 671*4882a593Smuzhiyun #gpio-cells = <2>; 672*4882a593Smuzhiyun interrupt-parent = <&intr_main_gpio>; 673*4882a593Smuzhiyun interrupts = <192>, <193>, <194>, <195>, <196>, <197>; 674*4882a593Smuzhiyun interrupt-controller; 675*4882a593Smuzhiyun #interrupt-cells = <2>; 676*4882a593Smuzhiyun ti,ngpio = <96>; 677*4882a593Smuzhiyun ti,davinci-gpio-unbanked = <0>; 678*4882a593Smuzhiyun clocks = <&k3_clks 57 0>; 679*4882a593Smuzhiyun clock-names = "gpio"; 680*4882a593Smuzhiyun }; 681*4882a593Smuzhiyun 682*4882a593Smuzhiyun main_gpio1: gpio@601000 { 683*4882a593Smuzhiyun compatible = "ti,am654-gpio", "ti,keystone-gpio"; 684*4882a593Smuzhiyun reg = <0x0 0x601000 0x0 0x100>; 685*4882a593Smuzhiyun gpio-controller; 686*4882a593Smuzhiyun #gpio-cells = <2>; 687*4882a593Smuzhiyun interrupt-parent = <&intr_main_gpio>; 688*4882a593Smuzhiyun interrupts = <200>, <201>, <202>, <203>, <204>, <205>; 689*4882a593Smuzhiyun interrupt-controller; 690*4882a593Smuzhiyun #interrupt-cells = <2>; 691*4882a593Smuzhiyun ti,ngpio = <90>; 692*4882a593Smuzhiyun ti,davinci-gpio-unbanked = <0>; 693*4882a593Smuzhiyun clocks = <&k3_clks 58 0>; 694*4882a593Smuzhiyun clock-names = "gpio"; 695*4882a593Smuzhiyun }; 696*4882a593Smuzhiyun 697*4882a593Smuzhiyun pcie0_rc: pcie@5500000 { 698*4882a593Smuzhiyun compatible = "ti,am654-pcie-rc"; 699*4882a593Smuzhiyun reg = <0x0 0x5500000 0x0 0x1000>, <0x0 0x5501000 0x0 0x1000>, <0x0 0x10000000 0x0 0x2000>, <0x0 0x5506000 0x0 0x1000>; 700*4882a593Smuzhiyun reg-names = "app", "dbics", "config", "atu"; 701*4882a593Smuzhiyun power-domains = <&k3_pds 120 TI_SCI_PD_EXCLUSIVE>; 702*4882a593Smuzhiyun #address-cells = <3>; 703*4882a593Smuzhiyun #size-cells = <2>; 704*4882a593Smuzhiyun ranges = <0x81000000 0 0 0x0 0x10020000 0 0x00010000 705*4882a593Smuzhiyun 0x82000000 0 0x10030000 0x0 0x10030000 0 0x07FD0000>; 706*4882a593Smuzhiyun ti,syscon-pcie-id = <&pcie_devid>; 707*4882a593Smuzhiyun ti,syscon-pcie-mode = <&pcie0_mode>; 708*4882a593Smuzhiyun bus-range = <0x0 0xff>; 709*4882a593Smuzhiyun num-viewport = <16>; 710*4882a593Smuzhiyun max-link-speed = <2>; 711*4882a593Smuzhiyun dma-coherent; 712*4882a593Smuzhiyun interrupts = <GIC_SPI 340 IRQ_TYPE_EDGE_RISING>; 713*4882a593Smuzhiyun msi-map = <0x0 &gic_its 0x0 0x10000>; 714*4882a593Smuzhiyun }; 715*4882a593Smuzhiyun 716*4882a593Smuzhiyun pcie0_ep: pcie-ep@5500000 { 717*4882a593Smuzhiyun compatible = "ti,am654-pcie-ep"; 718*4882a593Smuzhiyun reg = <0x0 0x5500000 0x0 0x1000>, <0x0 0x5501000 0x0 0x1000>, <0x0 0x10000000 0x0 0x8000000>, <0x0 0x5506000 0x0 0x1000>; 719*4882a593Smuzhiyun reg-names = "app", "dbics", "addr_space", "atu"; 720*4882a593Smuzhiyun power-domains = <&k3_pds 120 TI_SCI_PD_EXCLUSIVE>; 721*4882a593Smuzhiyun ti,syscon-pcie-mode = <&pcie0_mode>; 722*4882a593Smuzhiyun num-ib-windows = <16>; 723*4882a593Smuzhiyun num-ob-windows = <16>; 724*4882a593Smuzhiyun max-link-speed = <2>; 725*4882a593Smuzhiyun dma-coherent; 726*4882a593Smuzhiyun interrupts = <GIC_SPI 340 IRQ_TYPE_EDGE_RISING>; 727*4882a593Smuzhiyun }; 728*4882a593Smuzhiyun 729*4882a593Smuzhiyun pcie1_rc: pcie@5600000 { 730*4882a593Smuzhiyun compatible = "ti,am654-pcie-rc"; 731*4882a593Smuzhiyun reg = <0x0 0x5600000 0x0 0x1000>, <0x0 0x5601000 0x0 0x1000>, <0x0 0x18000000 0x0 0x2000>, <0x0 0x5606000 0x0 0x1000>; 732*4882a593Smuzhiyun reg-names = "app", "dbics", "config", "atu"; 733*4882a593Smuzhiyun power-domains = <&k3_pds 121 TI_SCI_PD_EXCLUSIVE>; 734*4882a593Smuzhiyun #address-cells = <3>; 735*4882a593Smuzhiyun #size-cells = <2>; 736*4882a593Smuzhiyun ranges = <0x81000000 0 0 0x0 0x18020000 0 0x00010000 737*4882a593Smuzhiyun 0x82000000 0 0x18030000 0x0 0x18030000 0 0x07FD0000>; 738*4882a593Smuzhiyun ti,syscon-pcie-id = <&pcie_devid>; 739*4882a593Smuzhiyun ti,syscon-pcie-mode = <&pcie1_mode>; 740*4882a593Smuzhiyun bus-range = <0x0 0xff>; 741*4882a593Smuzhiyun num-viewport = <16>; 742*4882a593Smuzhiyun max-link-speed = <2>; 743*4882a593Smuzhiyun dma-coherent; 744*4882a593Smuzhiyun interrupts = <GIC_SPI 355 IRQ_TYPE_EDGE_RISING>; 745*4882a593Smuzhiyun msi-map = <0x0 &gic_its 0x10000 0x10000>; 746*4882a593Smuzhiyun }; 747*4882a593Smuzhiyun 748*4882a593Smuzhiyun pcie1_ep: pcie-ep@5600000 { 749*4882a593Smuzhiyun compatible = "ti,am654-pcie-ep"; 750*4882a593Smuzhiyun reg = <0x0 0x5600000 0x0 0x1000>, <0x0 0x5601000 0x0 0x1000>, <0x0 0x18000000 0x0 0x4000000>, <0x0 0x5606000 0x0 0x1000>; 751*4882a593Smuzhiyun reg-names = "app", "dbics", "addr_space", "atu"; 752*4882a593Smuzhiyun power-domains = <&k3_pds 121 TI_SCI_PD_EXCLUSIVE>; 753*4882a593Smuzhiyun ti,syscon-pcie-mode = <&pcie1_mode>; 754*4882a593Smuzhiyun num-ib-windows = <16>; 755*4882a593Smuzhiyun num-ob-windows = <16>; 756*4882a593Smuzhiyun max-link-speed = <2>; 757*4882a593Smuzhiyun dma-coherent; 758*4882a593Smuzhiyun interrupts = <GIC_SPI 355 IRQ_TYPE_EDGE_RISING>; 759*4882a593Smuzhiyun }; 760*4882a593Smuzhiyun 761*4882a593Smuzhiyun mcasp0: mcasp@2b00000 { 762*4882a593Smuzhiyun compatible = "ti,am33xx-mcasp-audio"; 763*4882a593Smuzhiyun reg = <0x0 0x02b00000 0x0 0x2000>, 764*4882a593Smuzhiyun <0x0 0x02b08000 0x0 0x1000>; 765*4882a593Smuzhiyun reg-names = "mpu","dat"; 766*4882a593Smuzhiyun interrupts = <GIC_SPI 208 IRQ_TYPE_LEVEL_HIGH>, 767*4882a593Smuzhiyun <GIC_SPI 209 IRQ_TYPE_LEVEL_HIGH>; 768*4882a593Smuzhiyun interrupt-names = "tx", "rx"; 769*4882a593Smuzhiyun 770*4882a593Smuzhiyun dmas = <&main_udmap 0xc400>, <&main_udmap 0x4400>; 771*4882a593Smuzhiyun dma-names = "tx", "rx"; 772*4882a593Smuzhiyun 773*4882a593Smuzhiyun clocks = <&k3_clks 104 0>; 774*4882a593Smuzhiyun clock-names = "fck"; 775*4882a593Smuzhiyun power-domains = <&k3_pds 104 TI_SCI_PD_EXCLUSIVE>; 776*4882a593Smuzhiyun 777*4882a593Smuzhiyun status = "disabled"; 778*4882a593Smuzhiyun }; 779*4882a593Smuzhiyun 780*4882a593Smuzhiyun mcasp1: mcasp@2b10000 { 781*4882a593Smuzhiyun compatible = "ti,am33xx-mcasp-audio"; 782*4882a593Smuzhiyun reg = <0x0 0x02b10000 0x0 0x2000>, 783*4882a593Smuzhiyun <0x0 0x02b18000 0x0 0x1000>; 784*4882a593Smuzhiyun reg-names = "mpu","dat"; 785*4882a593Smuzhiyun interrupts = <GIC_SPI 210 IRQ_TYPE_LEVEL_HIGH>, 786*4882a593Smuzhiyun <GIC_SPI 211 IRQ_TYPE_LEVEL_HIGH>; 787*4882a593Smuzhiyun interrupt-names = "tx", "rx"; 788*4882a593Smuzhiyun 789*4882a593Smuzhiyun dmas = <&main_udmap 0xc401>, <&main_udmap 0x4401>; 790*4882a593Smuzhiyun dma-names = "tx", "rx"; 791*4882a593Smuzhiyun 792*4882a593Smuzhiyun clocks = <&k3_clks 105 0>; 793*4882a593Smuzhiyun clock-names = "fck"; 794*4882a593Smuzhiyun power-domains = <&k3_pds 105 TI_SCI_PD_EXCLUSIVE>; 795*4882a593Smuzhiyun 796*4882a593Smuzhiyun status = "disabled"; 797*4882a593Smuzhiyun }; 798*4882a593Smuzhiyun 799*4882a593Smuzhiyun mcasp2: mcasp@2b20000 { 800*4882a593Smuzhiyun compatible = "ti,am33xx-mcasp-audio"; 801*4882a593Smuzhiyun reg = <0x0 0x02b20000 0x0 0x2000>, 802*4882a593Smuzhiyun <0x0 0x02b28000 0x0 0x1000>; 803*4882a593Smuzhiyun reg-names = "mpu","dat"; 804*4882a593Smuzhiyun interrupts = <GIC_SPI 212 IRQ_TYPE_LEVEL_HIGH>, 805*4882a593Smuzhiyun <GIC_SPI 213 IRQ_TYPE_LEVEL_HIGH>; 806*4882a593Smuzhiyun interrupt-names = "tx", "rx"; 807*4882a593Smuzhiyun 808*4882a593Smuzhiyun dmas = <&main_udmap 0xc402>, <&main_udmap 0x4402>; 809*4882a593Smuzhiyun dma-names = "tx", "rx"; 810*4882a593Smuzhiyun 811*4882a593Smuzhiyun clocks = <&k3_clks 106 0>; 812*4882a593Smuzhiyun clock-names = "fck"; 813*4882a593Smuzhiyun power-domains = <&k3_pds 106 TI_SCI_PD_EXCLUSIVE>; 814*4882a593Smuzhiyun 815*4882a593Smuzhiyun status = "disabled"; 816*4882a593Smuzhiyun }; 817*4882a593Smuzhiyun 818*4882a593Smuzhiyun cal: cal@6f03000 { 819*4882a593Smuzhiyun compatible = "ti,am654-cal"; 820*4882a593Smuzhiyun reg = <0x0 0x06f03000 0x0 0x400>, 821*4882a593Smuzhiyun <0x0 0x06f03800 0x0 0x40>; 822*4882a593Smuzhiyun reg-names = "cal_top", 823*4882a593Smuzhiyun "cal_rx_core0"; 824*4882a593Smuzhiyun interrupts = <GIC_SPI 152 IRQ_TYPE_LEVEL_HIGH>; 825*4882a593Smuzhiyun ti,camerrx-control = <&scm_conf 0x40c0>; 826*4882a593Smuzhiyun clock-names = "fck"; 827*4882a593Smuzhiyun clocks = <&k3_clks 2 0>; 828*4882a593Smuzhiyun power-domains = <&k3_pds 2 TI_SCI_PD_EXCLUSIVE>; 829*4882a593Smuzhiyun 830*4882a593Smuzhiyun ports { 831*4882a593Smuzhiyun #address-cells = <1>; 832*4882a593Smuzhiyun #size-cells = <0>; 833*4882a593Smuzhiyun 834*4882a593Smuzhiyun csi2_0: port@0 { 835*4882a593Smuzhiyun reg = <0>; 836*4882a593Smuzhiyun }; 837*4882a593Smuzhiyun }; 838*4882a593Smuzhiyun }; 839*4882a593Smuzhiyun 840*4882a593Smuzhiyun dss: dss@4a00000 { 841*4882a593Smuzhiyun compatible = "ti,am65x-dss"; 842*4882a593Smuzhiyun reg = <0x0 0x04a00000 0x0 0x1000>, /* common */ 843*4882a593Smuzhiyun <0x0 0x04a02000 0x0 0x1000>, /* vidl1 */ 844*4882a593Smuzhiyun <0x0 0x04a06000 0x0 0x1000>, /* vid */ 845*4882a593Smuzhiyun <0x0 0x04a07000 0x0 0x1000>, /* ovr1 */ 846*4882a593Smuzhiyun <0x0 0x04a08000 0x0 0x1000>, /* ovr2 */ 847*4882a593Smuzhiyun <0x0 0x04a0a000 0x0 0x1000>, /* vp1 */ 848*4882a593Smuzhiyun <0x0 0x04a0b000 0x0 0x1000>; /* vp2 */ 849*4882a593Smuzhiyun reg-names = "common", "vidl1", "vid", 850*4882a593Smuzhiyun "ovr1", "ovr2", "vp1", "vp2"; 851*4882a593Smuzhiyun 852*4882a593Smuzhiyun ti,am65x-oldi-io-ctrl = <&dss_oldi_io_ctrl>; 853*4882a593Smuzhiyun 854*4882a593Smuzhiyun power-domains = <&k3_pds 67 TI_SCI_PD_EXCLUSIVE>; 855*4882a593Smuzhiyun 856*4882a593Smuzhiyun clocks = <&k3_clks 67 1>, 857*4882a593Smuzhiyun <&k3_clks 216 1>, 858*4882a593Smuzhiyun <&k3_clks 67 2>; 859*4882a593Smuzhiyun clock-names = "fck", "vp1", "vp2"; 860*4882a593Smuzhiyun 861*4882a593Smuzhiyun /* 862*4882a593Smuzhiyun * Set vp2 clk (DPI_1_IN_CLK) mux to PLL4 via 863*4882a593Smuzhiyun * DIV1. See "Figure 12-3365. DSS Integration" 864*4882a593Smuzhiyun * in AM65x TRM for details. 865*4882a593Smuzhiyun */ 866*4882a593Smuzhiyun assigned-clocks = <&k3_clks 67 2>; 867*4882a593Smuzhiyun assigned-clock-parents = <&k3_clks 67 5>; 868*4882a593Smuzhiyun 869*4882a593Smuzhiyun interrupts = <GIC_SPI 166 IRQ_TYPE_EDGE_RISING>; 870*4882a593Smuzhiyun 871*4882a593Smuzhiyun status = "disabled"; 872*4882a593Smuzhiyun 873*4882a593Smuzhiyun dma-coherent; 874*4882a593Smuzhiyun 875*4882a593Smuzhiyun dss_ports: ports { 876*4882a593Smuzhiyun #address-cells = <1>; 877*4882a593Smuzhiyun #size-cells = <0>; 878*4882a593Smuzhiyun }; 879*4882a593Smuzhiyun }; 880*4882a593Smuzhiyun 881*4882a593Smuzhiyun ehrpwm0: pwm@3000000 { 882*4882a593Smuzhiyun compatible = "ti,am654-ehrpwm", "ti,am3352-ehrpwm"; 883*4882a593Smuzhiyun #pwm-cells = <3>; 884*4882a593Smuzhiyun reg = <0x0 0x3000000 0x0 0x100>; 885*4882a593Smuzhiyun power-domains = <&k3_pds 40 TI_SCI_PD_EXCLUSIVE>; 886*4882a593Smuzhiyun clocks = <&ehrpwm_tbclk 0>, <&k3_clks 40 0>; 887*4882a593Smuzhiyun clock-names = "tbclk", "fck"; 888*4882a593Smuzhiyun }; 889*4882a593Smuzhiyun 890*4882a593Smuzhiyun ehrpwm1: pwm@3010000 { 891*4882a593Smuzhiyun compatible = "ti,am654-ehrpwm", "ti,am3352-ehrpwm"; 892*4882a593Smuzhiyun #pwm-cells = <3>; 893*4882a593Smuzhiyun reg = <0x0 0x3010000 0x0 0x100>; 894*4882a593Smuzhiyun power-domains = <&k3_pds 41 TI_SCI_PD_EXCLUSIVE>; 895*4882a593Smuzhiyun clocks = <&ehrpwm_tbclk 1>, <&k3_clks 41 0>; 896*4882a593Smuzhiyun clock-names = "tbclk", "fck"; 897*4882a593Smuzhiyun }; 898*4882a593Smuzhiyun 899*4882a593Smuzhiyun ehrpwm2: pwm@3020000 { 900*4882a593Smuzhiyun compatible = "ti,am654-ehrpwm", "ti,am3352-ehrpwm"; 901*4882a593Smuzhiyun #pwm-cells = <3>; 902*4882a593Smuzhiyun reg = <0x0 0x3020000 0x0 0x100>; 903*4882a593Smuzhiyun power-domains = <&k3_pds 42 TI_SCI_PD_EXCLUSIVE>; 904*4882a593Smuzhiyun clocks = <&ehrpwm_tbclk 2>, <&k3_clks 42 0>; 905*4882a593Smuzhiyun clock-names = "tbclk", "fck"; 906*4882a593Smuzhiyun }; 907*4882a593Smuzhiyun 908*4882a593Smuzhiyun ehrpwm3: pwm@3030000 { 909*4882a593Smuzhiyun compatible = "ti,am654-ehrpwm", "ti,am3352-ehrpwm"; 910*4882a593Smuzhiyun #pwm-cells = <3>; 911*4882a593Smuzhiyun reg = <0x0 0x3030000 0x0 0x100>; 912*4882a593Smuzhiyun power-domains = <&k3_pds 43 TI_SCI_PD_EXCLUSIVE>; 913*4882a593Smuzhiyun clocks = <&ehrpwm_tbclk 3>, <&k3_clks 43 0>; 914*4882a593Smuzhiyun clock-names = "tbclk", "fck"; 915*4882a593Smuzhiyun }; 916*4882a593Smuzhiyun 917*4882a593Smuzhiyun ehrpwm4: pwm@3040000 { 918*4882a593Smuzhiyun compatible = "ti,am654-ehrpwm", "ti,am3352-ehrpwm"; 919*4882a593Smuzhiyun #pwm-cells = <3>; 920*4882a593Smuzhiyun reg = <0x0 0x3040000 0x0 0x100>; 921*4882a593Smuzhiyun power-domains = <&k3_pds 44 TI_SCI_PD_EXCLUSIVE>; 922*4882a593Smuzhiyun clocks = <&ehrpwm_tbclk 4>, <&k3_clks 44 0>; 923*4882a593Smuzhiyun clock-names = "tbclk", "fck"; 924*4882a593Smuzhiyun }; 925*4882a593Smuzhiyun 926*4882a593Smuzhiyun ehrpwm5: pwm@3050000 { 927*4882a593Smuzhiyun compatible = "ti,am654-ehrpwm", "ti,am3352-ehrpwm"; 928*4882a593Smuzhiyun #pwm-cells = <3>; 929*4882a593Smuzhiyun reg = <0x0 0x3050000 0x0 0x100>; 930*4882a593Smuzhiyun power-domains = <&k3_pds 45 TI_SCI_PD_EXCLUSIVE>; 931*4882a593Smuzhiyun clocks = <&ehrpwm_tbclk 5>, <&k3_clks 45 0>; 932*4882a593Smuzhiyun clock-names = "tbclk", "fck"; 933*4882a593Smuzhiyun }; 934*4882a593Smuzhiyun}; 935