1*4882a593Smuzhiyun// SPDX-License-Identifier: (GPL-2.0 OR MIT) 2*4882a593Smuzhiyun/* 3*4882a593Smuzhiyun * Copyright (C) 2018 Synaptics Incorporated 4*4882a593Smuzhiyun * 5*4882a593Smuzhiyun * Author: Jisheng Zhang <jszhang@kernel.org> 6*4882a593Smuzhiyun */ 7*4882a593Smuzhiyun 8*4882a593Smuzhiyun#include <dt-bindings/interrupt-controller/arm-gic.h> 9*4882a593Smuzhiyun 10*4882a593Smuzhiyun/ { 11*4882a593Smuzhiyun compatible = "syna,as370"; 12*4882a593Smuzhiyun interrupt-parent = <&gic>; 13*4882a593Smuzhiyun #address-cells = <2>; 14*4882a593Smuzhiyun #size-cells = <2>; 15*4882a593Smuzhiyun 16*4882a593Smuzhiyun psci { 17*4882a593Smuzhiyun compatible = "arm,psci-1.0"; 18*4882a593Smuzhiyun method = "smc"; 19*4882a593Smuzhiyun }; 20*4882a593Smuzhiyun 21*4882a593Smuzhiyun cpus { 22*4882a593Smuzhiyun #address-cells = <1>; 23*4882a593Smuzhiyun #size-cells = <0>; 24*4882a593Smuzhiyun 25*4882a593Smuzhiyun cpu0: cpu@0 { 26*4882a593Smuzhiyun compatible = "arm,cortex-a53"; 27*4882a593Smuzhiyun device_type = "cpu"; 28*4882a593Smuzhiyun reg = <0x0>; 29*4882a593Smuzhiyun enable-method = "psci"; 30*4882a593Smuzhiyun next-level-cache = <&l2>; 31*4882a593Smuzhiyun cpu-idle-states = <&CPU_SLEEP_0>; 32*4882a593Smuzhiyun }; 33*4882a593Smuzhiyun 34*4882a593Smuzhiyun cpu1: cpu@1 { 35*4882a593Smuzhiyun compatible = "arm,cortex-a53"; 36*4882a593Smuzhiyun device_type = "cpu"; 37*4882a593Smuzhiyun reg = <0x1>; 38*4882a593Smuzhiyun enable-method = "psci"; 39*4882a593Smuzhiyun next-level-cache = <&l2>; 40*4882a593Smuzhiyun cpu-idle-states = <&CPU_SLEEP_0>; 41*4882a593Smuzhiyun }; 42*4882a593Smuzhiyun 43*4882a593Smuzhiyun cpu2: cpu@2 { 44*4882a593Smuzhiyun compatible = "arm,cortex-a53"; 45*4882a593Smuzhiyun device_type = "cpu"; 46*4882a593Smuzhiyun reg = <0x2>; 47*4882a593Smuzhiyun enable-method = "psci"; 48*4882a593Smuzhiyun next-level-cache = <&l2>; 49*4882a593Smuzhiyun cpu-idle-states = <&CPU_SLEEP_0>; 50*4882a593Smuzhiyun }; 51*4882a593Smuzhiyun 52*4882a593Smuzhiyun cpu3: cpu@3 { 53*4882a593Smuzhiyun compatible = "arm,cortex-a53"; 54*4882a593Smuzhiyun device_type = "cpu"; 55*4882a593Smuzhiyun reg = <0x3>; 56*4882a593Smuzhiyun enable-method = "psci"; 57*4882a593Smuzhiyun next-level-cache = <&l2>; 58*4882a593Smuzhiyun cpu-idle-states = <&CPU_SLEEP_0>; 59*4882a593Smuzhiyun }; 60*4882a593Smuzhiyun 61*4882a593Smuzhiyun l2: cache { 62*4882a593Smuzhiyun compatible = "cache"; 63*4882a593Smuzhiyun }; 64*4882a593Smuzhiyun 65*4882a593Smuzhiyun idle-states { 66*4882a593Smuzhiyun entry-method = "psci"; 67*4882a593Smuzhiyun CPU_SLEEP_0: cpu-sleep-0 { 68*4882a593Smuzhiyun compatible = "arm,idle-state"; 69*4882a593Smuzhiyun local-timer-stop; 70*4882a593Smuzhiyun arm,psci-suspend-param = <0x0010000>; 71*4882a593Smuzhiyun entry-latency-us = <75>; 72*4882a593Smuzhiyun exit-latency-us = <155>; 73*4882a593Smuzhiyun min-residency-us = <1000>; 74*4882a593Smuzhiyun }; 75*4882a593Smuzhiyun }; 76*4882a593Smuzhiyun }; 77*4882a593Smuzhiyun 78*4882a593Smuzhiyun osc: osc { 79*4882a593Smuzhiyun compatible = "fixed-clock"; 80*4882a593Smuzhiyun #clock-cells = <0>; 81*4882a593Smuzhiyun clock-frequency = <25000000>; 82*4882a593Smuzhiyun }; 83*4882a593Smuzhiyun 84*4882a593Smuzhiyun pmu { 85*4882a593Smuzhiyun compatible = "arm,cortex-a53-pmu"; 86*4882a593Smuzhiyun interrupts = <GIC_SPI 4 IRQ_TYPE_LEVEL_HIGH>, 87*4882a593Smuzhiyun <GIC_SPI 5 IRQ_TYPE_LEVEL_HIGH>, 88*4882a593Smuzhiyun <GIC_SPI 6 IRQ_TYPE_LEVEL_HIGH>, 89*4882a593Smuzhiyun <GIC_SPI 7 IRQ_TYPE_LEVEL_HIGH>; 90*4882a593Smuzhiyun interrupt-affinity = <&cpu0>, 91*4882a593Smuzhiyun <&cpu1>, 92*4882a593Smuzhiyun <&cpu2>, 93*4882a593Smuzhiyun <&cpu3>; 94*4882a593Smuzhiyun }; 95*4882a593Smuzhiyun 96*4882a593Smuzhiyun timer { 97*4882a593Smuzhiyun compatible = "arm,armv8-timer"; 98*4882a593Smuzhiyun interrupts = <GIC_PPI 13 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>, 99*4882a593Smuzhiyun <GIC_PPI 14 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>, 100*4882a593Smuzhiyun <GIC_PPI 11 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>, 101*4882a593Smuzhiyun <GIC_PPI 10 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>; 102*4882a593Smuzhiyun }; 103*4882a593Smuzhiyun 104*4882a593Smuzhiyun soc@f7000000 { 105*4882a593Smuzhiyun compatible = "simple-bus"; 106*4882a593Smuzhiyun #address-cells = <1>; 107*4882a593Smuzhiyun #size-cells = <1>; 108*4882a593Smuzhiyun ranges = <0 0 0xf7000000 0x1000000>; 109*4882a593Smuzhiyun 110*4882a593Smuzhiyun gic: interrupt-controller@901000 { 111*4882a593Smuzhiyun compatible = "arm,gic-400"; 112*4882a593Smuzhiyun #interrupt-cells = <3>; 113*4882a593Smuzhiyun interrupt-controller; 114*4882a593Smuzhiyun reg = <0x901000 0x1000>, 115*4882a593Smuzhiyun <0x902000 0x2000>, 116*4882a593Smuzhiyun <0x904000 0x2000>, 117*4882a593Smuzhiyun <0x906000 0x2000>; 118*4882a593Smuzhiyun interrupts = <GIC_PPI 9 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>; 119*4882a593Smuzhiyun }; 120*4882a593Smuzhiyun 121*4882a593Smuzhiyun apb@e80000 { 122*4882a593Smuzhiyun compatible = "simple-bus"; 123*4882a593Smuzhiyun #address-cells = <1>; 124*4882a593Smuzhiyun #size-cells = <1>; 125*4882a593Smuzhiyun ranges = <0 0xe80000 0x10000>; 126*4882a593Smuzhiyun 127*4882a593Smuzhiyun uart0: serial@c00 { 128*4882a593Smuzhiyun compatible = "snps,dw-apb-uart"; 129*4882a593Smuzhiyun reg = <0xc00 0x100>; 130*4882a593Smuzhiyun interrupts = <GIC_SPI 56 IRQ_TYPE_LEVEL_HIGH>; 131*4882a593Smuzhiyun clocks = <&osc>; 132*4882a593Smuzhiyun reg-shift = <2>; 133*4882a593Smuzhiyun status = "disabled"; 134*4882a593Smuzhiyun }; 135*4882a593Smuzhiyun 136*4882a593Smuzhiyun gpio0: gpio@1800 { 137*4882a593Smuzhiyun compatible = "snps,dw-apb-gpio"; 138*4882a593Smuzhiyun reg = <0x1800 0x400>; 139*4882a593Smuzhiyun #address-cells = <1>; 140*4882a593Smuzhiyun #size-cells = <0>; 141*4882a593Smuzhiyun 142*4882a593Smuzhiyun porta: gpio-port@0 { 143*4882a593Smuzhiyun compatible = "snps,dw-apb-gpio-port"; 144*4882a593Smuzhiyun gpio-controller; 145*4882a593Smuzhiyun #gpio-cells = <2>; 146*4882a593Smuzhiyun snps,nr-gpios = <32>; 147*4882a593Smuzhiyun reg = <0>; 148*4882a593Smuzhiyun interrupt-controller; 149*4882a593Smuzhiyun #interrupt-cells = <2>; 150*4882a593Smuzhiyun interrupts = <GIC_SPI 40 IRQ_TYPE_LEVEL_HIGH>; 151*4882a593Smuzhiyun }; 152*4882a593Smuzhiyun }; 153*4882a593Smuzhiyun 154*4882a593Smuzhiyun gpio1: gpio@2000 { 155*4882a593Smuzhiyun compatible = "snps,dw-apb-gpio"; 156*4882a593Smuzhiyun reg = <0x2000 0x400>; 157*4882a593Smuzhiyun #address-cells = <1>; 158*4882a593Smuzhiyun #size-cells = <0>; 159*4882a593Smuzhiyun 160*4882a593Smuzhiyun portb: gpio-port@1 { 161*4882a593Smuzhiyun compatible = "snps,dw-apb-gpio-port"; 162*4882a593Smuzhiyun gpio-controller; 163*4882a593Smuzhiyun #gpio-cells = <2>; 164*4882a593Smuzhiyun snps,nr-gpios = <32>; 165*4882a593Smuzhiyun reg = <0>; 166*4882a593Smuzhiyun interrupt-controller; 167*4882a593Smuzhiyun #interrupt-cells = <2>; 168*4882a593Smuzhiyun interrupts = <GIC_SPI 41 IRQ_TYPE_LEVEL_HIGH>; 169*4882a593Smuzhiyun }; 170*4882a593Smuzhiyun }; 171*4882a593Smuzhiyun }; 172*4882a593Smuzhiyun }; 173*4882a593Smuzhiyun}; 174