1*4882a593Smuzhiyun// SPDX-License-Identifier: GPL-2.0-only 2*4882a593Smuzhiyun/* 3*4882a593Smuzhiyun * Unisoc SC9863A SoC DTS file 4*4882a593Smuzhiyun * 5*4882a593Smuzhiyun * Copyright (C) 2019, Unisoc Inc. 6*4882a593Smuzhiyun */ 7*4882a593Smuzhiyun 8*4882a593Smuzhiyun#include <dt-bindings/clock/sprd,sc9863a-clk.h> 9*4882a593Smuzhiyun#include <dt-bindings/interrupt-controller/arm-gic.h> 10*4882a593Smuzhiyun#include "sharkl3.dtsi" 11*4882a593Smuzhiyun 12*4882a593Smuzhiyun/ { 13*4882a593Smuzhiyun cpus { 14*4882a593Smuzhiyun #address-cells = <2>; 15*4882a593Smuzhiyun #size-cells = <0>; 16*4882a593Smuzhiyun 17*4882a593Smuzhiyun cpu-map { 18*4882a593Smuzhiyun cluster0 { 19*4882a593Smuzhiyun core0 { 20*4882a593Smuzhiyun cpu = <&CPU0>; 21*4882a593Smuzhiyun }; 22*4882a593Smuzhiyun core1 { 23*4882a593Smuzhiyun cpu = <&CPU1>; 24*4882a593Smuzhiyun }; 25*4882a593Smuzhiyun core2 { 26*4882a593Smuzhiyun cpu = <&CPU2>; 27*4882a593Smuzhiyun }; 28*4882a593Smuzhiyun core3 { 29*4882a593Smuzhiyun cpu = <&CPU3>; 30*4882a593Smuzhiyun }; 31*4882a593Smuzhiyun core4 { 32*4882a593Smuzhiyun cpu = <&CPU4>; 33*4882a593Smuzhiyun }; 34*4882a593Smuzhiyun core5 { 35*4882a593Smuzhiyun cpu = <&CPU5>; 36*4882a593Smuzhiyun }; 37*4882a593Smuzhiyun core6 { 38*4882a593Smuzhiyun cpu = <&CPU6>; 39*4882a593Smuzhiyun }; 40*4882a593Smuzhiyun core7 { 41*4882a593Smuzhiyun cpu = <&CPU7>; 42*4882a593Smuzhiyun }; 43*4882a593Smuzhiyun }; 44*4882a593Smuzhiyun }; 45*4882a593Smuzhiyun 46*4882a593Smuzhiyun CPU0: cpu@0 { 47*4882a593Smuzhiyun device_type = "cpu"; 48*4882a593Smuzhiyun compatible = "arm,cortex-a55"; 49*4882a593Smuzhiyun reg = <0x0 0x0>; 50*4882a593Smuzhiyun enable-method = "psci"; 51*4882a593Smuzhiyun cpu-idle-states = <&CORE_PD>; 52*4882a593Smuzhiyun }; 53*4882a593Smuzhiyun 54*4882a593Smuzhiyun CPU1: cpu@100 { 55*4882a593Smuzhiyun device_type = "cpu"; 56*4882a593Smuzhiyun compatible = "arm,cortex-a55"; 57*4882a593Smuzhiyun reg = <0x0 0x100>; 58*4882a593Smuzhiyun enable-method = "psci"; 59*4882a593Smuzhiyun cpu-idle-states = <&CORE_PD>; 60*4882a593Smuzhiyun }; 61*4882a593Smuzhiyun 62*4882a593Smuzhiyun CPU2: cpu@200 { 63*4882a593Smuzhiyun device_type = "cpu"; 64*4882a593Smuzhiyun compatible = "arm,cortex-a55"; 65*4882a593Smuzhiyun reg = <0x0 0x200>; 66*4882a593Smuzhiyun enable-method = "psci"; 67*4882a593Smuzhiyun cpu-idle-states = <&CORE_PD>; 68*4882a593Smuzhiyun }; 69*4882a593Smuzhiyun 70*4882a593Smuzhiyun CPU3: cpu@300 { 71*4882a593Smuzhiyun device_type = "cpu"; 72*4882a593Smuzhiyun compatible = "arm,cortex-a55"; 73*4882a593Smuzhiyun reg = <0x0 0x300>; 74*4882a593Smuzhiyun enable-method = "psci"; 75*4882a593Smuzhiyun cpu-idle-states = <&CORE_PD>; 76*4882a593Smuzhiyun }; 77*4882a593Smuzhiyun 78*4882a593Smuzhiyun CPU4: cpu@400 { 79*4882a593Smuzhiyun device_type = "cpu"; 80*4882a593Smuzhiyun compatible = "arm,cortex-a55"; 81*4882a593Smuzhiyun reg = <0x0 0x400>; 82*4882a593Smuzhiyun enable-method = "psci"; 83*4882a593Smuzhiyun cpu-idle-states = <&CORE_PD>; 84*4882a593Smuzhiyun }; 85*4882a593Smuzhiyun 86*4882a593Smuzhiyun CPU5: cpu@500 { 87*4882a593Smuzhiyun device_type = "cpu"; 88*4882a593Smuzhiyun compatible = "arm,cortex-a55"; 89*4882a593Smuzhiyun reg = <0x0 0x500>; 90*4882a593Smuzhiyun enable-method = "psci"; 91*4882a593Smuzhiyun cpu-idle-states = <&CORE_PD>; 92*4882a593Smuzhiyun }; 93*4882a593Smuzhiyun 94*4882a593Smuzhiyun CPU6: cpu@600 { 95*4882a593Smuzhiyun device_type = "cpu"; 96*4882a593Smuzhiyun compatible = "arm,cortex-a55"; 97*4882a593Smuzhiyun reg = <0x0 0x600>; 98*4882a593Smuzhiyun enable-method = "psci"; 99*4882a593Smuzhiyun cpu-idle-states = <&CORE_PD>; 100*4882a593Smuzhiyun }; 101*4882a593Smuzhiyun 102*4882a593Smuzhiyun CPU7: cpu@700 { 103*4882a593Smuzhiyun device_type = "cpu"; 104*4882a593Smuzhiyun compatible = "arm,cortex-a55"; 105*4882a593Smuzhiyun reg = <0x0 0x700>; 106*4882a593Smuzhiyun enable-method = "psci"; 107*4882a593Smuzhiyun cpu-idle-states = <&CORE_PD>; 108*4882a593Smuzhiyun }; 109*4882a593Smuzhiyun }; 110*4882a593Smuzhiyun 111*4882a593Smuzhiyun idle-states { 112*4882a593Smuzhiyun entry-method = "psci"; 113*4882a593Smuzhiyun CORE_PD: core-pd { 114*4882a593Smuzhiyun compatible = "arm,idle-state"; 115*4882a593Smuzhiyun entry-latency-us = <4000>; 116*4882a593Smuzhiyun exit-latency-us = <4000>; 117*4882a593Smuzhiyun min-residency-us = <10000>; 118*4882a593Smuzhiyun local-timer-stop; 119*4882a593Smuzhiyun arm,psci-suspend-param = <0x00010000>; 120*4882a593Smuzhiyun }; 121*4882a593Smuzhiyun }; 122*4882a593Smuzhiyun 123*4882a593Smuzhiyun psci { 124*4882a593Smuzhiyun compatible = "arm,psci-0.2"; 125*4882a593Smuzhiyun method = "smc"; 126*4882a593Smuzhiyun }; 127*4882a593Smuzhiyun 128*4882a593Smuzhiyun timer { 129*4882a593Smuzhiyun compatible = "arm,armv8-timer"; 130*4882a593Smuzhiyun interrupts = <GIC_PPI 13 IRQ_TYPE_LEVEL_HIGH>, /* Physical Secure PPI */ 131*4882a593Smuzhiyun <GIC_PPI 14 IRQ_TYPE_LEVEL_HIGH>, /* Physical Non-Secure PPI */ 132*4882a593Smuzhiyun <GIC_PPI 11 IRQ_TYPE_LEVEL_HIGH>, /* Virtual PPI */ 133*4882a593Smuzhiyun <GIC_PPI 10 IRQ_TYPE_LEVEL_HIGH>; /* Hipervisor PPI */ 134*4882a593Smuzhiyun }; 135*4882a593Smuzhiyun 136*4882a593Smuzhiyun pmu { 137*4882a593Smuzhiyun compatible = "arm,armv8-pmuv3"; 138*4882a593Smuzhiyun interrupts = <GIC_SPI 144 IRQ_TYPE_LEVEL_HIGH>, 139*4882a593Smuzhiyun <GIC_SPI 145 IRQ_TYPE_LEVEL_HIGH>, 140*4882a593Smuzhiyun <GIC_SPI 146 IRQ_TYPE_LEVEL_HIGH>, 141*4882a593Smuzhiyun <GIC_SPI 147 IRQ_TYPE_LEVEL_HIGH>, 142*4882a593Smuzhiyun <GIC_SPI 148 IRQ_TYPE_LEVEL_HIGH>, 143*4882a593Smuzhiyun <GIC_SPI 149 IRQ_TYPE_LEVEL_HIGH>, 144*4882a593Smuzhiyun <GIC_SPI 150 IRQ_TYPE_LEVEL_HIGH>, 145*4882a593Smuzhiyun <GIC_SPI 151 IRQ_TYPE_LEVEL_HIGH>; 146*4882a593Smuzhiyun }; 147*4882a593Smuzhiyun 148*4882a593Smuzhiyun soc { 149*4882a593Smuzhiyun gic: interrupt-controller@14000000 { 150*4882a593Smuzhiyun compatible = "arm,gic-v3"; 151*4882a593Smuzhiyun #interrupt-cells = <3>; 152*4882a593Smuzhiyun #address-cells = <2>; 153*4882a593Smuzhiyun #size-cells = <2>; 154*4882a593Smuzhiyun ranges; 155*4882a593Smuzhiyun redistributor-stride = <0x0 0x20000>; /* 128KB stride */ 156*4882a593Smuzhiyun #redistributor-regions = <1>; 157*4882a593Smuzhiyun interrupt-controller; 158*4882a593Smuzhiyun reg = <0x0 0x14000000 0 0x20000>, /* GICD */ 159*4882a593Smuzhiyun <0x0 0x14040000 0 0x100000>; /* GICR */ 160*4882a593Smuzhiyun interrupts = <GIC_PPI 9 IRQ_TYPE_LEVEL_HIGH>; 161*4882a593Smuzhiyun }; 162*4882a593Smuzhiyun 163*4882a593Smuzhiyun ap_clk: clock-controller@21500000 { 164*4882a593Smuzhiyun compatible = "sprd,sc9863a-ap-clk"; 165*4882a593Smuzhiyun reg = <0 0x21500000 0 0x1000>; 166*4882a593Smuzhiyun clocks = <&ext_32k>, <&ext_26m>; 167*4882a593Smuzhiyun clock-names = "ext-32k", "ext-26m"; 168*4882a593Smuzhiyun #clock-cells = <1>; 169*4882a593Smuzhiyun }; 170*4882a593Smuzhiyun 171*4882a593Smuzhiyun aon_clk: clock-controller@402d0000 { 172*4882a593Smuzhiyun compatible = "sprd,sc9863a-aon-clk"; 173*4882a593Smuzhiyun reg = <0 0x402d0000 0 0x1000>; 174*4882a593Smuzhiyun clocks = <&ext_26m>, <&rco_100m>, 175*4882a593Smuzhiyun <&ext_32k>, <&ext_4m>; 176*4882a593Smuzhiyun clock-names = "ext-26m", "rco-100m", 177*4882a593Smuzhiyun "ext-32k", "ext-4m"; 178*4882a593Smuzhiyun #clock-cells = <1>; 179*4882a593Smuzhiyun }; 180*4882a593Smuzhiyun 181*4882a593Smuzhiyun mm_clk: clock-controller@60900000 { 182*4882a593Smuzhiyun compatible = "sprd,sc9863a-mm-clk"; 183*4882a593Smuzhiyun reg = <0 0x60900000 0 0x1000>; 184*4882a593Smuzhiyun #clock-cells = <1>; 185*4882a593Smuzhiyun }; 186*4882a593Smuzhiyun 187*4882a593Smuzhiyun funnel@10001000 { 188*4882a593Smuzhiyun compatible = "arm,coresight-dynamic-funnel", "arm,primecell"; 189*4882a593Smuzhiyun reg = <0 0x10001000 0 0x1000>; 190*4882a593Smuzhiyun clocks = <&ext_26m>; 191*4882a593Smuzhiyun clock-names = "apb_pclk"; 192*4882a593Smuzhiyun 193*4882a593Smuzhiyun out-ports { 194*4882a593Smuzhiyun port { 195*4882a593Smuzhiyun funnel_soc_out_port: endpoint { 196*4882a593Smuzhiyun remote-endpoint = <&etb_in>; 197*4882a593Smuzhiyun }; 198*4882a593Smuzhiyun }; 199*4882a593Smuzhiyun }; 200*4882a593Smuzhiyun 201*4882a593Smuzhiyun in-ports { 202*4882a593Smuzhiyun port { 203*4882a593Smuzhiyun funnel_soc_in_port: endpoint { 204*4882a593Smuzhiyun remote-endpoint = 205*4882a593Smuzhiyun <&funnel_ca55_out_port>; 206*4882a593Smuzhiyun }; 207*4882a593Smuzhiyun }; 208*4882a593Smuzhiyun }; 209*4882a593Smuzhiyun }; 210*4882a593Smuzhiyun 211*4882a593Smuzhiyun etb@10003000 { 212*4882a593Smuzhiyun compatible = "arm,coresight-tmc", "arm,primecell"; 213*4882a593Smuzhiyun reg = <0 0x10003000 0 0x1000>; 214*4882a593Smuzhiyun clocks = <&ext_26m>; 215*4882a593Smuzhiyun clock-names = "apb_pclk"; 216*4882a593Smuzhiyun 217*4882a593Smuzhiyun in-ports { 218*4882a593Smuzhiyun port { 219*4882a593Smuzhiyun etb_in: endpoint { 220*4882a593Smuzhiyun remote-endpoint = 221*4882a593Smuzhiyun <&funnel_soc_out_port>; 222*4882a593Smuzhiyun }; 223*4882a593Smuzhiyun }; 224*4882a593Smuzhiyun }; 225*4882a593Smuzhiyun }; 226*4882a593Smuzhiyun 227*4882a593Smuzhiyun funnel@12001000 { 228*4882a593Smuzhiyun compatible = "arm,coresight-dynamic-funnel", "arm,primecell"; 229*4882a593Smuzhiyun reg = <0 0x12001000 0 0x1000>; 230*4882a593Smuzhiyun clocks = <&ext_26m>; 231*4882a593Smuzhiyun clock-names = "apb_pclk"; 232*4882a593Smuzhiyun 233*4882a593Smuzhiyun out-ports { 234*4882a593Smuzhiyun port { 235*4882a593Smuzhiyun funnel_little_out_port: endpoint { 236*4882a593Smuzhiyun remote-endpoint = 237*4882a593Smuzhiyun <&etf_little_in>; 238*4882a593Smuzhiyun }; 239*4882a593Smuzhiyun }; 240*4882a593Smuzhiyun }; 241*4882a593Smuzhiyun 242*4882a593Smuzhiyun in-ports { 243*4882a593Smuzhiyun #address-cells = <1>; 244*4882a593Smuzhiyun #size-cells = <0>; 245*4882a593Smuzhiyun 246*4882a593Smuzhiyun port@0 { 247*4882a593Smuzhiyun reg = <0>; 248*4882a593Smuzhiyun funnel_little_in_port0: endpoint { 249*4882a593Smuzhiyun remote-endpoint = <&etm0_out>; 250*4882a593Smuzhiyun }; 251*4882a593Smuzhiyun }; 252*4882a593Smuzhiyun 253*4882a593Smuzhiyun port@1 { 254*4882a593Smuzhiyun reg = <1>; 255*4882a593Smuzhiyun funnel_little_in_port1: endpoint { 256*4882a593Smuzhiyun remote-endpoint = <&etm1_out>; 257*4882a593Smuzhiyun }; 258*4882a593Smuzhiyun }; 259*4882a593Smuzhiyun 260*4882a593Smuzhiyun port@2 { 261*4882a593Smuzhiyun reg = <2>; 262*4882a593Smuzhiyun funnel_little_in_port2: endpoint { 263*4882a593Smuzhiyun remote-endpoint = <&etm2_out>; 264*4882a593Smuzhiyun }; 265*4882a593Smuzhiyun }; 266*4882a593Smuzhiyun 267*4882a593Smuzhiyun port@3 { 268*4882a593Smuzhiyun reg = <3>; 269*4882a593Smuzhiyun funnel_little_in_port3: endpoint { 270*4882a593Smuzhiyun remote-endpoint = <&etm3_out>; 271*4882a593Smuzhiyun }; 272*4882a593Smuzhiyun }; 273*4882a593Smuzhiyun }; 274*4882a593Smuzhiyun }; 275*4882a593Smuzhiyun 276*4882a593Smuzhiyun etf@12002000 { 277*4882a593Smuzhiyun compatible = "arm,coresight-tmc", "arm,primecell"; 278*4882a593Smuzhiyun reg = <0 0x12002000 0 0x1000>; 279*4882a593Smuzhiyun clocks = <&ext_26m>; 280*4882a593Smuzhiyun clock-names = "apb_pclk"; 281*4882a593Smuzhiyun 282*4882a593Smuzhiyun out-ports { 283*4882a593Smuzhiyun port { 284*4882a593Smuzhiyun etf_little_out: endpoint { 285*4882a593Smuzhiyun remote-endpoint = 286*4882a593Smuzhiyun <&funnel_ca55_in_port0>; 287*4882a593Smuzhiyun }; 288*4882a593Smuzhiyun }; 289*4882a593Smuzhiyun }; 290*4882a593Smuzhiyun 291*4882a593Smuzhiyun in-port { 292*4882a593Smuzhiyun port { 293*4882a593Smuzhiyun etf_little_in: endpoint { 294*4882a593Smuzhiyun remote-endpoint = 295*4882a593Smuzhiyun <&funnel_little_out_port>; 296*4882a593Smuzhiyun }; 297*4882a593Smuzhiyun }; 298*4882a593Smuzhiyun }; 299*4882a593Smuzhiyun }; 300*4882a593Smuzhiyun 301*4882a593Smuzhiyun etf@12003000 { 302*4882a593Smuzhiyun compatible = "arm,coresight-tmc", "arm,primecell"; 303*4882a593Smuzhiyun reg = <0 0x12003000 0 0x1000>; 304*4882a593Smuzhiyun clocks = <&ext_26m>; 305*4882a593Smuzhiyun clock-names = "apb_pclk"; 306*4882a593Smuzhiyun 307*4882a593Smuzhiyun out-ports { 308*4882a593Smuzhiyun port { 309*4882a593Smuzhiyun etf_big_out: endpoint { 310*4882a593Smuzhiyun remote-endpoint = 311*4882a593Smuzhiyun <&funnel_ca55_in_port1>; 312*4882a593Smuzhiyun }; 313*4882a593Smuzhiyun }; 314*4882a593Smuzhiyun }; 315*4882a593Smuzhiyun 316*4882a593Smuzhiyun in-ports { 317*4882a593Smuzhiyun port { 318*4882a593Smuzhiyun etf_big_in: endpoint { 319*4882a593Smuzhiyun remote-endpoint = 320*4882a593Smuzhiyun <&funnel_big_out_port>; 321*4882a593Smuzhiyun }; 322*4882a593Smuzhiyun }; 323*4882a593Smuzhiyun }; 324*4882a593Smuzhiyun }; 325*4882a593Smuzhiyun 326*4882a593Smuzhiyun funnel@12004000 { 327*4882a593Smuzhiyun compatible = "arm,coresight-dynamic-funnel", "arm,primecell"; 328*4882a593Smuzhiyun reg = <0 0x12004000 0 0x1000>; 329*4882a593Smuzhiyun clocks = <&ext_26m>; 330*4882a593Smuzhiyun clock-names = "apb_pclk"; 331*4882a593Smuzhiyun 332*4882a593Smuzhiyun out-ports { 333*4882a593Smuzhiyun port { 334*4882a593Smuzhiyun funnel_ca55_out_port: endpoint { 335*4882a593Smuzhiyun remote-endpoint = 336*4882a593Smuzhiyun <&funnel_soc_in_port>; 337*4882a593Smuzhiyun }; 338*4882a593Smuzhiyun }; 339*4882a593Smuzhiyun }; 340*4882a593Smuzhiyun 341*4882a593Smuzhiyun in-ports { 342*4882a593Smuzhiyun #address-cells = <1>; 343*4882a593Smuzhiyun #size-cells = <0>; 344*4882a593Smuzhiyun 345*4882a593Smuzhiyun port@0 { 346*4882a593Smuzhiyun reg = <0>; 347*4882a593Smuzhiyun funnel_ca55_in_port0: endpoint { 348*4882a593Smuzhiyun remote-endpoint = 349*4882a593Smuzhiyun <&etf_little_out>; 350*4882a593Smuzhiyun }; 351*4882a593Smuzhiyun }; 352*4882a593Smuzhiyun 353*4882a593Smuzhiyun port@1 { 354*4882a593Smuzhiyun reg = <1>; 355*4882a593Smuzhiyun funnel_ca55_in_port1: endpoint { 356*4882a593Smuzhiyun remote-endpoint = 357*4882a593Smuzhiyun <&etf_big_out>; 358*4882a593Smuzhiyun }; 359*4882a593Smuzhiyun }; 360*4882a593Smuzhiyun }; 361*4882a593Smuzhiyun }; 362*4882a593Smuzhiyun 363*4882a593Smuzhiyun funnel@12005000 { 364*4882a593Smuzhiyun compatible = "arm,coresight-dynamic-funnel", "arm,primecell"; 365*4882a593Smuzhiyun reg = <0 0x12005000 0 0x1000>; 366*4882a593Smuzhiyun clocks = <&ext_26m>; 367*4882a593Smuzhiyun clock-names = "apb_pclk"; 368*4882a593Smuzhiyun 369*4882a593Smuzhiyun out-ports { 370*4882a593Smuzhiyun port { 371*4882a593Smuzhiyun funnel_big_out_port: endpoint { 372*4882a593Smuzhiyun remote-endpoint = 373*4882a593Smuzhiyun <&etf_big_in>; 374*4882a593Smuzhiyun }; 375*4882a593Smuzhiyun }; 376*4882a593Smuzhiyun }; 377*4882a593Smuzhiyun 378*4882a593Smuzhiyun in-ports { 379*4882a593Smuzhiyun #address-cells = <1>; 380*4882a593Smuzhiyun #size-cells = <0>; 381*4882a593Smuzhiyun 382*4882a593Smuzhiyun port@0 { 383*4882a593Smuzhiyun reg = <0>; 384*4882a593Smuzhiyun funnel_big_in_port0: endpoint { 385*4882a593Smuzhiyun remote-endpoint = <&etm4_out>; 386*4882a593Smuzhiyun }; 387*4882a593Smuzhiyun }; 388*4882a593Smuzhiyun 389*4882a593Smuzhiyun port@1 { 390*4882a593Smuzhiyun reg = <1>; 391*4882a593Smuzhiyun funnel_big_in_port1: endpoint { 392*4882a593Smuzhiyun remote-endpoint = <&etm5_out>; 393*4882a593Smuzhiyun }; 394*4882a593Smuzhiyun }; 395*4882a593Smuzhiyun 396*4882a593Smuzhiyun port@2 { 397*4882a593Smuzhiyun reg = <2>; 398*4882a593Smuzhiyun funnel_big_in_port2: endpoint { 399*4882a593Smuzhiyun remote-endpoint = <&etm6_out>; 400*4882a593Smuzhiyun }; 401*4882a593Smuzhiyun }; 402*4882a593Smuzhiyun 403*4882a593Smuzhiyun port@3 { 404*4882a593Smuzhiyun reg = <3>; 405*4882a593Smuzhiyun funnel_big_in_port3: endpoint { 406*4882a593Smuzhiyun remote-endpoint = <&etm7_out>; 407*4882a593Smuzhiyun }; 408*4882a593Smuzhiyun }; 409*4882a593Smuzhiyun }; 410*4882a593Smuzhiyun }; 411*4882a593Smuzhiyun 412*4882a593Smuzhiyun etm@13040000 { 413*4882a593Smuzhiyun compatible = "arm,coresight-etm4x", "arm,primecell"; 414*4882a593Smuzhiyun reg = <0 0x13040000 0 0x1000>; 415*4882a593Smuzhiyun cpu = <&CPU0>; 416*4882a593Smuzhiyun clocks = <&ext_26m>; 417*4882a593Smuzhiyun clock-names = "apb_pclk"; 418*4882a593Smuzhiyun 419*4882a593Smuzhiyun out-ports { 420*4882a593Smuzhiyun port { 421*4882a593Smuzhiyun etm0_out: endpoint { 422*4882a593Smuzhiyun remote-endpoint = 423*4882a593Smuzhiyun <&funnel_little_in_port0>; 424*4882a593Smuzhiyun }; 425*4882a593Smuzhiyun }; 426*4882a593Smuzhiyun }; 427*4882a593Smuzhiyun }; 428*4882a593Smuzhiyun 429*4882a593Smuzhiyun etm@13140000 { 430*4882a593Smuzhiyun compatible = "arm,coresight-etm4x", "arm,primecell"; 431*4882a593Smuzhiyun reg = <0 0x13140000 0 0x1000>; 432*4882a593Smuzhiyun cpu = <&CPU1>; 433*4882a593Smuzhiyun clocks = <&ext_26m>; 434*4882a593Smuzhiyun clock-names = "apb_pclk"; 435*4882a593Smuzhiyun 436*4882a593Smuzhiyun out-ports { 437*4882a593Smuzhiyun port { 438*4882a593Smuzhiyun etm1_out: endpoint { 439*4882a593Smuzhiyun remote-endpoint = 440*4882a593Smuzhiyun <&funnel_little_in_port1>; 441*4882a593Smuzhiyun }; 442*4882a593Smuzhiyun }; 443*4882a593Smuzhiyun }; 444*4882a593Smuzhiyun }; 445*4882a593Smuzhiyun 446*4882a593Smuzhiyun etm@13240000 { 447*4882a593Smuzhiyun compatible = "arm,coresight-etm4x", "arm,primecell"; 448*4882a593Smuzhiyun reg = <0 0x13240000 0 0x1000>; 449*4882a593Smuzhiyun cpu = <&CPU2>; 450*4882a593Smuzhiyun clocks = <&ext_26m>; 451*4882a593Smuzhiyun clock-names = "apb_pclk"; 452*4882a593Smuzhiyun 453*4882a593Smuzhiyun out-ports { 454*4882a593Smuzhiyun port { 455*4882a593Smuzhiyun etm2_out: endpoint { 456*4882a593Smuzhiyun remote-endpoint = 457*4882a593Smuzhiyun <&funnel_little_in_port2>; 458*4882a593Smuzhiyun }; 459*4882a593Smuzhiyun }; 460*4882a593Smuzhiyun }; 461*4882a593Smuzhiyun }; 462*4882a593Smuzhiyun 463*4882a593Smuzhiyun etm@13340000 { 464*4882a593Smuzhiyun compatible = "arm,coresight-etm4x", "arm,primecell"; 465*4882a593Smuzhiyun reg = <0 0x13340000 0 0x1000>; 466*4882a593Smuzhiyun cpu = <&CPU3>; 467*4882a593Smuzhiyun clocks = <&ext_26m>; 468*4882a593Smuzhiyun clock-names = "apb_pclk"; 469*4882a593Smuzhiyun 470*4882a593Smuzhiyun out-ports { 471*4882a593Smuzhiyun port { 472*4882a593Smuzhiyun etm3_out: endpoint { 473*4882a593Smuzhiyun remote-endpoint = 474*4882a593Smuzhiyun <&funnel_little_in_port3>; 475*4882a593Smuzhiyun }; 476*4882a593Smuzhiyun }; 477*4882a593Smuzhiyun }; 478*4882a593Smuzhiyun }; 479*4882a593Smuzhiyun 480*4882a593Smuzhiyun etm@13440000 { 481*4882a593Smuzhiyun compatible = "arm,coresight-etm4x", "arm,primecell"; 482*4882a593Smuzhiyun reg = <0 0x13440000 0 0x1000>; 483*4882a593Smuzhiyun cpu = <&CPU4>; 484*4882a593Smuzhiyun clocks = <&ext_26m>; 485*4882a593Smuzhiyun clock-names = "apb_pclk"; 486*4882a593Smuzhiyun 487*4882a593Smuzhiyun out-ports { 488*4882a593Smuzhiyun port { 489*4882a593Smuzhiyun etm4_out: endpoint { 490*4882a593Smuzhiyun remote-endpoint = 491*4882a593Smuzhiyun <&funnel_big_in_port0>; 492*4882a593Smuzhiyun }; 493*4882a593Smuzhiyun }; 494*4882a593Smuzhiyun }; 495*4882a593Smuzhiyun }; 496*4882a593Smuzhiyun 497*4882a593Smuzhiyun etm@13540000 { 498*4882a593Smuzhiyun compatible = "arm,coresight-etm4x", "arm,primecell"; 499*4882a593Smuzhiyun reg = <0 0x13540000 0 0x1000>; 500*4882a593Smuzhiyun cpu = <&CPU5>; 501*4882a593Smuzhiyun clocks = <&ext_26m>; 502*4882a593Smuzhiyun clock-names = "apb_pclk"; 503*4882a593Smuzhiyun 504*4882a593Smuzhiyun out-ports { 505*4882a593Smuzhiyun port { 506*4882a593Smuzhiyun etm5_out: endpoint { 507*4882a593Smuzhiyun remote-endpoint = 508*4882a593Smuzhiyun <&funnel_big_in_port1>; 509*4882a593Smuzhiyun }; 510*4882a593Smuzhiyun }; 511*4882a593Smuzhiyun }; 512*4882a593Smuzhiyun }; 513*4882a593Smuzhiyun 514*4882a593Smuzhiyun etm@13640000 { 515*4882a593Smuzhiyun compatible = "arm,coresight-etm4x", "arm,primecell"; 516*4882a593Smuzhiyun reg = <0 0x13640000 0 0x1000>; 517*4882a593Smuzhiyun cpu = <&CPU6>; 518*4882a593Smuzhiyun clocks = <&ext_26m>; 519*4882a593Smuzhiyun clock-names = "apb_pclk"; 520*4882a593Smuzhiyun 521*4882a593Smuzhiyun out-ports { 522*4882a593Smuzhiyun port { 523*4882a593Smuzhiyun etm6_out: endpoint { 524*4882a593Smuzhiyun remote-endpoint = 525*4882a593Smuzhiyun <&funnel_big_in_port2>; 526*4882a593Smuzhiyun }; 527*4882a593Smuzhiyun }; 528*4882a593Smuzhiyun }; 529*4882a593Smuzhiyun }; 530*4882a593Smuzhiyun 531*4882a593Smuzhiyun etm@13740000 { 532*4882a593Smuzhiyun compatible = "arm,coresight-etm4x", "arm,primecell"; 533*4882a593Smuzhiyun reg = <0 0x13740000 0 0x1000>; 534*4882a593Smuzhiyun cpu = <&CPU7>; 535*4882a593Smuzhiyun clocks = <&ext_26m>; 536*4882a593Smuzhiyun clock-names = "apb_pclk"; 537*4882a593Smuzhiyun 538*4882a593Smuzhiyun out-ports { 539*4882a593Smuzhiyun port { 540*4882a593Smuzhiyun etm7_out: endpoint { 541*4882a593Smuzhiyun remote-endpoint = 542*4882a593Smuzhiyun <&funnel_big_in_port3>; 543*4882a593Smuzhiyun }; 544*4882a593Smuzhiyun }; 545*4882a593Smuzhiyun }; 546*4882a593Smuzhiyun }; 547*4882a593Smuzhiyun 548*4882a593Smuzhiyun ap-ahb { 549*4882a593Smuzhiyun compatible = "simple-bus"; 550*4882a593Smuzhiyun #address-cells = <2>; 551*4882a593Smuzhiyun #size-cells = <2>; 552*4882a593Smuzhiyun ranges; 553*4882a593Smuzhiyun 554*4882a593Smuzhiyun sdio0: sdio@20300000 { 555*4882a593Smuzhiyun compatible = "sprd,sdhci-r11"; 556*4882a593Smuzhiyun reg = <0 0x20300000 0 0x1000>; 557*4882a593Smuzhiyun interrupts = <GIC_SPI 57 IRQ_TYPE_LEVEL_HIGH>; 558*4882a593Smuzhiyun 559*4882a593Smuzhiyun clock-names = "sdio", "enable"; 560*4882a593Smuzhiyun clocks = <&aon_clk CLK_SDIO0_2X>, 561*4882a593Smuzhiyun <&apahb_gate CLK_SDIO0_EB>; 562*4882a593Smuzhiyun assigned-clocks = <&aon_clk CLK_SDIO0_2X>; 563*4882a593Smuzhiyun assigned-clock-parents = <&rpll CLK_RPLL_390M>; 564*4882a593Smuzhiyun 565*4882a593Smuzhiyun bus-width = <4>; 566*4882a593Smuzhiyun no-sdio; 567*4882a593Smuzhiyun no-mmc; 568*4882a593Smuzhiyun }; 569*4882a593Smuzhiyun 570*4882a593Smuzhiyun sdio3: sdio@20600000 { 571*4882a593Smuzhiyun compatible = "sprd,sdhci-r11"; 572*4882a593Smuzhiyun reg = <0 0x20600000 0 0x1000>; 573*4882a593Smuzhiyun interrupts = <GIC_SPI 60 IRQ_TYPE_LEVEL_HIGH>; 574*4882a593Smuzhiyun 575*4882a593Smuzhiyun clock-names = "sdio", "enable"; 576*4882a593Smuzhiyun clocks = <&aon_clk CLK_EMMC_2X>, 577*4882a593Smuzhiyun <&apahb_gate CLK_EMMC_EB>; 578*4882a593Smuzhiyun assigned-clocks = <&aon_clk CLK_EMMC_2X>; 579*4882a593Smuzhiyun assigned-clock-parents = <&rpll CLK_RPLL_390M>; 580*4882a593Smuzhiyun 581*4882a593Smuzhiyun bus-width = <8>; 582*4882a593Smuzhiyun non-removable; 583*4882a593Smuzhiyun no-sdio; 584*4882a593Smuzhiyun no-sd; 585*4882a593Smuzhiyun cap-mmc-hw-reset; 586*4882a593Smuzhiyun }; 587*4882a593Smuzhiyun }; 588*4882a593Smuzhiyun }; 589*4882a593Smuzhiyun}; 590