1*4882a593Smuzhiyun// SPDX-License-Identifier: GPL-2.0+ OR MIT 2*4882a593Smuzhiyun// 3*4882a593Smuzhiyun// Device Tree Source for UniPhier LD20 SoC 4*4882a593Smuzhiyun// 5*4882a593Smuzhiyun// Copyright (C) 2015-2016 Socionext Inc. 6*4882a593Smuzhiyun// Author: Masahiro Yamada <yamada.masahiro@socionext.com> 7*4882a593Smuzhiyun 8*4882a593Smuzhiyun#include <dt-bindings/gpio/gpio.h> 9*4882a593Smuzhiyun#include <dt-bindings/gpio/uniphier-gpio.h> 10*4882a593Smuzhiyun#include <dt-bindings/thermal/thermal.h> 11*4882a593Smuzhiyun 12*4882a593Smuzhiyun/ { 13*4882a593Smuzhiyun compatible = "socionext,uniphier-ld20"; 14*4882a593Smuzhiyun #address-cells = <2>; 15*4882a593Smuzhiyun #size-cells = <2>; 16*4882a593Smuzhiyun interrupt-parent = <&gic>; 17*4882a593Smuzhiyun 18*4882a593Smuzhiyun cpus { 19*4882a593Smuzhiyun #address-cells = <2>; 20*4882a593Smuzhiyun #size-cells = <0>; 21*4882a593Smuzhiyun 22*4882a593Smuzhiyun cpu-map { 23*4882a593Smuzhiyun cluster0 { 24*4882a593Smuzhiyun core0 { 25*4882a593Smuzhiyun cpu = <&cpu0>; 26*4882a593Smuzhiyun }; 27*4882a593Smuzhiyun core1 { 28*4882a593Smuzhiyun cpu = <&cpu1>; 29*4882a593Smuzhiyun }; 30*4882a593Smuzhiyun }; 31*4882a593Smuzhiyun 32*4882a593Smuzhiyun cluster1 { 33*4882a593Smuzhiyun core0 { 34*4882a593Smuzhiyun cpu = <&cpu2>; 35*4882a593Smuzhiyun }; 36*4882a593Smuzhiyun core1 { 37*4882a593Smuzhiyun cpu = <&cpu3>; 38*4882a593Smuzhiyun }; 39*4882a593Smuzhiyun }; 40*4882a593Smuzhiyun }; 41*4882a593Smuzhiyun 42*4882a593Smuzhiyun cpu0: cpu@0 { 43*4882a593Smuzhiyun device_type = "cpu"; 44*4882a593Smuzhiyun compatible = "arm,cortex-a72"; 45*4882a593Smuzhiyun reg = <0 0x000>; 46*4882a593Smuzhiyun clocks = <&sys_clk 32>; 47*4882a593Smuzhiyun enable-method = "psci"; 48*4882a593Smuzhiyun operating-points-v2 = <&cluster0_opp>; 49*4882a593Smuzhiyun #cooling-cells = <2>; 50*4882a593Smuzhiyun }; 51*4882a593Smuzhiyun 52*4882a593Smuzhiyun cpu1: cpu@1 { 53*4882a593Smuzhiyun device_type = "cpu"; 54*4882a593Smuzhiyun compatible = "arm,cortex-a72"; 55*4882a593Smuzhiyun reg = <0 0x001>; 56*4882a593Smuzhiyun clocks = <&sys_clk 32>; 57*4882a593Smuzhiyun enable-method = "psci"; 58*4882a593Smuzhiyun operating-points-v2 = <&cluster0_opp>; 59*4882a593Smuzhiyun #cooling-cells = <2>; 60*4882a593Smuzhiyun }; 61*4882a593Smuzhiyun 62*4882a593Smuzhiyun cpu2: cpu@100 { 63*4882a593Smuzhiyun device_type = "cpu"; 64*4882a593Smuzhiyun compatible = "arm,cortex-a53"; 65*4882a593Smuzhiyun reg = <0 0x100>; 66*4882a593Smuzhiyun clocks = <&sys_clk 33>; 67*4882a593Smuzhiyun enable-method = "psci"; 68*4882a593Smuzhiyun operating-points-v2 = <&cluster1_opp>; 69*4882a593Smuzhiyun #cooling-cells = <2>; 70*4882a593Smuzhiyun }; 71*4882a593Smuzhiyun 72*4882a593Smuzhiyun cpu3: cpu@101 { 73*4882a593Smuzhiyun device_type = "cpu"; 74*4882a593Smuzhiyun compatible = "arm,cortex-a53"; 75*4882a593Smuzhiyun reg = <0 0x101>; 76*4882a593Smuzhiyun clocks = <&sys_clk 33>; 77*4882a593Smuzhiyun enable-method = "psci"; 78*4882a593Smuzhiyun operating-points-v2 = <&cluster1_opp>; 79*4882a593Smuzhiyun #cooling-cells = <2>; 80*4882a593Smuzhiyun }; 81*4882a593Smuzhiyun }; 82*4882a593Smuzhiyun 83*4882a593Smuzhiyun cluster0_opp: opp-table0 { 84*4882a593Smuzhiyun compatible = "operating-points-v2"; 85*4882a593Smuzhiyun opp-shared; 86*4882a593Smuzhiyun 87*4882a593Smuzhiyun opp-250000000 { 88*4882a593Smuzhiyun opp-hz = /bits/ 64 <250000000>; 89*4882a593Smuzhiyun clock-latency-ns = <300>; 90*4882a593Smuzhiyun }; 91*4882a593Smuzhiyun opp-275000000 { 92*4882a593Smuzhiyun opp-hz = /bits/ 64 <275000000>; 93*4882a593Smuzhiyun clock-latency-ns = <300>; 94*4882a593Smuzhiyun }; 95*4882a593Smuzhiyun opp-500000000 { 96*4882a593Smuzhiyun opp-hz = /bits/ 64 <500000000>; 97*4882a593Smuzhiyun clock-latency-ns = <300>; 98*4882a593Smuzhiyun }; 99*4882a593Smuzhiyun opp-550000000 { 100*4882a593Smuzhiyun opp-hz = /bits/ 64 <550000000>; 101*4882a593Smuzhiyun clock-latency-ns = <300>; 102*4882a593Smuzhiyun }; 103*4882a593Smuzhiyun opp-666667000 { 104*4882a593Smuzhiyun opp-hz = /bits/ 64 <666667000>; 105*4882a593Smuzhiyun clock-latency-ns = <300>; 106*4882a593Smuzhiyun }; 107*4882a593Smuzhiyun opp-733334000 { 108*4882a593Smuzhiyun opp-hz = /bits/ 64 <733334000>; 109*4882a593Smuzhiyun clock-latency-ns = <300>; 110*4882a593Smuzhiyun }; 111*4882a593Smuzhiyun opp-1000000000 { 112*4882a593Smuzhiyun opp-hz = /bits/ 64 <1000000000>; 113*4882a593Smuzhiyun clock-latency-ns = <300>; 114*4882a593Smuzhiyun }; 115*4882a593Smuzhiyun opp-1100000000 { 116*4882a593Smuzhiyun opp-hz = /bits/ 64 <1100000000>; 117*4882a593Smuzhiyun clock-latency-ns = <300>; 118*4882a593Smuzhiyun }; 119*4882a593Smuzhiyun }; 120*4882a593Smuzhiyun 121*4882a593Smuzhiyun cluster1_opp: opp-table1 { 122*4882a593Smuzhiyun compatible = "operating-points-v2"; 123*4882a593Smuzhiyun opp-shared; 124*4882a593Smuzhiyun 125*4882a593Smuzhiyun opp-250000000 { 126*4882a593Smuzhiyun opp-hz = /bits/ 64 <250000000>; 127*4882a593Smuzhiyun clock-latency-ns = <300>; 128*4882a593Smuzhiyun }; 129*4882a593Smuzhiyun opp-275000000 { 130*4882a593Smuzhiyun opp-hz = /bits/ 64 <275000000>; 131*4882a593Smuzhiyun clock-latency-ns = <300>; 132*4882a593Smuzhiyun }; 133*4882a593Smuzhiyun opp-500000000 { 134*4882a593Smuzhiyun opp-hz = /bits/ 64 <500000000>; 135*4882a593Smuzhiyun clock-latency-ns = <300>; 136*4882a593Smuzhiyun }; 137*4882a593Smuzhiyun opp-550000000 { 138*4882a593Smuzhiyun opp-hz = /bits/ 64 <550000000>; 139*4882a593Smuzhiyun clock-latency-ns = <300>; 140*4882a593Smuzhiyun }; 141*4882a593Smuzhiyun opp-666667000 { 142*4882a593Smuzhiyun opp-hz = /bits/ 64 <666667000>; 143*4882a593Smuzhiyun clock-latency-ns = <300>; 144*4882a593Smuzhiyun }; 145*4882a593Smuzhiyun opp-733334000 { 146*4882a593Smuzhiyun opp-hz = /bits/ 64 <733334000>; 147*4882a593Smuzhiyun clock-latency-ns = <300>; 148*4882a593Smuzhiyun }; 149*4882a593Smuzhiyun opp-1000000000 { 150*4882a593Smuzhiyun opp-hz = /bits/ 64 <1000000000>; 151*4882a593Smuzhiyun clock-latency-ns = <300>; 152*4882a593Smuzhiyun }; 153*4882a593Smuzhiyun opp-1100000000 { 154*4882a593Smuzhiyun opp-hz = /bits/ 64 <1100000000>; 155*4882a593Smuzhiyun clock-latency-ns = <300>; 156*4882a593Smuzhiyun }; 157*4882a593Smuzhiyun }; 158*4882a593Smuzhiyun 159*4882a593Smuzhiyun psci { 160*4882a593Smuzhiyun compatible = "arm,psci-1.0"; 161*4882a593Smuzhiyun method = "smc"; 162*4882a593Smuzhiyun }; 163*4882a593Smuzhiyun 164*4882a593Smuzhiyun clocks { 165*4882a593Smuzhiyun refclk: ref { 166*4882a593Smuzhiyun compatible = "fixed-clock"; 167*4882a593Smuzhiyun #clock-cells = <0>; 168*4882a593Smuzhiyun clock-frequency = <25000000>; 169*4882a593Smuzhiyun }; 170*4882a593Smuzhiyun }; 171*4882a593Smuzhiyun 172*4882a593Smuzhiyun emmc_pwrseq: emmc-pwrseq { 173*4882a593Smuzhiyun compatible = "mmc-pwrseq-emmc"; 174*4882a593Smuzhiyun reset-gpios = <&gpio UNIPHIER_GPIO_PORT(3, 2) GPIO_ACTIVE_LOW>; 175*4882a593Smuzhiyun }; 176*4882a593Smuzhiyun 177*4882a593Smuzhiyun timer { 178*4882a593Smuzhiyun compatible = "arm,armv8-timer"; 179*4882a593Smuzhiyun interrupts = <1 13 4>, 180*4882a593Smuzhiyun <1 14 4>, 181*4882a593Smuzhiyun <1 11 4>, 182*4882a593Smuzhiyun <1 10 4>; 183*4882a593Smuzhiyun }; 184*4882a593Smuzhiyun 185*4882a593Smuzhiyun thermal-zones { 186*4882a593Smuzhiyun cpu-thermal { 187*4882a593Smuzhiyun polling-delay-passive = <250>; /* 250ms */ 188*4882a593Smuzhiyun polling-delay = <1000>; /* 1000ms */ 189*4882a593Smuzhiyun thermal-sensors = <&pvtctl>; 190*4882a593Smuzhiyun 191*4882a593Smuzhiyun trips { 192*4882a593Smuzhiyun cpu_crit: cpu-crit { 193*4882a593Smuzhiyun temperature = <110000>; /* 110C */ 194*4882a593Smuzhiyun hysteresis = <2000>; 195*4882a593Smuzhiyun type = "critical"; 196*4882a593Smuzhiyun }; 197*4882a593Smuzhiyun cpu_alert: cpu-alert { 198*4882a593Smuzhiyun temperature = <100000>; /* 100C */ 199*4882a593Smuzhiyun hysteresis = <2000>; 200*4882a593Smuzhiyun type = "passive"; 201*4882a593Smuzhiyun }; 202*4882a593Smuzhiyun }; 203*4882a593Smuzhiyun 204*4882a593Smuzhiyun cooling-maps { 205*4882a593Smuzhiyun map0 { 206*4882a593Smuzhiyun trip = <&cpu_alert>; 207*4882a593Smuzhiyun cooling-device = <&cpu0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 208*4882a593Smuzhiyun <&cpu1 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 209*4882a593Smuzhiyun <&cpu2 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 210*4882a593Smuzhiyun <&cpu3 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>; 211*4882a593Smuzhiyun }; 212*4882a593Smuzhiyun }; 213*4882a593Smuzhiyun }; 214*4882a593Smuzhiyun }; 215*4882a593Smuzhiyun 216*4882a593Smuzhiyun reserved-memory { 217*4882a593Smuzhiyun #address-cells = <2>; 218*4882a593Smuzhiyun #size-cells = <2>; 219*4882a593Smuzhiyun ranges; 220*4882a593Smuzhiyun 221*4882a593Smuzhiyun secure-memory@81000000 { 222*4882a593Smuzhiyun reg = <0x0 0x81000000 0x0 0x01000000>; 223*4882a593Smuzhiyun no-map; 224*4882a593Smuzhiyun }; 225*4882a593Smuzhiyun }; 226*4882a593Smuzhiyun 227*4882a593Smuzhiyun soc@0 { 228*4882a593Smuzhiyun compatible = "simple-bus"; 229*4882a593Smuzhiyun #address-cells = <1>; 230*4882a593Smuzhiyun #size-cells = <1>; 231*4882a593Smuzhiyun ranges = <0 0 0 0xffffffff>; 232*4882a593Smuzhiyun 233*4882a593Smuzhiyun spi0: spi@54006000 { 234*4882a593Smuzhiyun compatible = "socionext,uniphier-scssi"; 235*4882a593Smuzhiyun status = "disabled"; 236*4882a593Smuzhiyun reg = <0x54006000 0x100>; 237*4882a593Smuzhiyun #address-cells = <1>; 238*4882a593Smuzhiyun #size-cells = <0>; 239*4882a593Smuzhiyun interrupts = <0 39 4>; 240*4882a593Smuzhiyun pinctrl-names = "default"; 241*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_spi0>; 242*4882a593Smuzhiyun clocks = <&peri_clk 11>; 243*4882a593Smuzhiyun resets = <&peri_rst 11>; 244*4882a593Smuzhiyun }; 245*4882a593Smuzhiyun 246*4882a593Smuzhiyun spi1: spi@54006100 { 247*4882a593Smuzhiyun compatible = "socionext,uniphier-scssi"; 248*4882a593Smuzhiyun status = "disabled"; 249*4882a593Smuzhiyun reg = <0x54006100 0x100>; 250*4882a593Smuzhiyun #address-cells = <1>; 251*4882a593Smuzhiyun #size-cells = <0>; 252*4882a593Smuzhiyun interrupts = <0 216 4>; 253*4882a593Smuzhiyun pinctrl-names = "default"; 254*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_spi1>; 255*4882a593Smuzhiyun clocks = <&peri_clk 12>; 256*4882a593Smuzhiyun resets = <&peri_rst 12>; 257*4882a593Smuzhiyun }; 258*4882a593Smuzhiyun 259*4882a593Smuzhiyun spi2: spi@54006200 { 260*4882a593Smuzhiyun compatible = "socionext,uniphier-scssi"; 261*4882a593Smuzhiyun status = "disabled"; 262*4882a593Smuzhiyun reg = <0x54006200 0x100>; 263*4882a593Smuzhiyun #address-cells = <1>; 264*4882a593Smuzhiyun #size-cells = <0>; 265*4882a593Smuzhiyun interrupts = <0 229 4>; 266*4882a593Smuzhiyun pinctrl-names = "default"; 267*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_spi2>; 268*4882a593Smuzhiyun clocks = <&peri_clk 13>; 269*4882a593Smuzhiyun resets = <&peri_rst 13>; 270*4882a593Smuzhiyun }; 271*4882a593Smuzhiyun 272*4882a593Smuzhiyun spi3: spi@54006300 { 273*4882a593Smuzhiyun compatible = "socionext,uniphier-scssi"; 274*4882a593Smuzhiyun status = "disabled"; 275*4882a593Smuzhiyun reg = <0x54006300 0x100>; 276*4882a593Smuzhiyun #address-cells = <1>; 277*4882a593Smuzhiyun #size-cells = <0>; 278*4882a593Smuzhiyun interrupts = <0 230 4>; 279*4882a593Smuzhiyun pinctrl-names = "default"; 280*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_spi3>; 281*4882a593Smuzhiyun clocks = <&peri_clk 14>; 282*4882a593Smuzhiyun resets = <&peri_rst 14>; 283*4882a593Smuzhiyun }; 284*4882a593Smuzhiyun 285*4882a593Smuzhiyun serial0: serial@54006800 { 286*4882a593Smuzhiyun compatible = "socionext,uniphier-uart"; 287*4882a593Smuzhiyun status = "disabled"; 288*4882a593Smuzhiyun reg = <0x54006800 0x40>; 289*4882a593Smuzhiyun interrupts = <0 33 4>; 290*4882a593Smuzhiyun pinctrl-names = "default"; 291*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_uart0>; 292*4882a593Smuzhiyun clocks = <&peri_clk 0>; 293*4882a593Smuzhiyun resets = <&peri_rst 0>; 294*4882a593Smuzhiyun }; 295*4882a593Smuzhiyun 296*4882a593Smuzhiyun serial1: serial@54006900 { 297*4882a593Smuzhiyun compatible = "socionext,uniphier-uart"; 298*4882a593Smuzhiyun status = "disabled"; 299*4882a593Smuzhiyun reg = <0x54006900 0x40>; 300*4882a593Smuzhiyun interrupts = <0 35 4>; 301*4882a593Smuzhiyun pinctrl-names = "default"; 302*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_uart1>; 303*4882a593Smuzhiyun clocks = <&peri_clk 1>; 304*4882a593Smuzhiyun resets = <&peri_rst 1>; 305*4882a593Smuzhiyun }; 306*4882a593Smuzhiyun 307*4882a593Smuzhiyun serial2: serial@54006a00 { 308*4882a593Smuzhiyun compatible = "socionext,uniphier-uart"; 309*4882a593Smuzhiyun status = "disabled"; 310*4882a593Smuzhiyun reg = <0x54006a00 0x40>; 311*4882a593Smuzhiyun interrupts = <0 37 4>; 312*4882a593Smuzhiyun pinctrl-names = "default"; 313*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_uart2>; 314*4882a593Smuzhiyun clocks = <&peri_clk 2>; 315*4882a593Smuzhiyun resets = <&peri_rst 2>; 316*4882a593Smuzhiyun }; 317*4882a593Smuzhiyun 318*4882a593Smuzhiyun serial3: serial@54006b00 { 319*4882a593Smuzhiyun compatible = "socionext,uniphier-uart"; 320*4882a593Smuzhiyun status = "disabled"; 321*4882a593Smuzhiyun reg = <0x54006b00 0x40>; 322*4882a593Smuzhiyun interrupts = <0 177 4>; 323*4882a593Smuzhiyun pinctrl-names = "default"; 324*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_uart3>; 325*4882a593Smuzhiyun clocks = <&peri_clk 3>; 326*4882a593Smuzhiyun resets = <&peri_rst 3>; 327*4882a593Smuzhiyun }; 328*4882a593Smuzhiyun 329*4882a593Smuzhiyun gpio: gpio@55000000 { 330*4882a593Smuzhiyun compatible = "socionext,uniphier-gpio"; 331*4882a593Smuzhiyun reg = <0x55000000 0x200>; 332*4882a593Smuzhiyun interrupt-parent = <&aidet>; 333*4882a593Smuzhiyun interrupt-controller; 334*4882a593Smuzhiyun #interrupt-cells = <2>; 335*4882a593Smuzhiyun gpio-controller; 336*4882a593Smuzhiyun #gpio-cells = <2>; 337*4882a593Smuzhiyun gpio-ranges = <&pinctrl 0 0 0>, 338*4882a593Smuzhiyun <&pinctrl 96 0 0>, 339*4882a593Smuzhiyun <&pinctrl 160 0 0>; 340*4882a593Smuzhiyun gpio-ranges-group-names = "gpio_range0", 341*4882a593Smuzhiyun "gpio_range1", 342*4882a593Smuzhiyun "gpio_range2"; 343*4882a593Smuzhiyun ngpios = <205>; 344*4882a593Smuzhiyun socionext,interrupt-ranges = <0 48 16>, <16 154 5>, 345*4882a593Smuzhiyun <21 217 3>; 346*4882a593Smuzhiyun }; 347*4882a593Smuzhiyun 348*4882a593Smuzhiyun audio@56000000 { 349*4882a593Smuzhiyun compatible = "socionext,uniphier-ld20-aio"; 350*4882a593Smuzhiyun reg = <0x56000000 0x80000>; 351*4882a593Smuzhiyun interrupts = <0 144 4>; 352*4882a593Smuzhiyun pinctrl-names = "default"; 353*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_aout1>, 354*4882a593Smuzhiyun <&pinctrl_aoutiec1>; 355*4882a593Smuzhiyun clock-names = "aio"; 356*4882a593Smuzhiyun clocks = <&sys_clk 40>; 357*4882a593Smuzhiyun reset-names = "aio"; 358*4882a593Smuzhiyun resets = <&sys_rst 40>; 359*4882a593Smuzhiyun #sound-dai-cells = <1>; 360*4882a593Smuzhiyun socionext,syscon = <&soc_glue>; 361*4882a593Smuzhiyun 362*4882a593Smuzhiyun i2s_port0: port@0 { 363*4882a593Smuzhiyun i2s_hdmi: endpoint { 364*4882a593Smuzhiyun }; 365*4882a593Smuzhiyun }; 366*4882a593Smuzhiyun 367*4882a593Smuzhiyun i2s_port1: port@1 { 368*4882a593Smuzhiyun i2s_pcmin2: endpoint { 369*4882a593Smuzhiyun }; 370*4882a593Smuzhiyun }; 371*4882a593Smuzhiyun 372*4882a593Smuzhiyun i2s_port2: port@2 { 373*4882a593Smuzhiyun i2s_line: endpoint { 374*4882a593Smuzhiyun dai-format = "i2s"; 375*4882a593Smuzhiyun remote-endpoint = <&evea_line>; 376*4882a593Smuzhiyun }; 377*4882a593Smuzhiyun }; 378*4882a593Smuzhiyun 379*4882a593Smuzhiyun i2s_port3: port@3 { 380*4882a593Smuzhiyun i2s_hpcmout1: endpoint { 381*4882a593Smuzhiyun }; 382*4882a593Smuzhiyun }; 383*4882a593Smuzhiyun 384*4882a593Smuzhiyun i2s_port4: port@4 { 385*4882a593Smuzhiyun i2s_hp: endpoint { 386*4882a593Smuzhiyun dai-format = "i2s"; 387*4882a593Smuzhiyun remote-endpoint = <&evea_hp>; 388*4882a593Smuzhiyun }; 389*4882a593Smuzhiyun }; 390*4882a593Smuzhiyun 391*4882a593Smuzhiyun spdif_port0: port@5 { 392*4882a593Smuzhiyun spdif_hiecout1: endpoint { 393*4882a593Smuzhiyun }; 394*4882a593Smuzhiyun }; 395*4882a593Smuzhiyun 396*4882a593Smuzhiyun src_port0: port@6 { 397*4882a593Smuzhiyun i2s_epcmout2: endpoint { 398*4882a593Smuzhiyun }; 399*4882a593Smuzhiyun }; 400*4882a593Smuzhiyun 401*4882a593Smuzhiyun src_port1: port@7 { 402*4882a593Smuzhiyun i2s_epcmout3: endpoint { 403*4882a593Smuzhiyun }; 404*4882a593Smuzhiyun }; 405*4882a593Smuzhiyun 406*4882a593Smuzhiyun comp_spdif_port0: port@8 { 407*4882a593Smuzhiyun comp_spdif_hiecout1: endpoint { 408*4882a593Smuzhiyun }; 409*4882a593Smuzhiyun }; 410*4882a593Smuzhiyun }; 411*4882a593Smuzhiyun 412*4882a593Smuzhiyun codec@57900000 { 413*4882a593Smuzhiyun compatible = "socionext,uniphier-evea"; 414*4882a593Smuzhiyun reg = <0x57900000 0x1000>; 415*4882a593Smuzhiyun clock-names = "evea", "exiv"; 416*4882a593Smuzhiyun clocks = <&sys_clk 41>, <&sys_clk 42>; 417*4882a593Smuzhiyun reset-names = "evea", "exiv", "adamv"; 418*4882a593Smuzhiyun resets = <&sys_rst 41>, <&sys_rst 42>, <&adamv_rst 0>; 419*4882a593Smuzhiyun #sound-dai-cells = <1>; 420*4882a593Smuzhiyun 421*4882a593Smuzhiyun port@0 { 422*4882a593Smuzhiyun evea_line: endpoint { 423*4882a593Smuzhiyun remote-endpoint = <&i2s_line>; 424*4882a593Smuzhiyun }; 425*4882a593Smuzhiyun }; 426*4882a593Smuzhiyun 427*4882a593Smuzhiyun port@1 { 428*4882a593Smuzhiyun evea_hp: endpoint { 429*4882a593Smuzhiyun remote-endpoint = <&i2s_hp>; 430*4882a593Smuzhiyun }; 431*4882a593Smuzhiyun }; 432*4882a593Smuzhiyun }; 433*4882a593Smuzhiyun 434*4882a593Smuzhiyun adamv@57920000 { 435*4882a593Smuzhiyun compatible = "socionext,uniphier-ld20-adamv", 436*4882a593Smuzhiyun "simple-mfd", "syscon"; 437*4882a593Smuzhiyun reg = <0x57920000 0x1000>; 438*4882a593Smuzhiyun 439*4882a593Smuzhiyun adamv_rst: reset { 440*4882a593Smuzhiyun compatible = "socionext,uniphier-ld20-adamv-reset"; 441*4882a593Smuzhiyun #reset-cells = <1>; 442*4882a593Smuzhiyun }; 443*4882a593Smuzhiyun }; 444*4882a593Smuzhiyun 445*4882a593Smuzhiyun i2c0: i2c@58780000 { 446*4882a593Smuzhiyun compatible = "socionext,uniphier-fi2c"; 447*4882a593Smuzhiyun status = "disabled"; 448*4882a593Smuzhiyun reg = <0x58780000 0x80>; 449*4882a593Smuzhiyun #address-cells = <1>; 450*4882a593Smuzhiyun #size-cells = <0>; 451*4882a593Smuzhiyun interrupts = <0 41 4>; 452*4882a593Smuzhiyun pinctrl-names = "default"; 453*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_i2c0>; 454*4882a593Smuzhiyun clocks = <&peri_clk 4>; 455*4882a593Smuzhiyun resets = <&peri_rst 4>; 456*4882a593Smuzhiyun clock-frequency = <100000>; 457*4882a593Smuzhiyun }; 458*4882a593Smuzhiyun 459*4882a593Smuzhiyun i2c1: i2c@58781000 { 460*4882a593Smuzhiyun compatible = "socionext,uniphier-fi2c"; 461*4882a593Smuzhiyun status = "disabled"; 462*4882a593Smuzhiyun reg = <0x58781000 0x80>; 463*4882a593Smuzhiyun #address-cells = <1>; 464*4882a593Smuzhiyun #size-cells = <0>; 465*4882a593Smuzhiyun interrupts = <0 42 4>; 466*4882a593Smuzhiyun pinctrl-names = "default"; 467*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_i2c1>; 468*4882a593Smuzhiyun clocks = <&peri_clk 5>; 469*4882a593Smuzhiyun resets = <&peri_rst 5>; 470*4882a593Smuzhiyun clock-frequency = <100000>; 471*4882a593Smuzhiyun }; 472*4882a593Smuzhiyun 473*4882a593Smuzhiyun i2c2: i2c@58782000 { 474*4882a593Smuzhiyun compatible = "socionext,uniphier-fi2c"; 475*4882a593Smuzhiyun reg = <0x58782000 0x80>; 476*4882a593Smuzhiyun #address-cells = <1>; 477*4882a593Smuzhiyun #size-cells = <0>; 478*4882a593Smuzhiyun interrupts = <0 43 4>; 479*4882a593Smuzhiyun clocks = <&peri_clk 6>; 480*4882a593Smuzhiyun resets = <&peri_rst 6>; 481*4882a593Smuzhiyun clock-frequency = <400000>; 482*4882a593Smuzhiyun }; 483*4882a593Smuzhiyun 484*4882a593Smuzhiyun i2c3: i2c@58783000 { 485*4882a593Smuzhiyun compatible = "socionext,uniphier-fi2c"; 486*4882a593Smuzhiyun status = "disabled"; 487*4882a593Smuzhiyun reg = <0x58783000 0x80>; 488*4882a593Smuzhiyun #address-cells = <1>; 489*4882a593Smuzhiyun #size-cells = <0>; 490*4882a593Smuzhiyun interrupts = <0 44 4>; 491*4882a593Smuzhiyun pinctrl-names = "default"; 492*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_i2c3>; 493*4882a593Smuzhiyun clocks = <&peri_clk 7>; 494*4882a593Smuzhiyun resets = <&peri_rst 7>; 495*4882a593Smuzhiyun clock-frequency = <100000>; 496*4882a593Smuzhiyun }; 497*4882a593Smuzhiyun 498*4882a593Smuzhiyun i2c4: i2c@58784000 { 499*4882a593Smuzhiyun compatible = "socionext,uniphier-fi2c"; 500*4882a593Smuzhiyun status = "disabled"; 501*4882a593Smuzhiyun reg = <0x58784000 0x80>; 502*4882a593Smuzhiyun #address-cells = <1>; 503*4882a593Smuzhiyun #size-cells = <0>; 504*4882a593Smuzhiyun interrupts = <0 45 4>; 505*4882a593Smuzhiyun pinctrl-names = "default"; 506*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_i2c4>; 507*4882a593Smuzhiyun clocks = <&peri_clk 8>; 508*4882a593Smuzhiyun resets = <&peri_rst 8>; 509*4882a593Smuzhiyun clock-frequency = <100000>; 510*4882a593Smuzhiyun }; 511*4882a593Smuzhiyun 512*4882a593Smuzhiyun i2c5: i2c@58785000 { 513*4882a593Smuzhiyun compatible = "socionext,uniphier-fi2c"; 514*4882a593Smuzhiyun reg = <0x58785000 0x80>; 515*4882a593Smuzhiyun #address-cells = <1>; 516*4882a593Smuzhiyun #size-cells = <0>; 517*4882a593Smuzhiyun interrupts = <0 25 4>; 518*4882a593Smuzhiyun clocks = <&peri_clk 9>; 519*4882a593Smuzhiyun resets = <&peri_rst 9>; 520*4882a593Smuzhiyun clock-frequency = <400000>; 521*4882a593Smuzhiyun }; 522*4882a593Smuzhiyun 523*4882a593Smuzhiyun system_bus: system-bus@58c00000 { 524*4882a593Smuzhiyun compatible = "socionext,uniphier-system-bus"; 525*4882a593Smuzhiyun status = "disabled"; 526*4882a593Smuzhiyun reg = <0x58c00000 0x400>; 527*4882a593Smuzhiyun #address-cells = <2>; 528*4882a593Smuzhiyun #size-cells = <1>; 529*4882a593Smuzhiyun pinctrl-names = "default"; 530*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_system_bus>; 531*4882a593Smuzhiyun }; 532*4882a593Smuzhiyun 533*4882a593Smuzhiyun smpctrl@59801000 { 534*4882a593Smuzhiyun compatible = "socionext,uniphier-smpctrl"; 535*4882a593Smuzhiyun reg = <0x59801000 0x400>; 536*4882a593Smuzhiyun }; 537*4882a593Smuzhiyun 538*4882a593Smuzhiyun sdctrl@59810000 { 539*4882a593Smuzhiyun compatible = "socionext,uniphier-ld20-sdctrl", 540*4882a593Smuzhiyun "simple-mfd", "syscon"; 541*4882a593Smuzhiyun reg = <0x59810000 0x400>; 542*4882a593Smuzhiyun 543*4882a593Smuzhiyun sd_clk: clock { 544*4882a593Smuzhiyun compatible = "socionext,uniphier-ld20-sd-clock"; 545*4882a593Smuzhiyun #clock-cells = <1>; 546*4882a593Smuzhiyun }; 547*4882a593Smuzhiyun 548*4882a593Smuzhiyun sd_rst: reset { 549*4882a593Smuzhiyun compatible = "socionext,uniphier-ld20-sd-reset"; 550*4882a593Smuzhiyun #reset-cells = <1>; 551*4882a593Smuzhiyun }; 552*4882a593Smuzhiyun }; 553*4882a593Smuzhiyun 554*4882a593Smuzhiyun perictrl@59820000 { 555*4882a593Smuzhiyun compatible = "socionext,uniphier-ld20-perictrl", 556*4882a593Smuzhiyun "simple-mfd", "syscon"; 557*4882a593Smuzhiyun reg = <0x59820000 0x200>; 558*4882a593Smuzhiyun 559*4882a593Smuzhiyun peri_clk: clock { 560*4882a593Smuzhiyun compatible = "socionext,uniphier-ld20-peri-clock"; 561*4882a593Smuzhiyun #clock-cells = <1>; 562*4882a593Smuzhiyun }; 563*4882a593Smuzhiyun 564*4882a593Smuzhiyun peri_rst: reset { 565*4882a593Smuzhiyun compatible = "socionext,uniphier-ld20-peri-reset"; 566*4882a593Smuzhiyun #reset-cells = <1>; 567*4882a593Smuzhiyun }; 568*4882a593Smuzhiyun }; 569*4882a593Smuzhiyun 570*4882a593Smuzhiyun emmc: mmc@5a000000 { 571*4882a593Smuzhiyun compatible = "socionext,uniphier-sd4hc", "cdns,sd4hc"; 572*4882a593Smuzhiyun reg = <0x5a000000 0x400>; 573*4882a593Smuzhiyun interrupts = <0 78 4>; 574*4882a593Smuzhiyun pinctrl-names = "default"; 575*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_emmc>; 576*4882a593Smuzhiyun clocks = <&sys_clk 4>; 577*4882a593Smuzhiyun resets = <&sys_rst 4>; 578*4882a593Smuzhiyun bus-width = <8>; 579*4882a593Smuzhiyun mmc-ddr-1_8v; 580*4882a593Smuzhiyun mmc-hs200-1_8v; 581*4882a593Smuzhiyun mmc-pwrseq = <&emmc_pwrseq>; 582*4882a593Smuzhiyun cdns,phy-input-delay-legacy = <9>; 583*4882a593Smuzhiyun cdns,phy-input-delay-mmc-highspeed = <2>; 584*4882a593Smuzhiyun cdns,phy-input-delay-mmc-ddr = <3>; 585*4882a593Smuzhiyun cdns,phy-dll-delay-sdclk = <21>; 586*4882a593Smuzhiyun cdns,phy-dll-delay-sdclk-hsmmc = <21>; 587*4882a593Smuzhiyun }; 588*4882a593Smuzhiyun 589*4882a593Smuzhiyun sd: mmc@5a400000 { 590*4882a593Smuzhiyun compatible = "socionext,uniphier-sd-v3.1.1"; 591*4882a593Smuzhiyun status = "disabled"; 592*4882a593Smuzhiyun reg = <0x5a400000 0x800>; 593*4882a593Smuzhiyun interrupts = <0 76 4>; 594*4882a593Smuzhiyun pinctrl-names = "default"; 595*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_sd>; 596*4882a593Smuzhiyun clocks = <&sd_clk 0>; 597*4882a593Smuzhiyun reset-names = "host"; 598*4882a593Smuzhiyun resets = <&sd_rst 0>; 599*4882a593Smuzhiyun bus-width = <4>; 600*4882a593Smuzhiyun cap-sd-highspeed; 601*4882a593Smuzhiyun }; 602*4882a593Smuzhiyun 603*4882a593Smuzhiyun soc_glue: soc-glue@5f800000 { 604*4882a593Smuzhiyun compatible = "socionext,uniphier-ld20-soc-glue", 605*4882a593Smuzhiyun "simple-mfd", "syscon"; 606*4882a593Smuzhiyun reg = <0x5f800000 0x2000>; 607*4882a593Smuzhiyun 608*4882a593Smuzhiyun pinctrl: pinctrl { 609*4882a593Smuzhiyun compatible = "socionext,uniphier-ld20-pinctrl"; 610*4882a593Smuzhiyun }; 611*4882a593Smuzhiyun }; 612*4882a593Smuzhiyun 613*4882a593Smuzhiyun soc-glue@5f900000 { 614*4882a593Smuzhiyun compatible = "socionext,uniphier-ld20-soc-glue-debug", 615*4882a593Smuzhiyun "simple-mfd"; 616*4882a593Smuzhiyun #address-cells = <1>; 617*4882a593Smuzhiyun #size-cells = <1>; 618*4882a593Smuzhiyun ranges = <0 0x5f900000 0x2000>; 619*4882a593Smuzhiyun 620*4882a593Smuzhiyun efuse@100 { 621*4882a593Smuzhiyun compatible = "socionext,uniphier-efuse"; 622*4882a593Smuzhiyun reg = <0x100 0x28>; 623*4882a593Smuzhiyun }; 624*4882a593Smuzhiyun 625*4882a593Smuzhiyun efuse@200 { 626*4882a593Smuzhiyun compatible = "socionext,uniphier-efuse"; 627*4882a593Smuzhiyun reg = <0x200 0x68>; 628*4882a593Smuzhiyun #address-cells = <1>; 629*4882a593Smuzhiyun #size-cells = <1>; 630*4882a593Smuzhiyun 631*4882a593Smuzhiyun /* USB cells */ 632*4882a593Smuzhiyun usb_rterm0: trim@54,4 { 633*4882a593Smuzhiyun reg = <0x54 1>; 634*4882a593Smuzhiyun bits = <4 2>; 635*4882a593Smuzhiyun }; 636*4882a593Smuzhiyun usb_rterm1: trim@55,4 { 637*4882a593Smuzhiyun reg = <0x55 1>; 638*4882a593Smuzhiyun bits = <4 2>; 639*4882a593Smuzhiyun }; 640*4882a593Smuzhiyun usb_rterm2: trim@58,4 { 641*4882a593Smuzhiyun reg = <0x58 1>; 642*4882a593Smuzhiyun bits = <4 2>; 643*4882a593Smuzhiyun }; 644*4882a593Smuzhiyun usb_rterm3: trim@59,4 { 645*4882a593Smuzhiyun reg = <0x59 1>; 646*4882a593Smuzhiyun bits = <4 2>; 647*4882a593Smuzhiyun }; 648*4882a593Smuzhiyun usb_sel_t0: trim@54,0 { 649*4882a593Smuzhiyun reg = <0x54 1>; 650*4882a593Smuzhiyun bits = <0 4>; 651*4882a593Smuzhiyun }; 652*4882a593Smuzhiyun usb_sel_t1: trim@55,0 { 653*4882a593Smuzhiyun reg = <0x55 1>; 654*4882a593Smuzhiyun bits = <0 4>; 655*4882a593Smuzhiyun }; 656*4882a593Smuzhiyun usb_sel_t2: trim@58,0 { 657*4882a593Smuzhiyun reg = <0x58 1>; 658*4882a593Smuzhiyun bits = <0 4>; 659*4882a593Smuzhiyun }; 660*4882a593Smuzhiyun usb_sel_t3: trim@59,0 { 661*4882a593Smuzhiyun reg = <0x59 1>; 662*4882a593Smuzhiyun bits = <0 4>; 663*4882a593Smuzhiyun }; 664*4882a593Smuzhiyun usb_hs_i0: trim@56,0 { 665*4882a593Smuzhiyun reg = <0x56 1>; 666*4882a593Smuzhiyun bits = <0 4>; 667*4882a593Smuzhiyun }; 668*4882a593Smuzhiyun usb_hs_i2: trim@5a,0 { 669*4882a593Smuzhiyun reg = <0x5a 1>; 670*4882a593Smuzhiyun bits = <0 4>; 671*4882a593Smuzhiyun }; 672*4882a593Smuzhiyun }; 673*4882a593Smuzhiyun }; 674*4882a593Smuzhiyun 675*4882a593Smuzhiyun xdmac: dma-controller@5fc10000 { 676*4882a593Smuzhiyun compatible = "socionext,uniphier-xdmac"; 677*4882a593Smuzhiyun reg = <0x5fc10000 0x5300>; 678*4882a593Smuzhiyun interrupts = <0 188 4>; 679*4882a593Smuzhiyun dma-channels = <16>; 680*4882a593Smuzhiyun #dma-cells = <2>; 681*4882a593Smuzhiyun }; 682*4882a593Smuzhiyun 683*4882a593Smuzhiyun aidet: interrupt-controller@5fc20000 { 684*4882a593Smuzhiyun compatible = "socionext,uniphier-ld20-aidet"; 685*4882a593Smuzhiyun reg = <0x5fc20000 0x200>; 686*4882a593Smuzhiyun interrupt-controller; 687*4882a593Smuzhiyun #interrupt-cells = <2>; 688*4882a593Smuzhiyun }; 689*4882a593Smuzhiyun 690*4882a593Smuzhiyun gic: interrupt-controller@5fe00000 { 691*4882a593Smuzhiyun compatible = "arm,gic-v3"; 692*4882a593Smuzhiyun reg = <0x5fe00000 0x10000>, /* GICD */ 693*4882a593Smuzhiyun <0x5fe80000 0x80000>; /* GICR */ 694*4882a593Smuzhiyun interrupt-controller; 695*4882a593Smuzhiyun #interrupt-cells = <3>; 696*4882a593Smuzhiyun interrupts = <1 9 4>; 697*4882a593Smuzhiyun }; 698*4882a593Smuzhiyun 699*4882a593Smuzhiyun sysctrl@61840000 { 700*4882a593Smuzhiyun compatible = "socionext,uniphier-ld20-sysctrl", 701*4882a593Smuzhiyun "simple-mfd", "syscon"; 702*4882a593Smuzhiyun reg = <0x61840000 0x10000>; 703*4882a593Smuzhiyun 704*4882a593Smuzhiyun sys_clk: clock { 705*4882a593Smuzhiyun compatible = "socionext,uniphier-ld20-clock"; 706*4882a593Smuzhiyun #clock-cells = <1>; 707*4882a593Smuzhiyun }; 708*4882a593Smuzhiyun 709*4882a593Smuzhiyun sys_rst: reset { 710*4882a593Smuzhiyun compatible = "socionext,uniphier-ld20-reset"; 711*4882a593Smuzhiyun #reset-cells = <1>; 712*4882a593Smuzhiyun }; 713*4882a593Smuzhiyun 714*4882a593Smuzhiyun watchdog { 715*4882a593Smuzhiyun compatible = "socionext,uniphier-wdt"; 716*4882a593Smuzhiyun }; 717*4882a593Smuzhiyun 718*4882a593Smuzhiyun pvtctl: pvtctl { 719*4882a593Smuzhiyun compatible = "socionext,uniphier-ld20-thermal"; 720*4882a593Smuzhiyun interrupts = <0 3 4>; 721*4882a593Smuzhiyun #thermal-sensor-cells = <0>; 722*4882a593Smuzhiyun socionext,tmod-calibration = <0x0f22 0x68ee>; 723*4882a593Smuzhiyun }; 724*4882a593Smuzhiyun }; 725*4882a593Smuzhiyun 726*4882a593Smuzhiyun eth: ethernet@65000000 { 727*4882a593Smuzhiyun compatible = "socionext,uniphier-ld20-ave4"; 728*4882a593Smuzhiyun status = "disabled"; 729*4882a593Smuzhiyun reg = <0x65000000 0x8500>; 730*4882a593Smuzhiyun interrupts = <0 66 4>; 731*4882a593Smuzhiyun pinctrl-names = "default"; 732*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_ether_rgmii>; 733*4882a593Smuzhiyun clock-names = "ether"; 734*4882a593Smuzhiyun clocks = <&sys_clk 6>; 735*4882a593Smuzhiyun reset-names = "ether"; 736*4882a593Smuzhiyun resets = <&sys_rst 6>; 737*4882a593Smuzhiyun phy-mode = "rgmii-id"; 738*4882a593Smuzhiyun local-mac-address = [00 00 00 00 00 00]; 739*4882a593Smuzhiyun socionext,syscon-phy-mode = <&soc_glue 0>; 740*4882a593Smuzhiyun 741*4882a593Smuzhiyun mdio: mdio { 742*4882a593Smuzhiyun #address-cells = <1>; 743*4882a593Smuzhiyun #size-cells = <0>; 744*4882a593Smuzhiyun }; 745*4882a593Smuzhiyun }; 746*4882a593Smuzhiyun 747*4882a593Smuzhiyun usb: usb@65a00000 { 748*4882a593Smuzhiyun compatible = "socionext,uniphier-dwc3", "snps,dwc3"; 749*4882a593Smuzhiyun status = "disabled"; 750*4882a593Smuzhiyun reg = <0x65a00000 0xcd00>; 751*4882a593Smuzhiyun interrupt-names = "host"; 752*4882a593Smuzhiyun interrupts = <0 134 4>; 753*4882a593Smuzhiyun pinctrl-names = "default"; 754*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_usb0>, <&pinctrl_usb1>, 755*4882a593Smuzhiyun <&pinctrl_usb2>, <&pinctrl_usb3>; 756*4882a593Smuzhiyun clock-names = "ref", "bus_early", "suspend"; 757*4882a593Smuzhiyun clocks = <&sys_clk 14>, <&sys_clk 14>, <&sys_clk 14>; 758*4882a593Smuzhiyun resets = <&usb_rst 15>; 759*4882a593Smuzhiyun phys = <&usb_hsphy0>, <&usb_hsphy1>, 760*4882a593Smuzhiyun <&usb_hsphy2>, <&usb_hsphy3>, 761*4882a593Smuzhiyun <&usb_ssphy0>, <&usb_ssphy1>; 762*4882a593Smuzhiyun dr_mode = "host"; 763*4882a593Smuzhiyun }; 764*4882a593Smuzhiyun 765*4882a593Smuzhiyun usb-glue@65b00000 { 766*4882a593Smuzhiyun compatible = "socionext,uniphier-ld20-dwc3-glue", 767*4882a593Smuzhiyun "simple-mfd"; 768*4882a593Smuzhiyun #address-cells = <1>; 769*4882a593Smuzhiyun #size-cells = <1>; 770*4882a593Smuzhiyun ranges = <0 0x65b00000 0x400>; 771*4882a593Smuzhiyun 772*4882a593Smuzhiyun usb_rst: reset@0 { 773*4882a593Smuzhiyun compatible = "socionext,uniphier-ld20-usb3-reset"; 774*4882a593Smuzhiyun reg = <0x0 0x4>; 775*4882a593Smuzhiyun #reset-cells = <1>; 776*4882a593Smuzhiyun clock-names = "link"; 777*4882a593Smuzhiyun clocks = <&sys_clk 14>; 778*4882a593Smuzhiyun reset-names = "link"; 779*4882a593Smuzhiyun resets = <&sys_rst 14>; 780*4882a593Smuzhiyun }; 781*4882a593Smuzhiyun 782*4882a593Smuzhiyun usb_vbus0: regulator@100 { 783*4882a593Smuzhiyun compatible = "socionext,uniphier-ld20-usb3-regulator"; 784*4882a593Smuzhiyun reg = <0x100 0x10>; 785*4882a593Smuzhiyun clock-names = "link"; 786*4882a593Smuzhiyun clocks = <&sys_clk 14>; 787*4882a593Smuzhiyun reset-names = "link"; 788*4882a593Smuzhiyun resets = <&sys_rst 14>; 789*4882a593Smuzhiyun }; 790*4882a593Smuzhiyun 791*4882a593Smuzhiyun usb_vbus1: regulator@110 { 792*4882a593Smuzhiyun compatible = "socionext,uniphier-ld20-usb3-regulator"; 793*4882a593Smuzhiyun reg = <0x110 0x10>; 794*4882a593Smuzhiyun clock-names = "link"; 795*4882a593Smuzhiyun clocks = <&sys_clk 14>; 796*4882a593Smuzhiyun reset-names = "link"; 797*4882a593Smuzhiyun resets = <&sys_rst 14>; 798*4882a593Smuzhiyun }; 799*4882a593Smuzhiyun 800*4882a593Smuzhiyun usb_vbus2: regulator@120 { 801*4882a593Smuzhiyun compatible = "socionext,uniphier-ld20-usb3-regulator"; 802*4882a593Smuzhiyun reg = <0x120 0x10>; 803*4882a593Smuzhiyun clock-names = "link"; 804*4882a593Smuzhiyun clocks = <&sys_clk 14>; 805*4882a593Smuzhiyun reset-names = "link"; 806*4882a593Smuzhiyun resets = <&sys_rst 14>; 807*4882a593Smuzhiyun }; 808*4882a593Smuzhiyun 809*4882a593Smuzhiyun usb_vbus3: regulator@130 { 810*4882a593Smuzhiyun compatible = "socionext,uniphier-ld20-usb3-regulator"; 811*4882a593Smuzhiyun reg = <0x130 0x10>; 812*4882a593Smuzhiyun clock-names = "link"; 813*4882a593Smuzhiyun clocks = <&sys_clk 14>; 814*4882a593Smuzhiyun reset-names = "link"; 815*4882a593Smuzhiyun resets = <&sys_rst 14>; 816*4882a593Smuzhiyun }; 817*4882a593Smuzhiyun 818*4882a593Smuzhiyun usb_hsphy0: hs-phy@200 { 819*4882a593Smuzhiyun compatible = "socionext,uniphier-ld20-usb3-hsphy"; 820*4882a593Smuzhiyun reg = <0x200 0x10>; 821*4882a593Smuzhiyun #phy-cells = <0>; 822*4882a593Smuzhiyun clock-names = "link", "phy"; 823*4882a593Smuzhiyun clocks = <&sys_clk 14>, <&sys_clk 16>; 824*4882a593Smuzhiyun reset-names = "link", "phy"; 825*4882a593Smuzhiyun resets = <&sys_rst 14>, <&sys_rst 16>; 826*4882a593Smuzhiyun vbus-supply = <&usb_vbus0>; 827*4882a593Smuzhiyun nvmem-cell-names = "rterm", "sel_t", "hs_i"; 828*4882a593Smuzhiyun nvmem-cells = <&usb_rterm0>, <&usb_sel_t0>, 829*4882a593Smuzhiyun <&usb_hs_i0>; 830*4882a593Smuzhiyun }; 831*4882a593Smuzhiyun 832*4882a593Smuzhiyun usb_hsphy1: hs-phy@210 { 833*4882a593Smuzhiyun compatible = "socionext,uniphier-ld20-usb3-hsphy"; 834*4882a593Smuzhiyun reg = <0x210 0x10>; 835*4882a593Smuzhiyun #phy-cells = <0>; 836*4882a593Smuzhiyun clock-names = "link", "phy"; 837*4882a593Smuzhiyun clocks = <&sys_clk 14>, <&sys_clk 16>; 838*4882a593Smuzhiyun reset-names = "link", "phy"; 839*4882a593Smuzhiyun resets = <&sys_rst 14>, <&sys_rst 16>; 840*4882a593Smuzhiyun vbus-supply = <&usb_vbus1>; 841*4882a593Smuzhiyun nvmem-cell-names = "rterm", "sel_t", "hs_i"; 842*4882a593Smuzhiyun nvmem-cells = <&usb_rterm1>, <&usb_sel_t1>, 843*4882a593Smuzhiyun <&usb_hs_i0>; 844*4882a593Smuzhiyun }; 845*4882a593Smuzhiyun 846*4882a593Smuzhiyun usb_hsphy2: hs-phy@220 { 847*4882a593Smuzhiyun compatible = "socionext,uniphier-ld20-usb3-hsphy"; 848*4882a593Smuzhiyun reg = <0x220 0x10>; 849*4882a593Smuzhiyun #phy-cells = <0>; 850*4882a593Smuzhiyun clock-names = "link", "phy"; 851*4882a593Smuzhiyun clocks = <&sys_clk 14>, <&sys_clk 17>; 852*4882a593Smuzhiyun reset-names = "link", "phy"; 853*4882a593Smuzhiyun resets = <&sys_rst 14>, <&sys_rst 17>; 854*4882a593Smuzhiyun vbus-supply = <&usb_vbus2>; 855*4882a593Smuzhiyun nvmem-cell-names = "rterm", "sel_t", "hs_i"; 856*4882a593Smuzhiyun nvmem-cells = <&usb_rterm2>, <&usb_sel_t2>, 857*4882a593Smuzhiyun <&usb_hs_i2>; 858*4882a593Smuzhiyun }; 859*4882a593Smuzhiyun 860*4882a593Smuzhiyun usb_hsphy3: hs-phy@230 { 861*4882a593Smuzhiyun compatible = "socionext,uniphier-ld20-usb3-hsphy"; 862*4882a593Smuzhiyun reg = <0x230 0x10>; 863*4882a593Smuzhiyun #phy-cells = <0>; 864*4882a593Smuzhiyun clock-names = "link", "phy"; 865*4882a593Smuzhiyun clocks = <&sys_clk 14>, <&sys_clk 17>; 866*4882a593Smuzhiyun reset-names = "link", "phy"; 867*4882a593Smuzhiyun resets = <&sys_rst 14>, <&sys_rst 17>; 868*4882a593Smuzhiyun vbus-supply = <&usb_vbus3>; 869*4882a593Smuzhiyun nvmem-cell-names = "rterm", "sel_t", "hs_i"; 870*4882a593Smuzhiyun nvmem-cells = <&usb_rterm3>, <&usb_sel_t3>, 871*4882a593Smuzhiyun <&usb_hs_i2>; 872*4882a593Smuzhiyun }; 873*4882a593Smuzhiyun 874*4882a593Smuzhiyun usb_ssphy0: ss-phy@300 { 875*4882a593Smuzhiyun compatible = "socionext,uniphier-ld20-usb3-ssphy"; 876*4882a593Smuzhiyun reg = <0x300 0x10>; 877*4882a593Smuzhiyun #phy-cells = <0>; 878*4882a593Smuzhiyun clock-names = "link", "phy"; 879*4882a593Smuzhiyun clocks = <&sys_clk 14>, <&sys_clk 18>; 880*4882a593Smuzhiyun reset-names = "link", "phy"; 881*4882a593Smuzhiyun resets = <&sys_rst 14>, <&sys_rst 18>; 882*4882a593Smuzhiyun vbus-supply = <&usb_vbus0>; 883*4882a593Smuzhiyun }; 884*4882a593Smuzhiyun 885*4882a593Smuzhiyun usb_ssphy1: ss-phy@310 { 886*4882a593Smuzhiyun compatible = "socionext,uniphier-ld20-usb3-ssphy"; 887*4882a593Smuzhiyun reg = <0x310 0x10>; 888*4882a593Smuzhiyun #phy-cells = <0>; 889*4882a593Smuzhiyun clock-names = "link", "phy"; 890*4882a593Smuzhiyun clocks = <&sys_clk 14>, <&sys_clk 19>; 891*4882a593Smuzhiyun reset-names = "link", "phy"; 892*4882a593Smuzhiyun resets = <&sys_rst 14>, <&sys_rst 19>; 893*4882a593Smuzhiyun vbus-supply = <&usb_vbus1>; 894*4882a593Smuzhiyun }; 895*4882a593Smuzhiyun }; 896*4882a593Smuzhiyun 897*4882a593Smuzhiyun pcie: pcie@66000000 { 898*4882a593Smuzhiyun compatible = "socionext,uniphier-pcie", "snps,dw-pcie"; 899*4882a593Smuzhiyun status = "disabled"; 900*4882a593Smuzhiyun reg-names = "dbi", "link", "config"; 901*4882a593Smuzhiyun reg = <0x66000000 0x1000>, <0x66010000 0x10000>, 902*4882a593Smuzhiyun <0x2fff0000 0x10000>; 903*4882a593Smuzhiyun #address-cells = <3>; 904*4882a593Smuzhiyun #size-cells = <2>; 905*4882a593Smuzhiyun clocks = <&sys_clk 24>; 906*4882a593Smuzhiyun resets = <&sys_rst 24>; 907*4882a593Smuzhiyun num-lanes = <1>; 908*4882a593Smuzhiyun num-viewport = <1>; 909*4882a593Smuzhiyun bus-range = <0x0 0xff>; 910*4882a593Smuzhiyun device_type = "pci"; 911*4882a593Smuzhiyun ranges = 912*4882a593Smuzhiyun /* downstream I/O */ 913*4882a593Smuzhiyun <0x81000000 0 0x00000000 0x2ffe0000 0 0x00010000>, 914*4882a593Smuzhiyun /* non-prefetchable memory */ 915*4882a593Smuzhiyun <0x82000000 0 0x20000000 0x20000000 0 0x0ffe0000>; 916*4882a593Smuzhiyun #interrupt-cells = <1>; 917*4882a593Smuzhiyun interrupt-names = "dma", "msi"; 918*4882a593Smuzhiyun interrupts = <0 224 4>, <0 225 4>; 919*4882a593Smuzhiyun interrupt-map-mask = <0 0 0 7>; 920*4882a593Smuzhiyun interrupt-map = <0 0 0 1 &pcie_intc 0>, /* INTA */ 921*4882a593Smuzhiyun <0 0 0 2 &pcie_intc 1>, /* INTB */ 922*4882a593Smuzhiyun <0 0 0 3 &pcie_intc 2>, /* INTC */ 923*4882a593Smuzhiyun <0 0 0 4 &pcie_intc 3>; /* INTD */ 924*4882a593Smuzhiyun phy-names = "pcie-phy"; 925*4882a593Smuzhiyun phys = <&pcie_phy>; 926*4882a593Smuzhiyun 927*4882a593Smuzhiyun pcie_intc: legacy-interrupt-controller { 928*4882a593Smuzhiyun interrupt-controller; 929*4882a593Smuzhiyun #interrupt-cells = <1>; 930*4882a593Smuzhiyun interrupt-parent = <&gic>; 931*4882a593Smuzhiyun interrupts = <0 226 4>; 932*4882a593Smuzhiyun }; 933*4882a593Smuzhiyun }; 934*4882a593Smuzhiyun 935*4882a593Smuzhiyun pcie_phy: phy@66038000 { 936*4882a593Smuzhiyun compatible = "socionext,uniphier-ld20-pcie-phy"; 937*4882a593Smuzhiyun reg = <0x66038000 0x4000>; 938*4882a593Smuzhiyun #phy-cells = <0>; 939*4882a593Smuzhiyun clock-names = "link"; 940*4882a593Smuzhiyun clocks = <&sys_clk 24>; 941*4882a593Smuzhiyun reset-names = "link"; 942*4882a593Smuzhiyun resets = <&sys_rst 24>; 943*4882a593Smuzhiyun socionext,syscon = <&soc_glue>; 944*4882a593Smuzhiyun }; 945*4882a593Smuzhiyun 946*4882a593Smuzhiyun nand: nand-controller@68000000 { 947*4882a593Smuzhiyun compatible = "socionext,uniphier-denali-nand-v5b"; 948*4882a593Smuzhiyun status = "disabled"; 949*4882a593Smuzhiyun reg-names = "nand_data", "denali_reg"; 950*4882a593Smuzhiyun reg = <0x68000000 0x20>, <0x68100000 0x1000>; 951*4882a593Smuzhiyun #address-cells = <1>; 952*4882a593Smuzhiyun #size-cells = <0>; 953*4882a593Smuzhiyun interrupts = <0 65 4>; 954*4882a593Smuzhiyun pinctrl-names = "default"; 955*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_nand>; 956*4882a593Smuzhiyun clock-names = "nand", "nand_x", "ecc"; 957*4882a593Smuzhiyun clocks = <&sys_clk 2>, <&sys_clk 3>, <&sys_clk 3>; 958*4882a593Smuzhiyun reset-names = "nand", "reg"; 959*4882a593Smuzhiyun resets = <&sys_rst 2>, <&sys_rst 2>; 960*4882a593Smuzhiyun }; 961*4882a593Smuzhiyun }; 962*4882a593Smuzhiyun}; 963*4882a593Smuzhiyun 964*4882a593Smuzhiyun#include "uniphier-pinctrl.dtsi" 965*4882a593Smuzhiyun 966*4882a593Smuzhiyun&pinctrl_aout1 { 967*4882a593Smuzhiyun drive-strength = <4>; /* default: 3.5mA */ 968*4882a593Smuzhiyun 969*4882a593Smuzhiyun ao1dacck { 970*4882a593Smuzhiyun pins = "AO1DACCK"; 971*4882a593Smuzhiyun drive-strength = <5>; /* 5mA */ 972*4882a593Smuzhiyun }; 973*4882a593Smuzhiyun}; 974*4882a593Smuzhiyun 975*4882a593Smuzhiyun&pinctrl_aoutiec1 { 976*4882a593Smuzhiyun drive-strength = <4>; /* default: 3.5mA */ 977*4882a593Smuzhiyun 978*4882a593Smuzhiyun ao1arc { 979*4882a593Smuzhiyun pins = "AO1ARC"; 980*4882a593Smuzhiyun drive-strength = <11>; /* 11mA */ 981*4882a593Smuzhiyun }; 982*4882a593Smuzhiyun}; 983