xref: /OK3568_Linux_fs/kernel/arch/arm64/boot/dts/socionext/uniphier-ld11.dtsi (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun// SPDX-License-Identifier: GPL-2.0+ OR MIT
2*4882a593Smuzhiyun//
3*4882a593Smuzhiyun// Device Tree Source for UniPhier LD11 SoC
4*4882a593Smuzhiyun//
5*4882a593Smuzhiyun// Copyright (C) 2016 Socionext Inc.
6*4882a593Smuzhiyun//   Author: Masahiro Yamada <yamada.masahiro@socionext.com>
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun#include <dt-bindings/gpio/gpio.h>
9*4882a593Smuzhiyun#include <dt-bindings/gpio/uniphier-gpio.h>
10*4882a593Smuzhiyun
11*4882a593Smuzhiyun/ {
12*4882a593Smuzhiyun	compatible = "socionext,uniphier-ld11";
13*4882a593Smuzhiyun	#address-cells = <2>;
14*4882a593Smuzhiyun	#size-cells = <2>;
15*4882a593Smuzhiyun	interrupt-parent = <&gic>;
16*4882a593Smuzhiyun
17*4882a593Smuzhiyun	cpus {
18*4882a593Smuzhiyun		#address-cells = <2>;
19*4882a593Smuzhiyun		#size-cells = <0>;
20*4882a593Smuzhiyun
21*4882a593Smuzhiyun		cpu-map {
22*4882a593Smuzhiyun			cluster0 {
23*4882a593Smuzhiyun				core0 {
24*4882a593Smuzhiyun					cpu = <&cpu0>;
25*4882a593Smuzhiyun				};
26*4882a593Smuzhiyun				core1 {
27*4882a593Smuzhiyun					cpu = <&cpu1>;
28*4882a593Smuzhiyun				};
29*4882a593Smuzhiyun			};
30*4882a593Smuzhiyun		};
31*4882a593Smuzhiyun
32*4882a593Smuzhiyun		cpu0: cpu@0 {
33*4882a593Smuzhiyun			device_type = "cpu";
34*4882a593Smuzhiyun			compatible = "arm,cortex-a53";
35*4882a593Smuzhiyun			reg = <0 0x000>;
36*4882a593Smuzhiyun			clocks = <&sys_clk 33>;
37*4882a593Smuzhiyun			enable-method = "psci";
38*4882a593Smuzhiyun			operating-points-v2 = <&cluster0_opp>;
39*4882a593Smuzhiyun		};
40*4882a593Smuzhiyun
41*4882a593Smuzhiyun		cpu1: cpu@1 {
42*4882a593Smuzhiyun			device_type = "cpu";
43*4882a593Smuzhiyun			compatible = "arm,cortex-a53";
44*4882a593Smuzhiyun			reg = <0 0x001>;
45*4882a593Smuzhiyun			clocks = <&sys_clk 33>;
46*4882a593Smuzhiyun			enable-method = "psci";
47*4882a593Smuzhiyun			operating-points-v2 = <&cluster0_opp>;
48*4882a593Smuzhiyun		};
49*4882a593Smuzhiyun	};
50*4882a593Smuzhiyun
51*4882a593Smuzhiyun	cluster0_opp: opp-table {
52*4882a593Smuzhiyun		compatible = "operating-points-v2";
53*4882a593Smuzhiyun		opp-shared;
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun		opp-245000000 {
56*4882a593Smuzhiyun			opp-hz = /bits/ 64 <245000000>;
57*4882a593Smuzhiyun			clock-latency-ns = <300>;
58*4882a593Smuzhiyun		};
59*4882a593Smuzhiyun		opp-250000000 {
60*4882a593Smuzhiyun			opp-hz = /bits/ 64 <250000000>;
61*4882a593Smuzhiyun			clock-latency-ns = <300>;
62*4882a593Smuzhiyun		};
63*4882a593Smuzhiyun		opp-490000000 {
64*4882a593Smuzhiyun			opp-hz = /bits/ 64 <490000000>;
65*4882a593Smuzhiyun			clock-latency-ns = <300>;
66*4882a593Smuzhiyun		};
67*4882a593Smuzhiyun		opp-500000000 {
68*4882a593Smuzhiyun			opp-hz = /bits/ 64 <500000000>;
69*4882a593Smuzhiyun			clock-latency-ns = <300>;
70*4882a593Smuzhiyun		};
71*4882a593Smuzhiyun		opp-653334000 {
72*4882a593Smuzhiyun			opp-hz = /bits/ 64 <653334000>;
73*4882a593Smuzhiyun			clock-latency-ns = <300>;
74*4882a593Smuzhiyun		};
75*4882a593Smuzhiyun		opp-666667000 {
76*4882a593Smuzhiyun			opp-hz = /bits/ 64 <666667000>;
77*4882a593Smuzhiyun			clock-latency-ns = <300>;
78*4882a593Smuzhiyun		};
79*4882a593Smuzhiyun		opp-980000000 {
80*4882a593Smuzhiyun			opp-hz = /bits/ 64 <980000000>;
81*4882a593Smuzhiyun			clock-latency-ns = <300>;
82*4882a593Smuzhiyun		};
83*4882a593Smuzhiyun	};
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun	psci {
86*4882a593Smuzhiyun		compatible = "arm,psci-1.0";
87*4882a593Smuzhiyun		method = "smc";
88*4882a593Smuzhiyun	};
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun	clocks {
91*4882a593Smuzhiyun		refclk: ref {
92*4882a593Smuzhiyun			compatible = "fixed-clock";
93*4882a593Smuzhiyun			#clock-cells = <0>;
94*4882a593Smuzhiyun			clock-frequency = <25000000>;
95*4882a593Smuzhiyun		};
96*4882a593Smuzhiyun	};
97*4882a593Smuzhiyun
98*4882a593Smuzhiyun	emmc_pwrseq: emmc-pwrseq {
99*4882a593Smuzhiyun		compatible = "mmc-pwrseq-emmc";
100*4882a593Smuzhiyun		reset-gpios = <&gpio UNIPHIER_GPIO_PORT(3, 2) GPIO_ACTIVE_LOW>;
101*4882a593Smuzhiyun	};
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun	timer {
104*4882a593Smuzhiyun		compatible = "arm,armv8-timer";
105*4882a593Smuzhiyun		interrupts = <1 13 4>,
106*4882a593Smuzhiyun			     <1 14 4>,
107*4882a593Smuzhiyun			     <1 11 4>,
108*4882a593Smuzhiyun			     <1 10 4>;
109*4882a593Smuzhiyun	};
110*4882a593Smuzhiyun
111*4882a593Smuzhiyun	reserved-memory {
112*4882a593Smuzhiyun		#address-cells = <2>;
113*4882a593Smuzhiyun		#size-cells = <2>;
114*4882a593Smuzhiyun		ranges;
115*4882a593Smuzhiyun
116*4882a593Smuzhiyun		secure-memory@81000000 {
117*4882a593Smuzhiyun			reg = <0x0 0x81000000 0x0 0x01000000>;
118*4882a593Smuzhiyun			no-map;
119*4882a593Smuzhiyun		};
120*4882a593Smuzhiyun	};
121*4882a593Smuzhiyun
122*4882a593Smuzhiyun	soc@0 {
123*4882a593Smuzhiyun		compatible = "simple-bus";
124*4882a593Smuzhiyun		#address-cells = <1>;
125*4882a593Smuzhiyun		#size-cells = <1>;
126*4882a593Smuzhiyun		ranges = <0 0 0 0xffffffff>;
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun		spi0: spi@54006000 {
129*4882a593Smuzhiyun			compatible = "socionext,uniphier-scssi";
130*4882a593Smuzhiyun			status = "disabled";
131*4882a593Smuzhiyun			reg = <0x54006000 0x100>;
132*4882a593Smuzhiyun			#address-cells = <1>;
133*4882a593Smuzhiyun			#size-cells = <0>;
134*4882a593Smuzhiyun			interrupts = <0 39 4>;
135*4882a593Smuzhiyun			pinctrl-names = "default";
136*4882a593Smuzhiyun			pinctrl-0 = <&pinctrl_spi0>;
137*4882a593Smuzhiyun			clocks = <&peri_clk 11>;
138*4882a593Smuzhiyun			resets = <&peri_rst 11>;
139*4882a593Smuzhiyun		};
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun		spi1: spi@54006100 {
142*4882a593Smuzhiyun			compatible = "socionext,uniphier-scssi";
143*4882a593Smuzhiyun			status = "disabled";
144*4882a593Smuzhiyun			reg = <0x54006100 0x100>;
145*4882a593Smuzhiyun			#address-cells = <1>;
146*4882a593Smuzhiyun			#size-cells = <0>;
147*4882a593Smuzhiyun			interrupts = <0 216 4>;
148*4882a593Smuzhiyun			pinctrl-names = "default";
149*4882a593Smuzhiyun			pinctrl-0 = <&pinctrl_spi1>;
150*4882a593Smuzhiyun			clocks = <&peri_clk 12>;
151*4882a593Smuzhiyun			resets = <&peri_rst 12>;
152*4882a593Smuzhiyun		};
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun		serial0: serial@54006800 {
155*4882a593Smuzhiyun			compatible = "socionext,uniphier-uart";
156*4882a593Smuzhiyun			status = "disabled";
157*4882a593Smuzhiyun			reg = <0x54006800 0x40>;
158*4882a593Smuzhiyun			interrupts = <0 33 4>;
159*4882a593Smuzhiyun			pinctrl-names = "default";
160*4882a593Smuzhiyun			pinctrl-0 = <&pinctrl_uart0>;
161*4882a593Smuzhiyun			clocks = <&peri_clk 0>;
162*4882a593Smuzhiyun			resets = <&peri_rst 0>;
163*4882a593Smuzhiyun		};
164*4882a593Smuzhiyun
165*4882a593Smuzhiyun		serial1: serial@54006900 {
166*4882a593Smuzhiyun			compatible = "socionext,uniphier-uart";
167*4882a593Smuzhiyun			status = "disabled";
168*4882a593Smuzhiyun			reg = <0x54006900 0x40>;
169*4882a593Smuzhiyun			interrupts = <0 35 4>;
170*4882a593Smuzhiyun			pinctrl-names = "default";
171*4882a593Smuzhiyun			pinctrl-0 = <&pinctrl_uart1>;
172*4882a593Smuzhiyun			clocks = <&peri_clk 1>;
173*4882a593Smuzhiyun			resets = <&peri_rst 1>;
174*4882a593Smuzhiyun		};
175*4882a593Smuzhiyun
176*4882a593Smuzhiyun		serial2: serial@54006a00 {
177*4882a593Smuzhiyun			compatible = "socionext,uniphier-uart";
178*4882a593Smuzhiyun			status = "disabled";
179*4882a593Smuzhiyun			reg = <0x54006a00 0x40>;
180*4882a593Smuzhiyun			interrupts = <0 37 4>;
181*4882a593Smuzhiyun			pinctrl-names = "default";
182*4882a593Smuzhiyun			pinctrl-0 = <&pinctrl_uart2>;
183*4882a593Smuzhiyun			clocks = <&peri_clk 2>;
184*4882a593Smuzhiyun			resets = <&peri_rst 2>;
185*4882a593Smuzhiyun		};
186*4882a593Smuzhiyun
187*4882a593Smuzhiyun		serial3: serial@54006b00 {
188*4882a593Smuzhiyun			compatible = "socionext,uniphier-uart";
189*4882a593Smuzhiyun			status = "disabled";
190*4882a593Smuzhiyun			reg = <0x54006b00 0x40>;
191*4882a593Smuzhiyun			interrupts = <0 177 4>;
192*4882a593Smuzhiyun			pinctrl-names = "default";
193*4882a593Smuzhiyun			pinctrl-0 = <&pinctrl_uart3>;
194*4882a593Smuzhiyun			clocks = <&peri_clk 3>;
195*4882a593Smuzhiyun			resets = <&peri_rst 3>;
196*4882a593Smuzhiyun		};
197*4882a593Smuzhiyun
198*4882a593Smuzhiyun		gpio: gpio@55000000 {
199*4882a593Smuzhiyun			compatible = "socionext,uniphier-gpio";
200*4882a593Smuzhiyun			reg = <0x55000000 0x200>;
201*4882a593Smuzhiyun			interrupt-parent = <&aidet>;
202*4882a593Smuzhiyun			interrupt-controller;
203*4882a593Smuzhiyun			#interrupt-cells = <2>;
204*4882a593Smuzhiyun			gpio-controller;
205*4882a593Smuzhiyun			#gpio-cells = <2>;
206*4882a593Smuzhiyun			gpio-ranges = <&pinctrl 0 0 0>,
207*4882a593Smuzhiyun				      <&pinctrl 43 0 0>,
208*4882a593Smuzhiyun				      <&pinctrl 51 0 0>,
209*4882a593Smuzhiyun				      <&pinctrl 96 0 0>,
210*4882a593Smuzhiyun				      <&pinctrl 160 0 0>,
211*4882a593Smuzhiyun				      <&pinctrl 184 0 0>;
212*4882a593Smuzhiyun			gpio-ranges-group-names = "gpio_range0",
213*4882a593Smuzhiyun						  "gpio_range1",
214*4882a593Smuzhiyun						  "gpio_range2",
215*4882a593Smuzhiyun						  "gpio_range3",
216*4882a593Smuzhiyun						  "gpio_range4",
217*4882a593Smuzhiyun						  "gpio_range5";
218*4882a593Smuzhiyun			ngpios = <200>;
219*4882a593Smuzhiyun			socionext,interrupt-ranges = <0 48 16>, <16 154 5>,
220*4882a593Smuzhiyun						     <21 217 3>;
221*4882a593Smuzhiyun		};
222*4882a593Smuzhiyun
223*4882a593Smuzhiyun		audio@56000000 {
224*4882a593Smuzhiyun			compatible = "socionext,uniphier-ld11-aio";
225*4882a593Smuzhiyun			reg = <0x56000000 0x80000>;
226*4882a593Smuzhiyun			interrupts = <0 144 4>;
227*4882a593Smuzhiyun			pinctrl-names = "default";
228*4882a593Smuzhiyun			pinctrl-0 = <&pinctrl_aout1>,
229*4882a593Smuzhiyun				    <&pinctrl_aoutiec1>;
230*4882a593Smuzhiyun			clock-names = "aio";
231*4882a593Smuzhiyun			clocks = <&sys_clk 40>;
232*4882a593Smuzhiyun			reset-names = "aio";
233*4882a593Smuzhiyun			resets = <&sys_rst 40>;
234*4882a593Smuzhiyun			#sound-dai-cells = <1>;
235*4882a593Smuzhiyun			socionext,syscon = <&soc_glue>;
236*4882a593Smuzhiyun
237*4882a593Smuzhiyun			i2s_port0: port@0 {
238*4882a593Smuzhiyun				i2s_hdmi: endpoint {
239*4882a593Smuzhiyun				};
240*4882a593Smuzhiyun			};
241*4882a593Smuzhiyun
242*4882a593Smuzhiyun			i2s_port1: port@1 {
243*4882a593Smuzhiyun				i2s_pcmin2: endpoint {
244*4882a593Smuzhiyun				};
245*4882a593Smuzhiyun			};
246*4882a593Smuzhiyun
247*4882a593Smuzhiyun			i2s_port2: port@2 {
248*4882a593Smuzhiyun				i2s_line: endpoint {
249*4882a593Smuzhiyun					dai-format = "i2s";
250*4882a593Smuzhiyun					remote-endpoint = <&evea_line>;
251*4882a593Smuzhiyun				};
252*4882a593Smuzhiyun			};
253*4882a593Smuzhiyun
254*4882a593Smuzhiyun			i2s_port3: port@3 {
255*4882a593Smuzhiyun				i2s_hpcmout1: endpoint {
256*4882a593Smuzhiyun				};
257*4882a593Smuzhiyun			};
258*4882a593Smuzhiyun
259*4882a593Smuzhiyun			i2s_port4: port@4 {
260*4882a593Smuzhiyun				i2s_hp: endpoint {
261*4882a593Smuzhiyun					dai-format = "i2s";
262*4882a593Smuzhiyun					remote-endpoint = <&evea_hp>;
263*4882a593Smuzhiyun				};
264*4882a593Smuzhiyun			};
265*4882a593Smuzhiyun
266*4882a593Smuzhiyun			spdif_port0: port@5 {
267*4882a593Smuzhiyun				spdif_hiecout1: endpoint {
268*4882a593Smuzhiyun				};
269*4882a593Smuzhiyun			};
270*4882a593Smuzhiyun
271*4882a593Smuzhiyun			src_port0: port@6 {
272*4882a593Smuzhiyun				i2s_epcmout2: endpoint {
273*4882a593Smuzhiyun				};
274*4882a593Smuzhiyun			};
275*4882a593Smuzhiyun
276*4882a593Smuzhiyun			src_port1: port@7 {
277*4882a593Smuzhiyun				i2s_epcmout3: endpoint {
278*4882a593Smuzhiyun				};
279*4882a593Smuzhiyun			};
280*4882a593Smuzhiyun
281*4882a593Smuzhiyun			comp_spdif_port0: port@8 {
282*4882a593Smuzhiyun				comp_spdif_hiecout1: endpoint {
283*4882a593Smuzhiyun				};
284*4882a593Smuzhiyun			};
285*4882a593Smuzhiyun		};
286*4882a593Smuzhiyun
287*4882a593Smuzhiyun		codec@57900000 {
288*4882a593Smuzhiyun			compatible = "socionext,uniphier-evea";
289*4882a593Smuzhiyun			reg = <0x57900000 0x1000>;
290*4882a593Smuzhiyun			clock-names = "evea", "exiv";
291*4882a593Smuzhiyun			clocks = <&sys_clk 41>, <&sys_clk 42>;
292*4882a593Smuzhiyun			reset-names = "evea", "exiv", "adamv";
293*4882a593Smuzhiyun			resets = <&sys_rst 41>, <&sys_rst 42>, <&adamv_rst 0>;
294*4882a593Smuzhiyun			#sound-dai-cells = <1>;
295*4882a593Smuzhiyun
296*4882a593Smuzhiyun			port@0 {
297*4882a593Smuzhiyun				evea_line: endpoint {
298*4882a593Smuzhiyun					remote-endpoint = <&i2s_line>;
299*4882a593Smuzhiyun				};
300*4882a593Smuzhiyun			};
301*4882a593Smuzhiyun
302*4882a593Smuzhiyun			port@1 {
303*4882a593Smuzhiyun				evea_hp: endpoint {
304*4882a593Smuzhiyun					remote-endpoint = <&i2s_hp>;
305*4882a593Smuzhiyun				};
306*4882a593Smuzhiyun			};
307*4882a593Smuzhiyun		};
308*4882a593Smuzhiyun
309*4882a593Smuzhiyun		adamv@57920000 {
310*4882a593Smuzhiyun			compatible = "socionext,uniphier-ld11-adamv",
311*4882a593Smuzhiyun				     "simple-mfd", "syscon";
312*4882a593Smuzhiyun			reg = <0x57920000 0x1000>;
313*4882a593Smuzhiyun
314*4882a593Smuzhiyun			adamv_rst: reset {
315*4882a593Smuzhiyun				compatible = "socionext,uniphier-ld11-adamv-reset";
316*4882a593Smuzhiyun				#reset-cells = <1>;
317*4882a593Smuzhiyun			};
318*4882a593Smuzhiyun		};
319*4882a593Smuzhiyun
320*4882a593Smuzhiyun		i2c0: i2c@58780000 {
321*4882a593Smuzhiyun			compatible = "socionext,uniphier-fi2c";
322*4882a593Smuzhiyun			status = "disabled";
323*4882a593Smuzhiyun			reg = <0x58780000 0x80>;
324*4882a593Smuzhiyun			#address-cells = <1>;
325*4882a593Smuzhiyun			#size-cells = <0>;
326*4882a593Smuzhiyun			interrupts = <0 41 4>;
327*4882a593Smuzhiyun			pinctrl-names = "default";
328*4882a593Smuzhiyun			pinctrl-0 = <&pinctrl_i2c0>;
329*4882a593Smuzhiyun			clocks = <&peri_clk 4>;
330*4882a593Smuzhiyun			resets = <&peri_rst 4>;
331*4882a593Smuzhiyun			clock-frequency = <100000>;
332*4882a593Smuzhiyun		};
333*4882a593Smuzhiyun
334*4882a593Smuzhiyun		i2c1: i2c@58781000 {
335*4882a593Smuzhiyun			compatible = "socionext,uniphier-fi2c";
336*4882a593Smuzhiyun			status = "disabled";
337*4882a593Smuzhiyun			reg = <0x58781000 0x80>;
338*4882a593Smuzhiyun			#address-cells = <1>;
339*4882a593Smuzhiyun			#size-cells = <0>;
340*4882a593Smuzhiyun			interrupts = <0 42 4>;
341*4882a593Smuzhiyun			pinctrl-names = "default";
342*4882a593Smuzhiyun			pinctrl-0 = <&pinctrl_i2c1>;
343*4882a593Smuzhiyun			clocks = <&peri_clk 5>;
344*4882a593Smuzhiyun			resets = <&peri_rst 5>;
345*4882a593Smuzhiyun			clock-frequency = <100000>;
346*4882a593Smuzhiyun		};
347*4882a593Smuzhiyun
348*4882a593Smuzhiyun		i2c2: i2c@58782000 {
349*4882a593Smuzhiyun			compatible = "socionext,uniphier-fi2c";
350*4882a593Smuzhiyun			reg = <0x58782000 0x80>;
351*4882a593Smuzhiyun			#address-cells = <1>;
352*4882a593Smuzhiyun			#size-cells = <0>;
353*4882a593Smuzhiyun			interrupts = <0 43 4>;
354*4882a593Smuzhiyun			clocks = <&peri_clk 6>;
355*4882a593Smuzhiyun			resets = <&peri_rst 6>;
356*4882a593Smuzhiyun			clock-frequency = <400000>;
357*4882a593Smuzhiyun		};
358*4882a593Smuzhiyun
359*4882a593Smuzhiyun		i2c3: i2c@58783000 {
360*4882a593Smuzhiyun			compatible = "socionext,uniphier-fi2c";
361*4882a593Smuzhiyun			status = "disabled";
362*4882a593Smuzhiyun			reg = <0x58783000 0x80>;
363*4882a593Smuzhiyun			#address-cells = <1>;
364*4882a593Smuzhiyun			#size-cells = <0>;
365*4882a593Smuzhiyun			interrupts = <0 44 4>;
366*4882a593Smuzhiyun			pinctrl-names = "default";
367*4882a593Smuzhiyun			pinctrl-0 = <&pinctrl_i2c3>;
368*4882a593Smuzhiyun			clocks = <&peri_clk 7>;
369*4882a593Smuzhiyun			resets = <&peri_rst 7>;
370*4882a593Smuzhiyun			clock-frequency = <100000>;
371*4882a593Smuzhiyun		};
372*4882a593Smuzhiyun
373*4882a593Smuzhiyun		i2c4: i2c@58784000 {
374*4882a593Smuzhiyun			compatible = "socionext,uniphier-fi2c";
375*4882a593Smuzhiyun			status = "disabled";
376*4882a593Smuzhiyun			reg = <0x58784000 0x80>;
377*4882a593Smuzhiyun			#address-cells = <1>;
378*4882a593Smuzhiyun			#size-cells = <0>;
379*4882a593Smuzhiyun			interrupts = <0 45 4>;
380*4882a593Smuzhiyun			pinctrl-names = "default";
381*4882a593Smuzhiyun			pinctrl-0 = <&pinctrl_i2c4>;
382*4882a593Smuzhiyun			clocks = <&peri_clk 8>;
383*4882a593Smuzhiyun			resets = <&peri_rst 8>;
384*4882a593Smuzhiyun			clock-frequency = <100000>;
385*4882a593Smuzhiyun		};
386*4882a593Smuzhiyun
387*4882a593Smuzhiyun		i2c5: i2c@58785000 {
388*4882a593Smuzhiyun			compatible = "socionext,uniphier-fi2c";
389*4882a593Smuzhiyun			reg = <0x58785000 0x80>;
390*4882a593Smuzhiyun			#address-cells = <1>;
391*4882a593Smuzhiyun			#size-cells = <0>;
392*4882a593Smuzhiyun			interrupts = <0 25 4>;
393*4882a593Smuzhiyun			clocks = <&peri_clk 9>;
394*4882a593Smuzhiyun			resets = <&peri_rst 9>;
395*4882a593Smuzhiyun			clock-frequency = <400000>;
396*4882a593Smuzhiyun		};
397*4882a593Smuzhiyun
398*4882a593Smuzhiyun		system_bus: system-bus@58c00000 {
399*4882a593Smuzhiyun			compatible = "socionext,uniphier-system-bus";
400*4882a593Smuzhiyun			status = "disabled";
401*4882a593Smuzhiyun			reg = <0x58c00000 0x400>;
402*4882a593Smuzhiyun			#address-cells = <2>;
403*4882a593Smuzhiyun			#size-cells = <1>;
404*4882a593Smuzhiyun			pinctrl-names = "default";
405*4882a593Smuzhiyun			pinctrl-0 = <&pinctrl_system_bus>;
406*4882a593Smuzhiyun		};
407*4882a593Smuzhiyun
408*4882a593Smuzhiyun		smpctrl@59801000 {
409*4882a593Smuzhiyun			compatible = "socionext,uniphier-smpctrl";
410*4882a593Smuzhiyun			reg = <0x59801000 0x400>;
411*4882a593Smuzhiyun		};
412*4882a593Smuzhiyun
413*4882a593Smuzhiyun		sdctrl@59810000 {
414*4882a593Smuzhiyun			compatible = "socionext,uniphier-ld11-sdctrl",
415*4882a593Smuzhiyun				     "simple-mfd", "syscon";
416*4882a593Smuzhiyun			reg = <0x59810000 0x400>;
417*4882a593Smuzhiyun
418*4882a593Smuzhiyun			sd_rst: reset {
419*4882a593Smuzhiyun				compatible = "socionext,uniphier-ld11-sd-reset";
420*4882a593Smuzhiyun				#reset-cells = <1>;
421*4882a593Smuzhiyun			};
422*4882a593Smuzhiyun		};
423*4882a593Smuzhiyun
424*4882a593Smuzhiyun		perictrl@59820000 {
425*4882a593Smuzhiyun			compatible = "socionext,uniphier-ld11-perictrl",
426*4882a593Smuzhiyun				     "simple-mfd", "syscon";
427*4882a593Smuzhiyun			reg = <0x59820000 0x200>;
428*4882a593Smuzhiyun
429*4882a593Smuzhiyun			peri_clk: clock {
430*4882a593Smuzhiyun				compatible = "socionext,uniphier-ld11-peri-clock";
431*4882a593Smuzhiyun				#clock-cells = <1>;
432*4882a593Smuzhiyun			};
433*4882a593Smuzhiyun
434*4882a593Smuzhiyun			peri_rst: reset {
435*4882a593Smuzhiyun				compatible = "socionext,uniphier-ld11-peri-reset";
436*4882a593Smuzhiyun				#reset-cells = <1>;
437*4882a593Smuzhiyun			};
438*4882a593Smuzhiyun		};
439*4882a593Smuzhiyun
440*4882a593Smuzhiyun		emmc: mmc@5a000000 {
441*4882a593Smuzhiyun			compatible = "socionext,uniphier-sd4hc", "cdns,sd4hc";
442*4882a593Smuzhiyun			reg = <0x5a000000 0x400>;
443*4882a593Smuzhiyun			interrupts = <0 78 4>;
444*4882a593Smuzhiyun			pinctrl-names = "default";
445*4882a593Smuzhiyun			pinctrl-0 = <&pinctrl_emmc>;
446*4882a593Smuzhiyun			clocks = <&sys_clk 4>;
447*4882a593Smuzhiyun			resets = <&sys_rst 4>;
448*4882a593Smuzhiyun			bus-width = <8>;
449*4882a593Smuzhiyun			mmc-ddr-1_8v;
450*4882a593Smuzhiyun			mmc-hs200-1_8v;
451*4882a593Smuzhiyun			mmc-pwrseq = <&emmc_pwrseq>;
452*4882a593Smuzhiyun			cdns,phy-input-delay-legacy = <9>;
453*4882a593Smuzhiyun			cdns,phy-input-delay-mmc-highspeed = <2>;
454*4882a593Smuzhiyun			cdns,phy-input-delay-mmc-ddr = <3>;
455*4882a593Smuzhiyun			cdns,phy-dll-delay-sdclk = <21>;
456*4882a593Smuzhiyun			cdns,phy-dll-delay-sdclk-hsmmc = <21>;
457*4882a593Smuzhiyun		};
458*4882a593Smuzhiyun
459*4882a593Smuzhiyun		usb0: usb@5a800100 {
460*4882a593Smuzhiyun			compatible = "socionext,uniphier-ehci", "generic-ehci";
461*4882a593Smuzhiyun			status = "disabled";
462*4882a593Smuzhiyun			reg = <0x5a800100 0x100>;
463*4882a593Smuzhiyun			interrupts = <0 243 4>;
464*4882a593Smuzhiyun			pinctrl-names = "default";
465*4882a593Smuzhiyun			pinctrl-0 = <&pinctrl_usb0>;
466*4882a593Smuzhiyun			clocks = <&sys_clk 8>, <&mio_clk 7>, <&mio_clk 8>,
467*4882a593Smuzhiyun				 <&mio_clk 12>;
468*4882a593Smuzhiyun			resets = <&sys_rst 8>, <&mio_rst 7>, <&mio_rst 8>,
469*4882a593Smuzhiyun				 <&mio_rst 12>;
470*4882a593Smuzhiyun			phy-names = "usb";
471*4882a593Smuzhiyun			phys = <&usb_phy0>;
472*4882a593Smuzhiyun			has-transaction-translator;
473*4882a593Smuzhiyun		};
474*4882a593Smuzhiyun
475*4882a593Smuzhiyun		usb1: usb@5a810100 {
476*4882a593Smuzhiyun			compatible = "socionext,uniphier-ehci", "generic-ehci";
477*4882a593Smuzhiyun			status = "disabled";
478*4882a593Smuzhiyun			reg = <0x5a810100 0x100>;
479*4882a593Smuzhiyun			interrupts = <0 244 4>;
480*4882a593Smuzhiyun			pinctrl-names = "default";
481*4882a593Smuzhiyun			pinctrl-0 = <&pinctrl_usb1>;
482*4882a593Smuzhiyun			clocks = <&sys_clk 8>, <&mio_clk 7>, <&mio_clk 9>,
483*4882a593Smuzhiyun				 <&mio_clk 13>;
484*4882a593Smuzhiyun			resets = <&sys_rst 8>, <&mio_rst 7>, <&mio_rst 9>,
485*4882a593Smuzhiyun				 <&mio_rst 13>;
486*4882a593Smuzhiyun			phy-names = "usb";
487*4882a593Smuzhiyun			phys = <&usb_phy1>;
488*4882a593Smuzhiyun			has-transaction-translator;
489*4882a593Smuzhiyun		};
490*4882a593Smuzhiyun
491*4882a593Smuzhiyun		usb2: usb@5a820100 {
492*4882a593Smuzhiyun			compatible = "socionext,uniphier-ehci", "generic-ehci";
493*4882a593Smuzhiyun			status = "disabled";
494*4882a593Smuzhiyun			reg = <0x5a820100 0x100>;
495*4882a593Smuzhiyun			interrupts = <0 245 4>;
496*4882a593Smuzhiyun			pinctrl-names = "default";
497*4882a593Smuzhiyun			pinctrl-0 = <&pinctrl_usb2>;
498*4882a593Smuzhiyun			clocks = <&sys_clk 8>, <&mio_clk 7>, <&mio_clk 10>,
499*4882a593Smuzhiyun				 <&mio_clk 14>;
500*4882a593Smuzhiyun			resets = <&sys_rst 8>, <&mio_rst 7>, <&mio_rst 10>,
501*4882a593Smuzhiyun				 <&mio_rst 14>;
502*4882a593Smuzhiyun			phy-names = "usb";
503*4882a593Smuzhiyun			phys = <&usb_phy2>;
504*4882a593Smuzhiyun			has-transaction-translator;
505*4882a593Smuzhiyun		};
506*4882a593Smuzhiyun
507*4882a593Smuzhiyun		mioctrl@5b3e0000 {
508*4882a593Smuzhiyun			compatible = "socionext,uniphier-ld11-mioctrl",
509*4882a593Smuzhiyun				     "simple-mfd", "syscon";
510*4882a593Smuzhiyun			reg = <0x5b3e0000 0x800>;
511*4882a593Smuzhiyun
512*4882a593Smuzhiyun			mio_clk: clock {
513*4882a593Smuzhiyun				compatible = "socionext,uniphier-ld11-mio-clock";
514*4882a593Smuzhiyun				#clock-cells = <1>;
515*4882a593Smuzhiyun			};
516*4882a593Smuzhiyun
517*4882a593Smuzhiyun			mio_rst: reset {
518*4882a593Smuzhiyun				compatible = "socionext,uniphier-ld11-mio-reset";
519*4882a593Smuzhiyun				#reset-cells = <1>;
520*4882a593Smuzhiyun				resets = <&sys_rst 7>;
521*4882a593Smuzhiyun			};
522*4882a593Smuzhiyun		};
523*4882a593Smuzhiyun
524*4882a593Smuzhiyun		soc_glue: soc-glue@5f800000 {
525*4882a593Smuzhiyun			compatible = "socionext,uniphier-ld11-soc-glue",
526*4882a593Smuzhiyun				     "simple-mfd", "syscon";
527*4882a593Smuzhiyun			reg = <0x5f800000 0x2000>;
528*4882a593Smuzhiyun
529*4882a593Smuzhiyun			pinctrl: pinctrl {
530*4882a593Smuzhiyun				compatible = "socionext,uniphier-ld11-pinctrl";
531*4882a593Smuzhiyun			};
532*4882a593Smuzhiyun
533*4882a593Smuzhiyun			usb-phy {
534*4882a593Smuzhiyun				compatible = "socionext,uniphier-ld11-usb2-phy";
535*4882a593Smuzhiyun				#address-cells = <1>;
536*4882a593Smuzhiyun				#size-cells = <0>;
537*4882a593Smuzhiyun
538*4882a593Smuzhiyun				usb_phy0: phy@0 {
539*4882a593Smuzhiyun					reg = <0>;
540*4882a593Smuzhiyun					#phy-cells = <0>;
541*4882a593Smuzhiyun				};
542*4882a593Smuzhiyun
543*4882a593Smuzhiyun				usb_phy1: phy@1 {
544*4882a593Smuzhiyun					reg = <1>;
545*4882a593Smuzhiyun					#phy-cells = <0>;
546*4882a593Smuzhiyun				};
547*4882a593Smuzhiyun
548*4882a593Smuzhiyun				usb_phy2: phy@2 {
549*4882a593Smuzhiyun					reg = <2>;
550*4882a593Smuzhiyun					#phy-cells = <0>;
551*4882a593Smuzhiyun				};
552*4882a593Smuzhiyun			};
553*4882a593Smuzhiyun		};
554*4882a593Smuzhiyun
555*4882a593Smuzhiyun		soc-glue@5f900000 {
556*4882a593Smuzhiyun			compatible = "socionext,uniphier-ld11-soc-glue-debug",
557*4882a593Smuzhiyun				     "simple-mfd";
558*4882a593Smuzhiyun			#address-cells = <1>;
559*4882a593Smuzhiyun			#size-cells = <1>;
560*4882a593Smuzhiyun			ranges = <0 0x5f900000 0x2000>;
561*4882a593Smuzhiyun
562*4882a593Smuzhiyun			efuse@100 {
563*4882a593Smuzhiyun				compatible = "socionext,uniphier-efuse";
564*4882a593Smuzhiyun				reg = <0x100 0x28>;
565*4882a593Smuzhiyun			};
566*4882a593Smuzhiyun
567*4882a593Smuzhiyun			efuse@200 {
568*4882a593Smuzhiyun				compatible = "socionext,uniphier-efuse";
569*4882a593Smuzhiyun				reg = <0x200 0x68>;
570*4882a593Smuzhiyun			};
571*4882a593Smuzhiyun		};
572*4882a593Smuzhiyun
573*4882a593Smuzhiyun		xdmac: dma-controller@5fc10000 {
574*4882a593Smuzhiyun			compatible = "socionext,uniphier-xdmac";
575*4882a593Smuzhiyun			reg = <0x5fc10000 0x5300>;
576*4882a593Smuzhiyun			interrupts = <0 188 4>;
577*4882a593Smuzhiyun			dma-channels = <16>;
578*4882a593Smuzhiyun			#dma-cells = <2>;
579*4882a593Smuzhiyun		};
580*4882a593Smuzhiyun
581*4882a593Smuzhiyun		aidet: interrupt-controller@5fc20000 {
582*4882a593Smuzhiyun			compatible = "socionext,uniphier-ld11-aidet";
583*4882a593Smuzhiyun			reg = <0x5fc20000 0x200>;
584*4882a593Smuzhiyun			interrupt-controller;
585*4882a593Smuzhiyun			#interrupt-cells = <2>;
586*4882a593Smuzhiyun		};
587*4882a593Smuzhiyun
588*4882a593Smuzhiyun		gic: interrupt-controller@5fe00000 {
589*4882a593Smuzhiyun			compatible = "arm,gic-v3";
590*4882a593Smuzhiyun			reg = <0x5fe00000 0x10000>,	/* GICD */
591*4882a593Smuzhiyun			      <0x5fe40000 0x80000>;	/* GICR */
592*4882a593Smuzhiyun			interrupt-controller;
593*4882a593Smuzhiyun			#interrupt-cells = <3>;
594*4882a593Smuzhiyun			interrupts = <1 9 4>;
595*4882a593Smuzhiyun		};
596*4882a593Smuzhiyun
597*4882a593Smuzhiyun		sysctrl@61840000 {
598*4882a593Smuzhiyun			compatible = "socionext,uniphier-ld11-sysctrl",
599*4882a593Smuzhiyun				     "simple-mfd", "syscon";
600*4882a593Smuzhiyun			reg = <0x61840000 0x10000>;
601*4882a593Smuzhiyun
602*4882a593Smuzhiyun			sys_clk: clock {
603*4882a593Smuzhiyun				compatible = "socionext,uniphier-ld11-clock";
604*4882a593Smuzhiyun				#clock-cells = <1>;
605*4882a593Smuzhiyun			};
606*4882a593Smuzhiyun
607*4882a593Smuzhiyun			sys_rst: reset {
608*4882a593Smuzhiyun				compatible = "socionext,uniphier-ld11-reset";
609*4882a593Smuzhiyun				#reset-cells = <1>;
610*4882a593Smuzhiyun			};
611*4882a593Smuzhiyun
612*4882a593Smuzhiyun			watchdog {
613*4882a593Smuzhiyun				compatible = "socionext,uniphier-wdt";
614*4882a593Smuzhiyun			};
615*4882a593Smuzhiyun		};
616*4882a593Smuzhiyun
617*4882a593Smuzhiyun		eth: ethernet@65000000 {
618*4882a593Smuzhiyun			compatible = "socionext,uniphier-ld11-ave4";
619*4882a593Smuzhiyun			status = "disabled";
620*4882a593Smuzhiyun			reg = <0x65000000 0x8500>;
621*4882a593Smuzhiyun			interrupts = <0 66 4>;
622*4882a593Smuzhiyun			clock-names = "ether";
623*4882a593Smuzhiyun			clocks = <&sys_clk 6>;
624*4882a593Smuzhiyun			reset-names = "ether";
625*4882a593Smuzhiyun			resets = <&sys_rst 6>;
626*4882a593Smuzhiyun			phy-mode = "internal";
627*4882a593Smuzhiyun			local-mac-address = [00 00 00 00 00 00];
628*4882a593Smuzhiyun			socionext,syscon-phy-mode = <&soc_glue 0>;
629*4882a593Smuzhiyun
630*4882a593Smuzhiyun			mdio: mdio {
631*4882a593Smuzhiyun				#address-cells = <1>;
632*4882a593Smuzhiyun				#size-cells = <0>;
633*4882a593Smuzhiyun			};
634*4882a593Smuzhiyun		};
635*4882a593Smuzhiyun
636*4882a593Smuzhiyun		nand: nand-controller@68000000 {
637*4882a593Smuzhiyun			compatible = "socionext,uniphier-denali-nand-v5b";
638*4882a593Smuzhiyun			status = "disabled";
639*4882a593Smuzhiyun			reg-names = "nand_data", "denali_reg";
640*4882a593Smuzhiyun			reg = <0x68000000 0x20>, <0x68100000 0x1000>;
641*4882a593Smuzhiyun			#address-cells = <1>;
642*4882a593Smuzhiyun			#size-cells = <0>;
643*4882a593Smuzhiyun			interrupts = <0 65 4>;
644*4882a593Smuzhiyun			pinctrl-names = "default";
645*4882a593Smuzhiyun			pinctrl-0 = <&pinctrl_nand>;
646*4882a593Smuzhiyun			clock-names = "nand", "nand_x", "ecc";
647*4882a593Smuzhiyun			clocks = <&sys_clk 2>, <&sys_clk 3>, <&sys_clk 3>;
648*4882a593Smuzhiyun			reset-names = "nand", "reg";
649*4882a593Smuzhiyun			resets = <&sys_rst 2>, <&sys_rst 2>;
650*4882a593Smuzhiyun		};
651*4882a593Smuzhiyun	};
652*4882a593Smuzhiyun};
653*4882a593Smuzhiyun
654*4882a593Smuzhiyun#include "uniphier-pinctrl.dtsi"
655*4882a593Smuzhiyun
656*4882a593Smuzhiyun&pinctrl_aoutiec1 {
657*4882a593Smuzhiyun	drive-strength = <4>;	/* default: 4mA */
658*4882a593Smuzhiyun
659*4882a593Smuzhiyun	ao1arc {
660*4882a593Smuzhiyun		pins = "AO1ARC";
661*4882a593Smuzhiyun		drive-strength = <8>;	/* 8mA */
662*4882a593Smuzhiyun	};
663*4882a593Smuzhiyun};
664