xref: /OK3568_Linux_fs/kernel/arch/arm64/boot/dts/rockchip/rk3568-dram-default-timing.dtsi (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun// SPDX-License-Identifier: (GPL-2.0+ OR MIT)
2*4882a593Smuzhiyun/*
3*4882a593Smuzhiyun * Copyright (c) 2020 Fuzhou Rockchip Electronics Co., Ltd
4*4882a593Smuzhiyun */
5*4882a593Smuzhiyun
6*4882a593Smuzhiyun#include <dt-bindings/clock/rockchip-ddr.h>
7*4882a593Smuzhiyun#include <dt-bindings/memory/rk3568-dram.h>
8*4882a593Smuzhiyun
9*4882a593Smuzhiyun/ {
10*4882a593Smuzhiyun	ddr3_params: ddr3-params {
11*4882a593Smuzhiyun		/* version information */
12*4882a593Smuzhiyun		version = <0x100>;
13*4882a593Smuzhiyun		expanded_version = <IGNORE_THIS>;
14*4882a593Smuzhiyun		reserved = <IGNORE_THIS>;
15*4882a593Smuzhiyun		/* freq info, freq_0 is final frequency, unit: MHz */
16*4882a593Smuzhiyun		freq_0 = <1056>;
17*4882a593Smuzhiyun		freq_1 = <324>;
18*4882a593Smuzhiyun		freq_2 = <528>;
19*4882a593Smuzhiyun		freq_3 = <780>;
20*4882a593Smuzhiyun		freq_4 = <IGNORE_THIS>;
21*4882a593Smuzhiyun		freq_5 = <IGNORE_THIS>;
22*4882a593Smuzhiyun		/* power save setting */
23*4882a593Smuzhiyun		pd_idle = <13>;
24*4882a593Smuzhiyun		sr_idle = <93>;
25*4882a593Smuzhiyun		sr_mc_gate_idle = <0>;
26*4882a593Smuzhiyun		srpd_lite_idle = <0>;
27*4882a593Smuzhiyun		standby_idle = <0>;
28*4882a593Smuzhiyun		pd_dis_freq = <1066>;
29*4882a593Smuzhiyun		sr_dis_freq = <800>;
30*4882a593Smuzhiyun		dram_dll_dis_freq = <300>;
31*4882a593Smuzhiyun		phy_dll_dis_freq = <IGNORE_THIS>;
32*4882a593Smuzhiyun		/* drv when odt on */
33*4882a593Smuzhiyun		phy_dq_drv_odten = <33>;
34*4882a593Smuzhiyun		phy_ca_drv_odten = <33>;
35*4882a593Smuzhiyun		phy_clk_drv_odten = <33>;
36*4882a593Smuzhiyun		dram_dq_drv_odten = <34>;
37*4882a593Smuzhiyun		/* drv when odt off */
38*4882a593Smuzhiyun		phy_dq_drv_odtoff = <33>;
39*4882a593Smuzhiyun		phy_ca_drv_odtoff = <33>;
40*4882a593Smuzhiyun		phy_clk_drv_odtoff = <33>;
41*4882a593Smuzhiyun		dram_dq_drv_odtoff = <34>;
42*4882a593Smuzhiyun		/* odt info */
43*4882a593Smuzhiyun		dram_odt = <120>;
44*4882a593Smuzhiyun		phy_odt = <167>;
45*4882a593Smuzhiyun		phy_odt_puup_en = <1>;
46*4882a593Smuzhiyun		phy_odt_pudn_en = <1>;
47*4882a593Smuzhiyun		/* odt enable freq */
48*4882a593Smuzhiyun		dram_dq_odt_en_freq = <333>;
49*4882a593Smuzhiyun		phy_odt_en_freq = <333>;
50*4882a593Smuzhiyun		/* slew rate when odt enable */
51*4882a593Smuzhiyun		phy_dq_sr_odten = <0xf>;
52*4882a593Smuzhiyun		phy_ca_sr_odten = <0x3>;
53*4882a593Smuzhiyun		phy_clk_sr_odten = <0x0>;
54*4882a593Smuzhiyun		/* slew rate when odt disable */
55*4882a593Smuzhiyun		phy_dq_sr_odtoff = <0xf>;
56*4882a593Smuzhiyun		phy_ca_sr_odtoff = <0x3>;
57*4882a593Smuzhiyun		phy_clk_sr_odtoff = <0x0>;
58*4882a593Smuzhiyun		/* ssmod setting*/
59*4882a593Smuzhiyun		ssmod_downspread = <0>;
60*4882a593Smuzhiyun		ssmod_div = <0>;
61*4882a593Smuzhiyun		ssmod_spread = <0>;
62*4882a593Smuzhiyun		/* 2T mode */
63*4882a593Smuzhiyun		mode_2t = <IGNORE_THIS>;
64*4882a593Smuzhiyun		/* speed bin */
65*4882a593Smuzhiyun		speed_bin = <DDR3_DEFAULT>;
66*4882a593Smuzhiyun		/* dram extended temperature support */
67*4882a593Smuzhiyun		dram_ext_temp = <0>;
68*4882a593Smuzhiyun		/* byte map */
69*4882a593Smuzhiyun		byte_map = <((0x3 << 6) | (0x2 << 4) | (0x1 << 2) | (0x0 << 0))>;
70*4882a593Smuzhiyun		/* dq map */
71*4882a593Smuzhiyun		dq_map_cs0_dq_l = <0>;
72*4882a593Smuzhiyun		dq_map_cs0_dq_h = <0>;
73*4882a593Smuzhiyun		dq_map_cs1_dq_l = <0>;
74*4882a593Smuzhiyun		dq_map_cs1_dq_h = <0>;
75*4882a593Smuzhiyun	};
76*4882a593Smuzhiyun
77*4882a593Smuzhiyun	ddr4_params: ddr4-params {
78*4882a593Smuzhiyun		/* version information */
79*4882a593Smuzhiyun		version = <0x100>;
80*4882a593Smuzhiyun		expanded_version = <IGNORE_THIS>;
81*4882a593Smuzhiyun		reserved = <IGNORE_THIS>;
82*4882a593Smuzhiyun		/* freq info, freq_0 is final frequency, unit: MHz */
83*4882a593Smuzhiyun		freq_0 = <1056>;
84*4882a593Smuzhiyun		freq_1 = <324>;
85*4882a593Smuzhiyun		freq_2 = <528>;
86*4882a593Smuzhiyun		freq_3 = <780>;
87*4882a593Smuzhiyun		freq_4 = <IGNORE_THIS>;
88*4882a593Smuzhiyun		freq_5 = <IGNORE_THIS>;
89*4882a593Smuzhiyun		/* power save setting */
90*4882a593Smuzhiyun		pd_idle = <13>;
91*4882a593Smuzhiyun		sr_idle = <93>;
92*4882a593Smuzhiyun		sr_mc_gate_idle = <0>;
93*4882a593Smuzhiyun		srpd_lite_idle = <0>;
94*4882a593Smuzhiyun		standby_idle = <0>;
95*4882a593Smuzhiyun		pd_dis_freq = <1066>;
96*4882a593Smuzhiyun		sr_dis_freq = <800>;
97*4882a593Smuzhiyun		dram_dll_dis_freq = <625>;
98*4882a593Smuzhiyun		phy_dll_dis_freq = <IGNORE_THIS>;
99*4882a593Smuzhiyun		/* drv when odt on */
100*4882a593Smuzhiyun		phy_dq_drv_odten = <37>;
101*4882a593Smuzhiyun		phy_ca_drv_odten = <37>;
102*4882a593Smuzhiyun		phy_clk_drv_odten = <37>;
103*4882a593Smuzhiyun		dram_dq_drv_odten = <34>;
104*4882a593Smuzhiyun		/* drv when odt off */
105*4882a593Smuzhiyun		phy_dq_drv_odtoff = <37>;
106*4882a593Smuzhiyun		phy_ca_drv_odtoff = <37>;
107*4882a593Smuzhiyun		phy_clk_drv_odtoff = <37>;
108*4882a593Smuzhiyun		dram_dq_drv_odtoff = <34>;
109*4882a593Smuzhiyun		/* odt info */
110*4882a593Smuzhiyun		dram_odt = <120>;
111*4882a593Smuzhiyun		phy_odt = <139>;
112*4882a593Smuzhiyun		phy_odt_puup_en = <1>;
113*4882a593Smuzhiyun		phy_odt_pudn_en = <1>;
114*4882a593Smuzhiyun		/* odt enable freq */
115*4882a593Smuzhiyun		dram_dq_odt_en_freq = <500>;
116*4882a593Smuzhiyun		phy_odt_en_freq = <500>;
117*4882a593Smuzhiyun		/* slew rate when odt enable */
118*4882a593Smuzhiyun		phy_dq_sr_odten = <0xe>;
119*4882a593Smuzhiyun		phy_ca_sr_odten = <0x1>;
120*4882a593Smuzhiyun		phy_clk_sr_odten = <0x1>;
121*4882a593Smuzhiyun		/* slew rate when odt disable */
122*4882a593Smuzhiyun		phy_dq_sr_odtoff = <0xe>;
123*4882a593Smuzhiyun		phy_ca_sr_odtoff = <0x1>;
124*4882a593Smuzhiyun		phy_clk_sr_odtoff = <0x1>;
125*4882a593Smuzhiyun		/* ssmod setting*/
126*4882a593Smuzhiyun		ssmod_downspread = <0>;
127*4882a593Smuzhiyun		ssmod_div = <0>;
128*4882a593Smuzhiyun		ssmod_spread = <0>;
129*4882a593Smuzhiyun		/* 2T mode */
130*4882a593Smuzhiyun		mode_2t = <IGNORE_THIS>;
131*4882a593Smuzhiyun		/* speed bin */
132*4882a593Smuzhiyun		speed_bin = <DDR4_DEFAULT>;
133*4882a593Smuzhiyun		/* dram extended temperature support */
134*4882a593Smuzhiyun		dram_ext_temp = <0>;
135*4882a593Smuzhiyun		/* byte map */
136*4882a593Smuzhiyun		byte_map = <((0x3 << 6) | (0x2 << 4) | (0x1 << 2) | (0x0 << 0))>;
137*4882a593Smuzhiyun		/* dq map */
138*4882a593Smuzhiyun		dq_map_cs0_dq_l = <(((0 << 0 | 2 << 2 | 0 << 4 | 2 << 6) << 0) | \
139*4882a593Smuzhiyun				    ((3 << 0 | 1 << 2 | 3 << 4 | 1 << 6) << 8) | \
140*4882a593Smuzhiyun				    ((3 << 0 | 1 << 2 | 3 << 4 | 1 << 6) << 16) | \
141*4882a593Smuzhiyun				    ((2 << 0 | 0 << 2 | 2 << 4 | 0 << 6) << 24))>;
142*4882a593Smuzhiyun		dq_map_cs0_dq_h = <(((3 << 0 | 1 << 2 | 3 << 4 | 1 << 6) << 0) | \
143*4882a593Smuzhiyun				    ((0 << 0 | 2 << 2 | 0 << 4 | 2 << 6) << 8) | \
144*4882a593Smuzhiyun				    ((0 << 0 | 2 << 2 | 0 << 4 | 2 << 6) << 16) | \
145*4882a593Smuzhiyun				    ((3 << 0 | 1 << 2 | 1 << 4 | 3 << 6) << 24))>;
146*4882a593Smuzhiyun		dq_map_cs1_dq_l = <(((0 << 0 | 2 << 2 | 0 << 4 | 2 << 6) << 0) | \
147*4882a593Smuzhiyun				    ((3 << 0 | 1 << 2 | 3 << 4 | 1 << 6) << 8) | \
148*4882a593Smuzhiyun				    ((3 << 0 | 1 << 2 | 3 << 4 | 1 << 6) << 16) | \
149*4882a593Smuzhiyun				    ((2 << 0 | 0 << 2 | 2 << 4 | 0 << 6) << 24))>;
150*4882a593Smuzhiyun		dq_map_cs1_dq_h = <(((3 << 0 | 1 << 2 | 3 << 4 | 1 << 6) << 0) | \
151*4882a593Smuzhiyun				    ((0 << 0 | 2 << 2 | 0 << 4 | 2 << 6) << 8) | \
152*4882a593Smuzhiyun				    ((0 << 0 | 2 << 2 | 0 << 4 | 2 << 6) << 16) | \
153*4882a593Smuzhiyun				    ((3 << 0 | 1 << 2 | 1 << 4 | 3 << 6) << 24))>;
154*4882a593Smuzhiyun	};
155*4882a593Smuzhiyun
156*4882a593Smuzhiyun	lpddr3_params: lpddr3-params {
157*4882a593Smuzhiyun		/* version information */
158*4882a593Smuzhiyun		version = <0x100>;
159*4882a593Smuzhiyun		expanded_version = <IGNORE_THIS>;
160*4882a593Smuzhiyun		reserved = <IGNORE_THIS>;
161*4882a593Smuzhiyun		/* freq info, freq_0 is final frequency, unit: MHz */
162*4882a593Smuzhiyun		freq_0 = <1056>;
163*4882a593Smuzhiyun		freq_1 = <324>;
164*4882a593Smuzhiyun		freq_2 = <528>;
165*4882a593Smuzhiyun		freq_3 = <780>;
166*4882a593Smuzhiyun		freq_4 = <IGNORE_THIS>;
167*4882a593Smuzhiyun		freq_5 = <IGNORE_THIS>;
168*4882a593Smuzhiyun		/* power save setting */
169*4882a593Smuzhiyun		pd_idle = <13>;
170*4882a593Smuzhiyun		sr_idle = <93>;
171*4882a593Smuzhiyun		sr_mc_gate_idle = <0>;
172*4882a593Smuzhiyun		srpd_lite_idle = <0>;
173*4882a593Smuzhiyun		standby_idle = <0>;
174*4882a593Smuzhiyun		pd_dis_freq = <1066>;
175*4882a593Smuzhiyun		sr_dis_freq = <800>;
176*4882a593Smuzhiyun		dram_dll_dis_freq = <IGNORE_THIS>;
177*4882a593Smuzhiyun		phy_dll_dis_freq = <IGNORE_THIS>;
178*4882a593Smuzhiyun		/* drv when odt on */
179*4882a593Smuzhiyun		phy_dq_drv_odten = <37>;
180*4882a593Smuzhiyun		phy_ca_drv_odten = <37>;
181*4882a593Smuzhiyun		phy_clk_drv_odten = <39>;
182*4882a593Smuzhiyun		dram_dq_drv_odten = <34>;
183*4882a593Smuzhiyun		/* drv when odt off */
184*4882a593Smuzhiyun		phy_dq_drv_odtoff = <37>;
185*4882a593Smuzhiyun		phy_ca_drv_odtoff = <37>;
186*4882a593Smuzhiyun		phy_clk_drv_odtoff = <39>;
187*4882a593Smuzhiyun		dram_dq_drv_odtoff = <34>;
188*4882a593Smuzhiyun		/* odt info */
189*4882a593Smuzhiyun		dram_odt = <120>;
190*4882a593Smuzhiyun		phy_odt = <148>;
191*4882a593Smuzhiyun		phy_odt_puup_en = <1>;
192*4882a593Smuzhiyun		phy_odt_pudn_en = <1>;
193*4882a593Smuzhiyun		/* odt enable freq */
194*4882a593Smuzhiyun		dram_dq_odt_en_freq = <333>;
195*4882a593Smuzhiyun		phy_odt_en_freq = <333>;
196*4882a593Smuzhiyun		/* slew rate when odt enable */
197*4882a593Smuzhiyun		phy_dq_sr_odten = <0xf>;
198*4882a593Smuzhiyun		phy_ca_sr_odten = <0x1>;
199*4882a593Smuzhiyun		phy_clk_sr_odten = <0xf>;
200*4882a593Smuzhiyun		/* slew rate when odt disable */
201*4882a593Smuzhiyun		phy_dq_sr_odtoff = <0xf>;
202*4882a593Smuzhiyun		phy_ca_sr_odtoff = <0x1>;
203*4882a593Smuzhiyun		phy_clk_sr_odtoff = <0xf>;
204*4882a593Smuzhiyun		/* ssmod setting*/
205*4882a593Smuzhiyun		ssmod_downspread = <0>;
206*4882a593Smuzhiyun		ssmod_div = <0>;
207*4882a593Smuzhiyun		ssmod_spread = <0>;
208*4882a593Smuzhiyun		/* 2T mode */
209*4882a593Smuzhiyun		mode_2t = <IGNORE_THIS>;
210*4882a593Smuzhiyun		/* speed bin */
211*4882a593Smuzhiyun		speed_bin = <IGNORE_THIS>;
212*4882a593Smuzhiyun		/* dram extended temperature support */
213*4882a593Smuzhiyun		dram_ext_temp = <0>;
214*4882a593Smuzhiyun		/* byte map */
215*4882a593Smuzhiyun		byte_map = <((0x2 << 6) | (0x0 << 4) | (0x3 << 2) | (0x1 << 0))>;
216*4882a593Smuzhiyun		/* dq map */
217*4882a593Smuzhiyun		dq_map_cs0_dq_l = <0>;
218*4882a593Smuzhiyun		dq_map_cs0_dq_h = <0>;
219*4882a593Smuzhiyun		dq_map_cs1_dq_l = <0>;
220*4882a593Smuzhiyun		dq_map_cs1_dq_h = <0>;
221*4882a593Smuzhiyun	};
222*4882a593Smuzhiyun
223*4882a593Smuzhiyun	lpddr4_params: lpddr4-params {
224*4882a593Smuzhiyun		/* version information */
225*4882a593Smuzhiyun		version = <0x100>;
226*4882a593Smuzhiyun		expanded_version = <IGNORE_THIS>;
227*4882a593Smuzhiyun		reserved = <IGNORE_THIS>;
228*4882a593Smuzhiyun		/* freq info, freq_0 is final frequency, unit: MHz */
229*4882a593Smuzhiyun		freq_0 = <1560>;
230*4882a593Smuzhiyun		freq_1 = <324>;
231*4882a593Smuzhiyun		freq_2 = <528>;
232*4882a593Smuzhiyun		freq_3 = <780>;
233*4882a593Smuzhiyun		freq_4 = <IGNORE_THIS>;
234*4882a593Smuzhiyun		freq_5 = <IGNORE_THIS>;
235*4882a593Smuzhiyun		/* power save setting */
236*4882a593Smuzhiyun		pd_idle = <13>;
237*4882a593Smuzhiyun		sr_idle = <93>;
238*4882a593Smuzhiyun		sr_mc_gate_idle = <0>;
239*4882a593Smuzhiyun		srpd_lite_idle = <0>;
240*4882a593Smuzhiyun		standby_idle = <0>;
241*4882a593Smuzhiyun		pd_dis_freq = <1066>;
242*4882a593Smuzhiyun		sr_dis_freq = <800>;
243*4882a593Smuzhiyun		dram_dll_dis_freq = <IGNORE_THIS>;
244*4882a593Smuzhiyun		phy_dll_dis_freq = <IGNORE_THIS>;
245*4882a593Smuzhiyun		/* drv when odt on */
246*4882a593Smuzhiyun		phy_dq_drv_odten = <30>;
247*4882a593Smuzhiyun		phy_ca_drv_odten = <38>;
248*4882a593Smuzhiyun		phy_clk_drv_odten = <38>;
249*4882a593Smuzhiyun		dram_dq_drv_odten = <40>;
250*4882a593Smuzhiyun		/* drv when odt off */
251*4882a593Smuzhiyun		phy_dq_drv_odtoff = <30>;
252*4882a593Smuzhiyun		phy_ca_drv_odtoff = <38>;
253*4882a593Smuzhiyun		phy_clk_drv_odtoff = <38>;
254*4882a593Smuzhiyun		dram_dq_drv_odtoff = <40>;
255*4882a593Smuzhiyun		/* odt info */
256*4882a593Smuzhiyun		dram_odt = <80>;
257*4882a593Smuzhiyun		phy_odt = <60>;
258*4882a593Smuzhiyun		phy_odt_puup_en = <IGNORE_THIS>;
259*4882a593Smuzhiyun		phy_odt_pudn_en = <IGNORE_THIS>;
260*4882a593Smuzhiyun		/* odt enable freq */
261*4882a593Smuzhiyun		dram_dq_odt_en_freq = <800>;
262*4882a593Smuzhiyun		phy_odt_en_freq = <800>;
263*4882a593Smuzhiyun		/* slew rate when odt enable */
264*4882a593Smuzhiyun		phy_dq_sr_odten = <0x0>;
265*4882a593Smuzhiyun		phy_ca_sr_odten = <0xf>;
266*4882a593Smuzhiyun		phy_clk_sr_odten = <0xf>;
267*4882a593Smuzhiyun		/* slew rate when odt disable */
268*4882a593Smuzhiyun		phy_dq_sr_odtoff = <0x0>;
269*4882a593Smuzhiyun		phy_ca_sr_odtoff = <0xf>;
270*4882a593Smuzhiyun		phy_clk_sr_odtoff = <0xf>;
271*4882a593Smuzhiyun		/* ssmod setting*/
272*4882a593Smuzhiyun		ssmod_downspread = <0>;
273*4882a593Smuzhiyun		ssmod_div = <0>;
274*4882a593Smuzhiyun		ssmod_spread = <0>;
275*4882a593Smuzhiyun		/* 2T mode */
276*4882a593Smuzhiyun		mode_2t = <IGNORE_THIS>;
277*4882a593Smuzhiyun		/* speed bin */
278*4882a593Smuzhiyun		speed_bin = <IGNORE_THIS>;
279*4882a593Smuzhiyun		/* dram extended temperature support */
280*4882a593Smuzhiyun		dram_ext_temp = <0>;
281*4882a593Smuzhiyun		/* byte map */
282*4882a593Smuzhiyun		byte_map = <((0x3 << 6) | (0x2 << 4) | (0x1 << 2) | (0x0 << 0))>;
283*4882a593Smuzhiyun		/* dq map */
284*4882a593Smuzhiyun		dq_map_cs0_dq_l = <0>;
285*4882a593Smuzhiyun		dq_map_cs0_dq_h = <0>;
286*4882a593Smuzhiyun		dq_map_cs1_dq_l = <0>;
287*4882a593Smuzhiyun		dq_map_cs1_dq_h = <0>;
288*4882a593Smuzhiyun		/* lp4 odt info */
289*4882a593Smuzhiyun		lp4_ca_odt = <120>;
290*4882a593Smuzhiyun		lp4_drv_pu_cal_odten = <LP4_VDDQ_3>;
291*4882a593Smuzhiyun		lp4_drv_pu_cal_odtoff = <LP4_VDDQ_3>;
292*4882a593Smuzhiyun		phy_lp4_drv_pulldown_en_odten = <0>;
293*4882a593Smuzhiyun		phy_lp4_drv_pulldown_en_odtoff = <0>;
294*4882a593Smuzhiyun		/* lp4 odt enable freq */
295*4882a593Smuzhiyun		lp4_ca_odt_en_freq = <800>;
296*4882a593Smuzhiyun		/* lp4 cs drv info and ca odt info */
297*4882a593Smuzhiyun		phy_lp4_cs_drv_odten = <0>;
298*4882a593Smuzhiyun		phy_lp4_cs_drv_odtoff = <0>;
299*4882a593Smuzhiyun		lp4_odte_ck_en = <1>;
300*4882a593Smuzhiyun		lp4_odte_cs_en = <1>;
301*4882a593Smuzhiyun		lp4_odtd_ca_en = <0>;
302*4882a593Smuzhiyun		/* lp4 vref info when odt enable */
303*4882a593Smuzhiyun		phy_lp4_dq_vref_odten = <166>;
304*4882a593Smuzhiyun		lp4_dq_vref_odten = <300>;
305*4882a593Smuzhiyun		lp4_ca_vref_odten = <380>;
306*4882a593Smuzhiyun		/* lp4 vref info when odt disable */
307*4882a593Smuzhiyun		phy_lp4_dq_vref_odtoff = <420>;
308*4882a593Smuzhiyun		lp4_dq_vref_odtoff = <420>;
309*4882a593Smuzhiyun		lp4_ca_vref_odtoff = <420>;
310*4882a593Smuzhiyun	};
311*4882a593Smuzhiyun
312*4882a593Smuzhiyun	lpddr4x_params: lpddr4x-params {
313*4882a593Smuzhiyun		/* version information */
314*4882a593Smuzhiyun		version = <0x100>;
315*4882a593Smuzhiyun		expanded_version = <IGNORE_THIS>;
316*4882a593Smuzhiyun		reserved = <IGNORE_THIS>;
317*4882a593Smuzhiyun		/* freq info, freq_0 is final frequency, unit: MHz */
318*4882a593Smuzhiyun		freq_0 = <1560>;
319*4882a593Smuzhiyun		freq_1 = <324>;
320*4882a593Smuzhiyun		freq_2 = <528>;
321*4882a593Smuzhiyun		freq_3 = <780>;
322*4882a593Smuzhiyun		freq_4 = <IGNORE_THIS>;
323*4882a593Smuzhiyun		freq_5 = <IGNORE_THIS>;
324*4882a593Smuzhiyun		/* power save setting */
325*4882a593Smuzhiyun		pd_idle = <13>;
326*4882a593Smuzhiyun		sr_idle = <93>;
327*4882a593Smuzhiyun		sr_mc_gate_idle = <0>;
328*4882a593Smuzhiyun		srpd_lite_idle = <0>;
329*4882a593Smuzhiyun		standby_idle = <0>;
330*4882a593Smuzhiyun		pd_dis_freq = <1066>;
331*4882a593Smuzhiyun		sr_dis_freq = <800>;
332*4882a593Smuzhiyun		dram_dll_dis_freq = <IGNORE_THIS>;
333*4882a593Smuzhiyun		phy_dll_dis_freq = <IGNORE_THIS>;
334*4882a593Smuzhiyun		/* drv when odt on */
335*4882a593Smuzhiyun		phy_dq_drv_odten = <29>;
336*4882a593Smuzhiyun		phy_ca_drv_odten = <36>;
337*4882a593Smuzhiyun		phy_clk_drv_odten = <36>;
338*4882a593Smuzhiyun		dram_dq_drv_odten = <40>;
339*4882a593Smuzhiyun		/* drv when odt off */
340*4882a593Smuzhiyun		phy_dq_drv_odtoff = <29>;
341*4882a593Smuzhiyun		phy_ca_drv_odtoff = <36>;
342*4882a593Smuzhiyun		phy_clk_drv_odtoff = <36>;
343*4882a593Smuzhiyun		dram_dq_drv_odtoff = <40>;
344*4882a593Smuzhiyun		/* odt info */
345*4882a593Smuzhiyun		dram_odt = <80>;
346*4882a593Smuzhiyun		phy_odt = <60>;
347*4882a593Smuzhiyun		phy_odt_puup_en = <IGNORE_THIS>;
348*4882a593Smuzhiyun		phy_odt_pudn_en = <IGNORE_THIS>;
349*4882a593Smuzhiyun		/* odt enable freq */
350*4882a593Smuzhiyun		dram_dq_odt_en_freq = <800>;
351*4882a593Smuzhiyun		phy_odt_en_freq = <800>;
352*4882a593Smuzhiyun		/* slew rate when odt enable */
353*4882a593Smuzhiyun		phy_dq_sr_odten = <0x0>;
354*4882a593Smuzhiyun		phy_ca_sr_odten = <0x0>;
355*4882a593Smuzhiyun		phy_clk_sr_odten = <0x0>;
356*4882a593Smuzhiyun		/* slew rate when odt disable */
357*4882a593Smuzhiyun		phy_dq_sr_odtoff = <0x0>;
358*4882a593Smuzhiyun		phy_ca_sr_odtoff = <0x0>;
359*4882a593Smuzhiyun		phy_clk_sr_odtoff = <0x0>;
360*4882a593Smuzhiyun		/* ssmod setting*/
361*4882a593Smuzhiyun		ssmod_downspread = <0>;
362*4882a593Smuzhiyun		ssmod_div = <0>;
363*4882a593Smuzhiyun		ssmod_spread = <0>;
364*4882a593Smuzhiyun		/* 2T mode */
365*4882a593Smuzhiyun		mode_2t = <IGNORE_THIS>;
366*4882a593Smuzhiyun		/* speed bin */
367*4882a593Smuzhiyun		speed_bin = <IGNORE_THIS>;
368*4882a593Smuzhiyun		/* dram extended temperature support */
369*4882a593Smuzhiyun		dram_ext_temp = <0>;
370*4882a593Smuzhiyun		/* byte map */
371*4882a593Smuzhiyun		byte_map = <((0x3 << 6) | (0x2 << 4) | (0x1 << 2) | (0x0 << 0))>;
372*4882a593Smuzhiyun		/* dq map */
373*4882a593Smuzhiyun		dq_map_cs0_dq_l = <0>;
374*4882a593Smuzhiyun		dq_map_cs0_dq_h = <0>;
375*4882a593Smuzhiyun		dq_map_cs1_dq_l = <0>;
376*4882a593Smuzhiyun		dq_map_cs1_dq_h = <0>;
377*4882a593Smuzhiyun		/* lp4 odt info */
378*4882a593Smuzhiyun		lp4_ca_odt = <120>;
379*4882a593Smuzhiyun		lp4_drv_pu_cal_odten = <LP4X_VDDQ_0_6>;
380*4882a593Smuzhiyun		lp4_drv_pu_cal_odtoff = <LP4X_VDDQ_0_6>;
381*4882a593Smuzhiyun		phy_lp4_drv_pulldown_en_odten = <0>;
382*4882a593Smuzhiyun		phy_lp4_drv_pulldown_en_odtoff = <0>;
383*4882a593Smuzhiyun		/* odt enable freq */
384*4882a593Smuzhiyun		lp4_ca_odt_en_freq = <800>;
385*4882a593Smuzhiyun		/* lp4 cs drv info and ca odt info */
386*4882a593Smuzhiyun		phy_lp4_cs_drv_odten = <0>;
387*4882a593Smuzhiyun		phy_lp4_cs_drv_odtoff = <0>;
388*4882a593Smuzhiyun		lp4_odte_ck_en = <0>;
389*4882a593Smuzhiyun		lp4_odte_cs_en = <0>;
390*4882a593Smuzhiyun		lp4_odtd_ca_en = <0>;
391*4882a593Smuzhiyun		/* lp4 vref info when odt enable */
392*4882a593Smuzhiyun		phy_lp4_dq_vref_odten = <166>;
393*4882a593Smuzhiyun		lp4_dq_vref_odten = <228>;
394*4882a593Smuzhiyun		lp4_ca_vref_odten = <343>;
395*4882a593Smuzhiyun		/* lp4 vref info when odt disable */
396*4882a593Smuzhiyun		phy_lp4_dq_vref_odtoff = <420>;
397*4882a593Smuzhiyun		lp4_dq_vref_odtoff = <420>;
398*4882a593Smuzhiyun		lp4_ca_vref_odtoff = <343>;
399*4882a593Smuzhiyun	};
400*4882a593Smuzhiyun};
401