xref: /OK3568_Linux_fs/kernel/arch/arm64/boot/dts/rockchip/rk3528.dtsi (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun// SPDX-License-Identifier: (GPL-2.0+ OR MIT)
2*4882a593Smuzhiyun/*
3*4882a593Smuzhiyun * Copyright (c) 2022 Rockchip Electronics Co., Ltd.
4*4882a593Smuzhiyun */
5*4882a593Smuzhiyun
6*4882a593Smuzhiyun#include <dt-bindings/clock/rk3528-cru.h>
7*4882a593Smuzhiyun#include <dt-bindings/gpio/gpio.h>
8*4882a593Smuzhiyun#include <dt-bindings/interrupt-controller/arm-gic.h>
9*4882a593Smuzhiyun#include <dt-bindings/interrupt-controller/irq.h>
10*4882a593Smuzhiyun#include <dt-bindings/phy/phy.h>
11*4882a593Smuzhiyun#include <dt-bindings/pinctrl/rockchip.h>
12*4882a593Smuzhiyun#include <dt-bindings/power/rk3528-power.h>
13*4882a593Smuzhiyun#include <dt-bindings/soc/rockchip,boot-mode.h>
14*4882a593Smuzhiyun#include <dt-bindings/soc/rockchip-system-status.h>
15*4882a593Smuzhiyun#include <dt-bindings/suspend/rockchip-rk3528.h>
16*4882a593Smuzhiyun#include <dt-bindings/thermal/thermal.h>
17*4882a593Smuzhiyun#include <dt-bindings/display/rockchip-tve.h>
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun/ {
20*4882a593Smuzhiyun	compatible = "rockchip,rk3528";
21*4882a593Smuzhiyun
22*4882a593Smuzhiyun	interrupt-parent = <&gic>;
23*4882a593Smuzhiyun	#address-cells = <2>;
24*4882a593Smuzhiyun	#size-cells = <2>;
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun	aliases {
27*4882a593Smuzhiyun		ethernet0 = &gmac0;
28*4882a593Smuzhiyun		ethernet1 = &gmac1;
29*4882a593Smuzhiyun		gpio0 = &gpio0;
30*4882a593Smuzhiyun		gpio1 = &gpio1;
31*4882a593Smuzhiyun		gpio2 = &gpio2;
32*4882a593Smuzhiyun		gpio3 = &gpio3;
33*4882a593Smuzhiyun		gpio4 = &gpio4;
34*4882a593Smuzhiyun		i2c0 = &i2c0;
35*4882a593Smuzhiyun		i2c1 = &i2c1;
36*4882a593Smuzhiyun		i2c2 = &i2c2;
37*4882a593Smuzhiyun		i2c3 = &i2c3;
38*4882a593Smuzhiyun		i2c4 = &i2c4;
39*4882a593Smuzhiyun		i2c5 = &i2c5;
40*4882a593Smuzhiyun		i2c6 = &i2c6;
41*4882a593Smuzhiyun		i2c7 = &i2c7;
42*4882a593Smuzhiyun		serial0 = &uart0;
43*4882a593Smuzhiyun		serial1 = &uart1;
44*4882a593Smuzhiyun		serial2 = &uart2;
45*4882a593Smuzhiyun		serial3 = &uart3;
46*4882a593Smuzhiyun		serial4 = &uart4;
47*4882a593Smuzhiyun		serial5 = &uart5;
48*4882a593Smuzhiyun		serial6 = &uart6;
49*4882a593Smuzhiyun		serial7 = &uart7;
50*4882a593Smuzhiyun		spi0 = &spi0;
51*4882a593Smuzhiyun		spi1 = &spi1;
52*4882a593Smuzhiyun		spi2 = &sfc;
53*4882a593Smuzhiyun	};
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun	clocks {
56*4882a593Smuzhiyun		compatible = "simple-bus";
57*4882a593Smuzhiyun		#address-cells = <2>;
58*4882a593Smuzhiyun		#size-cells = <2>;
59*4882a593Smuzhiyun		ranges;
60*4882a593Smuzhiyun
61*4882a593Smuzhiyun		xin24m: xin24m {
62*4882a593Smuzhiyun			compatible = "fixed-clock";
63*4882a593Smuzhiyun			#clock-cells = <0>;
64*4882a593Smuzhiyun			clock-frequency = <24000000>;
65*4882a593Smuzhiyun			clock-output-names = "xin24m";
66*4882a593Smuzhiyun		};
67*4882a593Smuzhiyun
68*4882a593Smuzhiyun		mclkin_sai0: mclkin-sai0 {
69*4882a593Smuzhiyun			compatible = "fixed-clock";
70*4882a593Smuzhiyun			#clock-cells = <0>;
71*4882a593Smuzhiyun			clock-frequency = <0>;
72*4882a593Smuzhiyun			clock-output-names = "i2s0_mclkin";
73*4882a593Smuzhiyun		};
74*4882a593Smuzhiyun
75*4882a593Smuzhiyun		mclkin_sai1: mclkin-sai1 {
76*4882a593Smuzhiyun			compatible = "fixed-clock";
77*4882a593Smuzhiyun			#clock-cells = <0>;
78*4882a593Smuzhiyun			clock-frequency = <0>;
79*4882a593Smuzhiyun			clock-output-names = "i2s1_mclkin";
80*4882a593Smuzhiyun		};
81*4882a593Smuzhiyun
82*4882a593Smuzhiyun		mclkout_sai0: mclkout-sai0@ff340014 {
83*4882a593Smuzhiyun			compatible = "rockchip,clk-out";
84*4882a593Smuzhiyun			reg = <0 0xff340014 0 0x4>;
85*4882a593Smuzhiyun			clocks = <&cru MCLK_SAI_I2S0>;
86*4882a593Smuzhiyun			#clock-cells = <0>;
87*4882a593Smuzhiyun			clock-output-names = "mclk_sai0_to_io";
88*4882a593Smuzhiyun			rockchip,bit-shift = <1>;
89*4882a593Smuzhiyun			rockchip,bit-set-to-disable;
90*4882a593Smuzhiyun		};
91*4882a593Smuzhiyun
92*4882a593Smuzhiyun		mclkout_sai1: mclkout-sai1@ff320004 {
93*4882a593Smuzhiyun			compatible = "rockchip,clk-out";
94*4882a593Smuzhiyun			reg = <0 0xff320004 0 0x4>;
95*4882a593Smuzhiyun			clocks = <&cru MCLK_SAI_I2S1>;
96*4882a593Smuzhiyun			#clock-cells = <0>;
97*4882a593Smuzhiyun			clock-output-names = "mclk_sai1_to_io";
98*4882a593Smuzhiyun			rockchip,bit-shift = <14>;
99*4882a593Smuzhiyun			rockchip,bit-set-to-disable;
100*4882a593Smuzhiyun		};
101*4882a593Smuzhiyun	};
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun	cpus {
104*4882a593Smuzhiyun		#address-cells = <2>;
105*4882a593Smuzhiyun		#size-cells = <0>;
106*4882a593Smuzhiyun
107*4882a593Smuzhiyun		cpu-map {
108*4882a593Smuzhiyun			cluster0 {
109*4882a593Smuzhiyun				core0 {
110*4882a593Smuzhiyun					cpu = <&cpu0>;
111*4882a593Smuzhiyun				};
112*4882a593Smuzhiyun				core1 {
113*4882a593Smuzhiyun					cpu = <&cpu1>;
114*4882a593Smuzhiyun				};
115*4882a593Smuzhiyun				core2 {
116*4882a593Smuzhiyun					cpu = <&cpu2>;
117*4882a593Smuzhiyun				};
118*4882a593Smuzhiyun				core3 {
119*4882a593Smuzhiyun					cpu = <&cpu3>;
120*4882a593Smuzhiyun				};
121*4882a593Smuzhiyun			};
122*4882a593Smuzhiyun		};
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun		cpu0: cpu@0 {
125*4882a593Smuzhiyun			device_type = "cpu";
126*4882a593Smuzhiyun			compatible = "arm,cortex-a53";
127*4882a593Smuzhiyun			reg = <0x0 0x0>;
128*4882a593Smuzhiyun			enable-method = "psci";
129*4882a593Smuzhiyun			clocks = <&scmi_clk SCMI_CLK_CPU>;
130*4882a593Smuzhiyun			#cooling-cells = <2>; /* min followed by max */
131*4882a593Smuzhiyun			dynamic-power-coefficient = <147>;
132*4882a593Smuzhiyun			operating-points-v2 = <&cpu0_opp_table>;
133*4882a593Smuzhiyun			cpu-idle-states = <&CPU_SLEEP0>;
134*4882a593Smuzhiyun		};
135*4882a593Smuzhiyun
136*4882a593Smuzhiyun		cpu1: cpu@1 {
137*4882a593Smuzhiyun			device_type = "cpu";
138*4882a593Smuzhiyun			compatible = "arm,cortex-a53";
139*4882a593Smuzhiyun			reg = <0x0 0x1>;
140*4882a593Smuzhiyun			enable-method = "psci";
141*4882a593Smuzhiyun			clocks = <&scmi_clk SCMI_CLK_CPU>;
142*4882a593Smuzhiyun			operating-points-v2 = <&cpu0_opp_table>;
143*4882a593Smuzhiyun			cpu-idle-states = <&CPU_SLEEP0>;
144*4882a593Smuzhiyun		};
145*4882a593Smuzhiyun
146*4882a593Smuzhiyun		cpu2: cpu@2 {
147*4882a593Smuzhiyun			device_type = "cpu";
148*4882a593Smuzhiyun			compatible = "arm,cortex-a53";
149*4882a593Smuzhiyun			reg = <0x0 0x2>;
150*4882a593Smuzhiyun			enable-method = "psci";
151*4882a593Smuzhiyun			clocks = <&scmi_clk SCMI_CLK_CPU>;
152*4882a593Smuzhiyun			operating-points-v2 = <&cpu0_opp_table>;
153*4882a593Smuzhiyun			cpu-idle-states = <&CPU_SLEEP1>;
154*4882a593Smuzhiyun		};
155*4882a593Smuzhiyun
156*4882a593Smuzhiyun		cpu3: cpu@3 {
157*4882a593Smuzhiyun			device_type = "cpu";
158*4882a593Smuzhiyun			compatible = "arm,cortex-a53";
159*4882a593Smuzhiyun			reg = <0x0 0x3>;
160*4882a593Smuzhiyun			enable-method = "psci";
161*4882a593Smuzhiyun			clocks = <&scmi_clk SCMI_CLK_CPU>;
162*4882a593Smuzhiyun			operating-points-v2 = <&cpu0_opp_table>;
163*4882a593Smuzhiyun			cpu-idle-states = <&CPU_SLEEP1>;
164*4882a593Smuzhiyun		};
165*4882a593Smuzhiyun
166*4882a593Smuzhiyun		idle-states {
167*4882a593Smuzhiyun			entry-method = "psci";
168*4882a593Smuzhiyun
169*4882a593Smuzhiyun			CPU_SLEEP0: cpu-sleep0 {
170*4882a593Smuzhiyun				compatible = "arm,idle-state";
171*4882a593Smuzhiyun				local-timer-stop;
172*4882a593Smuzhiyun				arm,psci-suspend-param = <0x0010000>;
173*4882a593Smuzhiyun				entry-latency-us = <120>;
174*4882a593Smuzhiyun				exit-latency-us = <250>;
175*4882a593Smuzhiyun				min-residency-us = <900>;
176*4882a593Smuzhiyun				status = "disabled";
177*4882a593Smuzhiyun			};
178*4882a593Smuzhiyun
179*4882a593Smuzhiyun			CPU_SLEEP1: cpu-sleep {
180*4882a593Smuzhiyun				compatible = "arm,idle-state";
181*4882a593Smuzhiyun				local-timer-stop;
182*4882a593Smuzhiyun				arm,psci-suspend-param = <0x0010000>;
183*4882a593Smuzhiyun				entry-latency-us = <120>;
184*4882a593Smuzhiyun				exit-latency-us = <250>;
185*4882a593Smuzhiyun				min-residency-us = <900>;
186*4882a593Smuzhiyun				status = "okay";
187*4882a593Smuzhiyun			};
188*4882a593Smuzhiyun		};
189*4882a593Smuzhiyun	};
190*4882a593Smuzhiyun
191*4882a593Smuzhiyun	cpu0_opp_table: cpu0-opp-table {
192*4882a593Smuzhiyun		compatible = "operating-points-v2";
193*4882a593Smuzhiyun		opp-shared;
194*4882a593Smuzhiyun
195*4882a593Smuzhiyun		mbist-vmin = <825000 925000 975000>;
196*4882a593Smuzhiyun		nvmem-cells = <&cpu_leakage>, <&cpu_opp_info>, <&cpu_mbist_vmin>;
197*4882a593Smuzhiyun		nvmem-cell-names = "leakage", "opp-info", "mbist-vmin";
198*4882a593Smuzhiyun
199*4882a593Smuzhiyun		rockchip,video-4k-freq = <1200000>;
200*4882a593Smuzhiyun		rockchip,pvtm-voltage-sel = <
201*4882a593Smuzhiyun			0	1320	0
202*4882a593Smuzhiyun			1321	1350	1
203*4882a593Smuzhiyun			1351	1375	2
204*4882a593Smuzhiyun			1376	1405	3
205*4882a593Smuzhiyun			1406	1435	4
206*4882a593Smuzhiyun			1436	1470	5
207*4882a593Smuzhiyun			1471	1505	6
208*4882a593Smuzhiyun			1506	1540	7
209*4882a593Smuzhiyun			1541	1575	8
210*4882a593Smuzhiyun			1576	1610	9
211*4882a593Smuzhiyun			1611	1640	10
212*4882a593Smuzhiyun			1641	9999	11
213*4882a593Smuzhiyun		>;
214*4882a593Smuzhiyun		rockchip,pvtm-pvtpll;
215*4882a593Smuzhiyun		rockchip,pvtm-offset = <0x18>;
216*4882a593Smuzhiyun		rockchip,pvtm-sample-time = <1100>;
217*4882a593Smuzhiyun		rockchip,pvtm-freq = <1608000>;
218*4882a593Smuzhiyun		rockchip,pvtm-volt = <900000>;
219*4882a593Smuzhiyun		rockchip,pvtm-ref-temp = <40>;
220*4882a593Smuzhiyun		rockchip,pvtm-temp-prop = <0 0>;
221*4882a593Smuzhiyun		rockchip,pvtm-thermal-zone = "soc-thermal";
222*4882a593Smuzhiyun		rockchip,grf = <&grf>;
223*4882a593Smuzhiyun
224*4882a593Smuzhiyun		opp-408000000 {
225*4882a593Smuzhiyun			opp-hz = /bits/ 64 <408000000>;
226*4882a593Smuzhiyun			opp-microvolt = <825000 825000 1100000>;
227*4882a593Smuzhiyun			opp-microvolt-L0 = <875000 875000 1100000>;
228*4882a593Smuzhiyun			opp-microvolt-L1 = <875000 875000 1100000>;
229*4882a593Smuzhiyun			opp-microvolt-L2 = <875000 875000 1100000>;
230*4882a593Smuzhiyun			opp-microvolt-L3 = <875000 875000 1100000>;
231*4882a593Smuzhiyun			opp-microvolt-L4 = <875000 875000 1100000>;
232*4882a593Smuzhiyun			opp-microvolt-L5 = <850000 850000 1100000>;
233*4882a593Smuzhiyun			clock-latency-ns = <40000>;
234*4882a593Smuzhiyun			opp-suspend;
235*4882a593Smuzhiyun		};
236*4882a593Smuzhiyun		opp-600000000 {
237*4882a593Smuzhiyun			opp-hz = /bits/ 64 <600000000>;
238*4882a593Smuzhiyun			opp-microvolt = <825000 825000 1100000>;
239*4882a593Smuzhiyun			opp-microvolt-L0 = <875000 875000 1100000>;
240*4882a593Smuzhiyun			opp-microvolt-L1 = <875000 875000 1100000>;
241*4882a593Smuzhiyun			opp-microvolt-L2 = <875000 875000 1100000>;
242*4882a593Smuzhiyun			opp-microvolt-L3 = <875000 875000 1100000>;
243*4882a593Smuzhiyun			opp-microvolt-L4 = <875000 875000 1100000>;
244*4882a593Smuzhiyun			opp-microvolt-L5 = <850000 850000 1100000>;
245*4882a593Smuzhiyun			clock-latency-ns = <40000>;
246*4882a593Smuzhiyun		};
247*4882a593Smuzhiyun		opp-816000000 {
248*4882a593Smuzhiyun			opp-hz = /bits/ 64 <816000000>;
249*4882a593Smuzhiyun			opp-microvolt = <825000 825000 1100000>;
250*4882a593Smuzhiyun			opp-microvolt-L0 = <875000 875000 1100000>;
251*4882a593Smuzhiyun			opp-microvolt-L1 = <875000 875000 1100000>;
252*4882a593Smuzhiyun			opp-microvolt-L2 = <875000 875000 1100000>;
253*4882a593Smuzhiyun			opp-microvolt-L3 = <875000 875000 1100000>;
254*4882a593Smuzhiyun			opp-microvolt-L4 = <875000 875000 1100000>;
255*4882a593Smuzhiyun			opp-microvolt-L5 = <850000 850000 1100000>;
256*4882a593Smuzhiyun			clock-latency-ns = <40000>;
257*4882a593Smuzhiyun		};
258*4882a593Smuzhiyun		opp-1008000000 {
259*4882a593Smuzhiyun			opp-hz = /bits/ 64 <1008000000>;
260*4882a593Smuzhiyun			opp-microvolt = <825000 825000 1100000>;
261*4882a593Smuzhiyun			opp-microvolt-L0 = <875000 875000 1100000>;
262*4882a593Smuzhiyun			opp-microvolt-L1 = <875000 875000 1100000>;
263*4882a593Smuzhiyun			opp-microvolt-L2 = <875000 875000 1100000>;
264*4882a593Smuzhiyun			opp-microvolt-L3 = <875000 875000 1100000>;
265*4882a593Smuzhiyun			opp-microvolt-L4 = <875000 875000 1100000>;
266*4882a593Smuzhiyun			opp-microvolt-L5 = <850000 850000 1100000>;
267*4882a593Smuzhiyun			clock-latency-ns = <40000>;
268*4882a593Smuzhiyun		};
269*4882a593Smuzhiyun		opp-1200000000 {
270*4882a593Smuzhiyun			opp-hz = /bits/ 64 <1200000000>;
271*4882a593Smuzhiyun			opp-microvolt = <825000 825000 1100000>;
272*4882a593Smuzhiyun			opp-microvolt-L0 = <900000 900000 1100000>;
273*4882a593Smuzhiyun			opp-microvolt-L1 = <887500 887500 1100000>;
274*4882a593Smuzhiyun			opp-microvolt-L2 = <875000 875000 1100000>;
275*4882a593Smuzhiyun			opp-microvolt-L3 = <875000 875000 1100000>;
276*4882a593Smuzhiyun			opp-microvolt-L4 = <875000 875000 1100000>;
277*4882a593Smuzhiyun			opp-microvolt-L5 = <862500 862500 1100000>;
278*4882a593Smuzhiyun			opp-microvolt-L6 = <850000 850000 1100000>;
279*4882a593Smuzhiyun			clock-latency-ns = <40000>;
280*4882a593Smuzhiyun		};
281*4882a593Smuzhiyun		opp-1416000000 {
282*4882a593Smuzhiyun			opp-hz = /bits/ 64 <1416000000>;
283*4882a593Smuzhiyun			opp-microvolt = <962500 962500 1100000>;
284*4882a593Smuzhiyun			opp-microvolt-L1 = <950000 950000 1100000>;
285*4882a593Smuzhiyun			opp-microvolt-L2 = <950000 950000 1100000>;
286*4882a593Smuzhiyun			opp-microvolt-L3 = <937500 937500 1100000>;
287*4882a593Smuzhiyun			opp-microvolt-L4 = <925000 925000 1100000>;
288*4882a593Smuzhiyun			opp-microvolt-L5 = <912500 912500 1100000>;
289*4882a593Smuzhiyun			opp-microvolt-L6 = <900000 900000 1100000>;
290*4882a593Smuzhiyun			opp-microvolt-L7 = <887500 887000 1100000>;
291*4882a593Smuzhiyun			opp-microvolt-L8 = <875000 875000 1100000>;
292*4882a593Smuzhiyun			opp-microvolt-L9 = <862500 862500 1100000>;
293*4882a593Smuzhiyun			opp-microvolt-L10 = <850000 850000 1100000>;
294*4882a593Smuzhiyun			opp-microvolt-L11 = <850000 850000 1100000>;
295*4882a593Smuzhiyun			clock-latency-ns = <40000>;
296*4882a593Smuzhiyun		};
297*4882a593Smuzhiyun		opp-1608000000 {
298*4882a593Smuzhiyun			opp-hz = /bits/ 64 <1608000000>;
299*4882a593Smuzhiyun			opp-microvolt = <1012500 1012500 1100000>;
300*4882a593Smuzhiyun			opp-microvolt-L2 = <1000000 1000000 1100000>;
301*4882a593Smuzhiyun			opp-microvolt-L3 = <987500 987500 1100000>;
302*4882a593Smuzhiyun			opp-microvolt-L4 = <975000 975000 1100000>;
303*4882a593Smuzhiyun			opp-microvolt-L5 = <962500 962500 1100000>;
304*4882a593Smuzhiyun			opp-microvolt-L6 = <950000 950000 1100000>;
305*4882a593Smuzhiyun			opp-microvolt-L7 = <937500 937500 1100000>;
306*4882a593Smuzhiyun			opp-microvolt-L8 = <925000 925000 1100000>;
307*4882a593Smuzhiyun			opp-microvolt-L9 = <912500 912500 1100000>;
308*4882a593Smuzhiyun			opp-microvolt-L10 = <900000 900000 1100000>;
309*4882a593Smuzhiyun			opp-microvolt-L11 = <887500 887500 1100000>;
310*4882a593Smuzhiyun			clock-latency-ns = <40000>;
311*4882a593Smuzhiyun		};
312*4882a593Smuzhiyun		opp-1800000000 {
313*4882a593Smuzhiyun			opp-hz = /bits/ 64 <1800000000>;
314*4882a593Smuzhiyun			opp-microvolt = <1062500 1062500 1100000>;
315*4882a593Smuzhiyun			opp-microvolt-L1 = <1050000 1050000 1100000>;
316*4882a593Smuzhiyun			opp-microvolt-L2 = <1037500 1037500 1100000>;
317*4882a593Smuzhiyun			opp-microvolt-L3 = <1025000 1025000 1100000>;
318*4882a593Smuzhiyun			opp-microvolt-L4 = <1012500 1012500 1100000>;
319*4882a593Smuzhiyun			opp-microvolt-L5 = <1000000 1000000 1100000>;
320*4882a593Smuzhiyun			opp-microvolt-L6 = <987500 987500 1100000>;
321*4882a593Smuzhiyun			opp-microvolt-L7 = <975000 975000 1100000>;
322*4882a593Smuzhiyun			opp-microvolt-L8 = <962500 962500 1100000>;
323*4882a593Smuzhiyun			opp-microvolt-L9 = <950000 950000 1100000>;
324*4882a593Smuzhiyun			opp-microvolt-L10 = <937500 937500 1100000>;
325*4882a593Smuzhiyun			opp-microvolt-L11 = <925000 925000 1100000>;
326*4882a593Smuzhiyun			clock-latency-ns = <40000>;
327*4882a593Smuzhiyun		};
328*4882a593Smuzhiyun		opp-2016000000 {
329*4882a593Smuzhiyun			opp-hz = /bits/ 64 <2016000000>;
330*4882a593Smuzhiyun			opp-microvolt = <1100000 1100000 1100000>;
331*4882a593Smuzhiyun			opp-microvolt-L1 = <1087500 1087500 1100000>;
332*4882a593Smuzhiyun			opp-microvolt-L2 = <1075000 1075000 1100000>;
333*4882a593Smuzhiyun			opp-microvolt-L3 = <1062500 1062500 1100000>;
334*4882a593Smuzhiyun			opp-microvolt-L4 = <1050000 1050000 1100000>;
335*4882a593Smuzhiyun			opp-microvolt-L5 = <1037500 1037500 1100000>;
336*4882a593Smuzhiyun			opp-microvolt-L6 = <1025000 1025000 1100000>;
337*4882a593Smuzhiyun			opp-microvolt-L7 = <1012500 1012500 1100000>;
338*4882a593Smuzhiyun			opp-microvolt-L8 = <1000000 1000000 1100000>;
339*4882a593Smuzhiyun			opp-microvolt-L9 = <987500 987500 1100000>;
340*4882a593Smuzhiyun			opp-microvolt-L10 = <975000 975000 1100000>;
341*4882a593Smuzhiyun			opp-microvolt-L11 = <962500 962500 1100000>;
342*4882a593Smuzhiyun			clock-latency-ns = <40000>;
343*4882a593Smuzhiyun		};
344*4882a593Smuzhiyun	};
345*4882a593Smuzhiyun
346*4882a593Smuzhiyun	arm-pmu {
347*4882a593Smuzhiyun		compatible = "arm,cortex-a53-pmu";
348*4882a593Smuzhiyun		interrupts = <GIC_SPI 171 IRQ_TYPE_LEVEL_HIGH>,
349*4882a593Smuzhiyun			     <GIC_SPI 172 IRQ_TYPE_LEVEL_HIGH>,
350*4882a593Smuzhiyun			     <GIC_SPI 173 IRQ_TYPE_LEVEL_HIGH>,
351*4882a593Smuzhiyun			     <GIC_SPI 174 IRQ_TYPE_LEVEL_HIGH>;
352*4882a593Smuzhiyun		interrupt-affinity = <&cpu0>, <&cpu1>, <&cpu2>, <&cpu3>;
353*4882a593Smuzhiyun	};
354*4882a593Smuzhiyun
355*4882a593Smuzhiyun	cpuinfo {
356*4882a593Smuzhiyun		compatible = "rockchip,cpuinfo";
357*4882a593Smuzhiyun		nvmem-cells = <&otp_id>, <&otp_cpu_version>, <&cpu_code>;
358*4882a593Smuzhiyun		nvmem-cell-names = "id", "cpu-version", "cpu-code";
359*4882a593Smuzhiyun	};
360*4882a593Smuzhiyun
361*4882a593Smuzhiyun	display_subsystem: display-subsystem {
362*4882a593Smuzhiyun		compatible = "rockchip,display-subsystem";
363*4882a593Smuzhiyun		ports = <&vop_out>;
364*4882a593Smuzhiyun		status = "disabled";
365*4882a593Smuzhiyun	};
366*4882a593Smuzhiyun
367*4882a593Smuzhiyun	dmc: dmc {
368*4882a593Smuzhiyun		compatible = "rockchip,rk3528-dmc";
369*4882a593Smuzhiyun		interrupts = <GIC_SPI 17 IRQ_TYPE_LEVEL_HIGH>;
370*4882a593Smuzhiyun		interrupt-names = "complete";
371*4882a593Smuzhiyun		devfreq-events = <&dfi>;
372*4882a593Smuzhiyun		clocks = <&scmi_clk SCMI_CLK_DDR>;
373*4882a593Smuzhiyun		clock-names = "dmc_clk";
374*4882a593Smuzhiyun		operating-points-v2 = <&dmc_opp_table>;
375*4882a593Smuzhiyun		upthreshold = <40>;
376*4882a593Smuzhiyun		downdifferential = <20>;
377*4882a593Smuzhiyun		system-status-level = <
378*4882a593Smuzhiyun			/* system status	freq level */
379*4882a593Smuzhiyun			SYS_STATUS_NORMAL	DMC_FREQ_LEVEL_HIGH
380*4882a593Smuzhiyun		>;
381*4882a593Smuzhiyun		auto-min-freq = <324000>;
382*4882a593Smuzhiyun		auto-freq-en = <0>;
383*4882a593Smuzhiyun		status = "disabled";
384*4882a593Smuzhiyun	};
385*4882a593Smuzhiyun
386*4882a593Smuzhiyun	dmc_opp_table: dmc-opp-table {
387*4882a593Smuzhiyun		compatible = "operating-points-v2";
388*4882a593Smuzhiyun
389*4882a593Smuzhiyun		mbist-vmin = <850000 900000>;
390*4882a593Smuzhiyun		nvmem-cells = <&log_leakage>, <&dmc_opp_info>, <&logic_mbist_vmin>;
391*4882a593Smuzhiyun		nvmem-cell-names = "leakage", "opp-info", "mbist-vmin";
392*4882a593Smuzhiyun
393*4882a593Smuzhiyun		rockchip,temp-hysteresis = <5000>;
394*4882a593Smuzhiyun		rockchip,low-temp = <10000>;
395*4882a593Smuzhiyun		rockchip,low-temp-min-volt = <900000>;
396*4882a593Smuzhiyun
397*4882a593Smuzhiyun		rockchip,leakage-voltage-sel = <
398*4882a593Smuzhiyun			1   10   0
399*4882a593Smuzhiyun			11  14   1
400*4882a593Smuzhiyun			15  22   2
401*4882a593Smuzhiyun			23  28   3
402*4882a593Smuzhiyun			29  254  4
403*4882a593Smuzhiyun		>;
404*4882a593Smuzhiyun
405*4882a593Smuzhiyun		opp-920000000 {
406*4882a593Smuzhiyun			opp-hz = /bits/ 64 <920000000>;
407*4882a593Smuzhiyun			opp-microvolt = <850000 850000 1000000>;
408*4882a593Smuzhiyun		};
409*4882a593Smuzhiyun		opp-1056000000 {
410*4882a593Smuzhiyun			opp-hz = /bits/ 64 <1056000000>;
411*4882a593Smuzhiyun			opp-microvolt = <850000 850000 1000000>;
412*4882a593Smuzhiyun			opp-microvolt-L0 = <875000 875000 1000000>;
413*4882a593Smuzhiyun			opp-microvolt-L1 = <850000 850000 1000000>;
414*4882a593Smuzhiyun			opp-microvolt-L2 = <850000 850000 1000000>;
415*4882a593Smuzhiyun			opp-microvolt-L3 = <850000 850000 1000000>;
416*4882a593Smuzhiyun			opp-microvolt-L4 = <850000 850000 1000000>;
417*4882a593Smuzhiyun		};
418*4882a593Smuzhiyun		opp-1184000000 {
419*4882a593Smuzhiyun			opp-hz = /bits/ 64 <1184000000>;
420*4882a593Smuzhiyun			opp-microvolt = <900000 900000 1000000>;
421*4882a593Smuzhiyun			opp-microvolt-L0 = <950000 950000 1000000>;
422*4882a593Smuzhiyun			opp-microvolt-L1 = <925000 925000 1000000>;
423*4882a593Smuzhiyun			opp-microvolt-L2 = <900000 900000 1000000>;
424*4882a593Smuzhiyun			opp-microvolt-L3 = <875000 875000 1000000>;
425*4882a593Smuzhiyun			opp-microvolt-L4 = <862500 862500 1000000>;
426*4882a593Smuzhiyun			status = "disabled";
427*4882a593Smuzhiyun		};
428*4882a593Smuzhiyun	};
429*4882a593Smuzhiyun
430*4882a593Smuzhiyun	firmware {
431*4882a593Smuzhiyun		scmi: scmi {
432*4882a593Smuzhiyun			compatible = "arm,scmi-smc";
433*4882a593Smuzhiyun			shmem = <&scmi_shmem>;
434*4882a593Smuzhiyun			arm,smc-id = <0x82000010>;
435*4882a593Smuzhiyun			#address-cells = <1>;
436*4882a593Smuzhiyun			#size-cells = <0>;
437*4882a593Smuzhiyun
438*4882a593Smuzhiyun			scmi_clk: protocol@14 {
439*4882a593Smuzhiyun				reg = <0x14>;
440*4882a593Smuzhiyun				#clock-cells = <1>;
441*4882a593Smuzhiyun
442*4882a593Smuzhiyun				assigned-clocks = <&scmi_clk SCMI_CLK_CPU>;
443*4882a593Smuzhiyun				assigned-clock-rates = <1200000000>;
444*4882a593Smuzhiyun			};
445*4882a593Smuzhiyun		};
446*4882a593Smuzhiyun	};
447*4882a593Smuzhiyun
448*4882a593Smuzhiyun	mpp_srv: mpp-srv {
449*4882a593Smuzhiyun		compatible = "rockchip,mpp-service";
450*4882a593Smuzhiyun		rockchip,taskqueue-count = <5>;
451*4882a593Smuzhiyun		rockchip,resetgroup-count = <5>;
452*4882a593Smuzhiyun		status = "disabled";
453*4882a593Smuzhiyun	};
454*4882a593Smuzhiyun
455*4882a593Smuzhiyun	psci {
456*4882a593Smuzhiyun		compatible = "arm,psci-1.0";
457*4882a593Smuzhiyun		method = "smc";
458*4882a593Smuzhiyun	};
459*4882a593Smuzhiyun
460*4882a593Smuzhiyun	rkvtunnel: rkvtunnel {
461*4882a593Smuzhiyun		compatible = "rockchip,video-tunnel";
462*4882a593Smuzhiyun		status = "disabled";
463*4882a593Smuzhiyun	};
464*4882a593Smuzhiyun
465*4882a593Smuzhiyun	rockchip_suspend: rockchip-suspend {
466*4882a593Smuzhiyun		compatible = "rockchip,pm-rk3528";
467*4882a593Smuzhiyun		status = "disabled";
468*4882a593Smuzhiyun		rockchip,sleep-debug-en = <0>;
469*4882a593Smuzhiyun		rockchip,sleep-mode-config = <
470*4882a593Smuzhiyun			(0
471*4882a593Smuzhiyun			| RKPM_SLP_ARMPD
472*4882a593Smuzhiyun			)
473*4882a593Smuzhiyun		>;
474*4882a593Smuzhiyun		rockchip,wakeup-config = <
475*4882a593Smuzhiyun			(0
476*4882a593Smuzhiyun			| RKPM_CPU0_WKUP_EN
477*4882a593Smuzhiyun			| RKPM_GPIO_WKUP_EN
478*4882a593Smuzhiyun			)
479*4882a593Smuzhiyun		>;
480*4882a593Smuzhiyun	};
481*4882a593Smuzhiyun
482*4882a593Smuzhiyun	rockchip_system_monitor: rockchip-system-monitor {
483*4882a593Smuzhiyun		compatible = "rockchip,system-monitor";
484*4882a593Smuzhiyun
485*4882a593Smuzhiyun		rockchip,thermal-zone = "soc-thermal";
486*4882a593Smuzhiyun		rockchip,polling-delay = <200>; /* milliseconds */
487*4882a593Smuzhiyun		rockchip,temp-hysteresis = <5000>; /* millicelsius */
488*4882a593Smuzhiyun		rockchip,offline-cpu-temp = <105000>; /* millicelsius */
489*4882a593Smuzhiyun		rockchip,temp-offline-cpus = "2-3";
490*4882a593Smuzhiyun	};
491*4882a593Smuzhiyun
492*4882a593Smuzhiyun	secure_otp: secure-otp {
493*4882a593Smuzhiyun		compatible = "rockchip,secure-otp";
494*4882a593Smuzhiyun		rockchip,otp-size = <32>;
495*4882a593Smuzhiyun		status = "disabled";
496*4882a593Smuzhiyun	};
497*4882a593Smuzhiyun
498*4882a593Smuzhiyun	thermal_zones: thermal-zones {
499*4882a593Smuzhiyun		soc_thermal: soc-thermal {
500*4882a593Smuzhiyun			polling-delay-passive = <20>; /* milliseconds */
501*4882a593Smuzhiyun			polling-delay = <1000>; /* milliseconds */
502*4882a593Smuzhiyun			sustainable-power = <638>; /* milliwatts */
503*4882a593Smuzhiyun
504*4882a593Smuzhiyun			thermal-sensors = <&tsadc 0>;
505*4882a593Smuzhiyun
506*4882a593Smuzhiyun			trips {
507*4882a593Smuzhiyun				threshold: trip-point-0 {
508*4882a593Smuzhiyun					temperature = <95000>;
509*4882a593Smuzhiyun					hysteresis = <2000>;
510*4882a593Smuzhiyun					type = "passive";
511*4882a593Smuzhiyun				};
512*4882a593Smuzhiyun				target: trip-point-1 {
513*4882a593Smuzhiyun					temperature = <110000>;
514*4882a593Smuzhiyun					hysteresis = <2000>;
515*4882a593Smuzhiyun					type = "passive";
516*4882a593Smuzhiyun				};
517*4882a593Smuzhiyun				soc_crit: soc-crit {
518*4882a593Smuzhiyun					temperature = <120000>; /* millicelsius */
519*4882a593Smuzhiyun					hysteresis = <2000>; /* millicelsius */
520*4882a593Smuzhiyun					type = "critical";
521*4882a593Smuzhiyun				};
522*4882a593Smuzhiyun			};
523*4882a593Smuzhiyun
524*4882a593Smuzhiyun			cooling-maps {
525*4882a593Smuzhiyun				map0 {
526*4882a593Smuzhiyun					trip = <&target>;
527*4882a593Smuzhiyun					cooling-device =
528*4882a593Smuzhiyun						<&cpu0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
529*4882a593Smuzhiyun					contribution = <1024>;
530*4882a593Smuzhiyun				};
531*4882a593Smuzhiyun				map1 {
532*4882a593Smuzhiyun					trip = <&target>;
533*4882a593Smuzhiyun					cooling-device =
534*4882a593Smuzhiyun						<&gpu THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
535*4882a593Smuzhiyun					contribution = <1024>;
536*4882a593Smuzhiyun				};
537*4882a593Smuzhiyun			};
538*4882a593Smuzhiyun
539*4882a593Smuzhiyun		};
540*4882a593Smuzhiyun	};
541*4882a593Smuzhiyun
542*4882a593Smuzhiyun	timer {
543*4882a593Smuzhiyun		compatible = "arm,armv8-timer";
544*4882a593Smuzhiyun		interrupts = <GIC_PPI 13 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
545*4882a593Smuzhiyun			     <GIC_PPI 14 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
546*4882a593Smuzhiyun			     <GIC_PPI 11 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
547*4882a593Smuzhiyun			     <GIC_PPI 10 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>;
548*4882a593Smuzhiyun	};
549*4882a593Smuzhiyun
550*4882a593Smuzhiyun	scmi_shmem: scmi-shmem@10f000 {
551*4882a593Smuzhiyun		compatible = "arm,scmi-shmem";
552*4882a593Smuzhiyun		reg = <0x0 0x0010f000 0x0 0x100>;
553*4882a593Smuzhiyun	};
554*4882a593Smuzhiyun
555*4882a593Smuzhiyun	sram: sram@fe480000 {
556*4882a593Smuzhiyun		compatible = "mmio-sram";
557*4882a593Smuzhiyun		reg = <0x0 0xfe480000 0x0 0xc000>;
558*4882a593Smuzhiyun
559*4882a593Smuzhiyun		#address-cells = <1>;
560*4882a593Smuzhiyun		#size-cells = <1>;
561*4882a593Smuzhiyun		ranges = <0x0 0x0 0xfe480000 0xc000>;
562*4882a593Smuzhiyun
563*4882a593Smuzhiyun		/* start address and size should be 4k algin */
564*4882a593Smuzhiyun		rkvdec_sram: rkvdec-sram@0 {
565*4882a593Smuzhiyun			reg = <0x0 0xc000>;
566*4882a593Smuzhiyun		};
567*4882a593Smuzhiyun	};
568*4882a593Smuzhiyun
569*4882a593Smuzhiyun	pcie2x1: pcie@fe4f0000 {
570*4882a593Smuzhiyun		compatible = "rockchip,rk3528-pcie", "snps,dw-pcie";
571*4882a593Smuzhiyun		#address-cells = <3>;
572*4882a593Smuzhiyun		#size-cells = <2>;
573*4882a593Smuzhiyun		bus-range = <0x0 0xff>;
574*4882a593Smuzhiyun		clocks = <&cru ACLK_PCIE>, <&cru HCLK_PCIE_SLV>,
575*4882a593Smuzhiyun			 <&cru HCLK_PCIE_DBI>, <&cru PCLK_CRU_PCIE>,
576*4882a593Smuzhiyun			 <&cru CLK_PCIE_AUX>, <&cru PCLK_PCIE>,
577*4882a593Smuzhiyun			 <&cru PCLK_PCIE_PHY>;
578*4882a593Smuzhiyun		clock-names = "aclk", "hclk_slv",
579*4882a593Smuzhiyun			      "hclk_dbi", "pclk_cru",
580*4882a593Smuzhiyun			      "aux", "pclk",
581*4882a593Smuzhiyun			      "pipe";
582*4882a593Smuzhiyun		device_type = "pci";
583*4882a593Smuzhiyun		interrupts = <GIC_SPI 158 IRQ_TYPE_LEVEL_HIGH>,
584*4882a593Smuzhiyun			     <GIC_SPI 157 IRQ_TYPE_LEVEL_HIGH>,
585*4882a593Smuzhiyun			     <GIC_SPI 156 IRQ_TYPE_LEVEL_HIGH>,
586*4882a593Smuzhiyun			     <GIC_SPI 155 IRQ_TYPE_LEVEL_HIGH>,
587*4882a593Smuzhiyun			     <GIC_SPI 154 IRQ_TYPE_LEVEL_HIGH>,
588*4882a593Smuzhiyun			     <GIC_SPI 153 IRQ_TYPE_LEVEL_HIGH>;
589*4882a593Smuzhiyun		interrupt-names = "msi", "pmc", "sys", "legacy", "msg", "err";
590*4882a593Smuzhiyun		#interrupt-cells = <1>;
591*4882a593Smuzhiyun		interrupt-map-mask = <0 0 0 7>;
592*4882a593Smuzhiyun		interrupt-map = <0 0 0 1 &pcie2x1_intc 0>,
593*4882a593Smuzhiyun				<0 0 0 2 &pcie2x1_intc 1>,
594*4882a593Smuzhiyun				<0 0 0 3 &pcie2x1_intc 2>,
595*4882a593Smuzhiyun				<0 0 0 4 &pcie2x1_intc 3>;
596*4882a593Smuzhiyun		linux,pci-domain = <0>;
597*4882a593Smuzhiyun		num-ib-windows = <8>;
598*4882a593Smuzhiyun		num-ob-windows = <8>;
599*4882a593Smuzhiyun		num-viewport = <4>;
600*4882a593Smuzhiyun		max-link-speed = <2>;
601*4882a593Smuzhiyun		num-lanes = <1>;
602*4882a593Smuzhiyun		phys = <&combphy_pu PHY_TYPE_PCIE>;
603*4882a593Smuzhiyun		phy-names = "pcie-phy";
604*4882a593Smuzhiyun		ranges = <0x00000800 0x0 0xfc000000 0x0 0xfc000000 0x0 0x100000
605*4882a593Smuzhiyun			  0x81000000 0x0 0xfc100000 0x0 0xfc100000 0x0 0x100000
606*4882a593Smuzhiyun			  0x82000000 0x0 0xfc200000 0x0 0xfc200000 0x0 0x1e00000
607*4882a593Smuzhiyun			  0xc3000000 0x1 0x00000000 0x1 0x00000000 0x0 0x40000000>;
608*4882a593Smuzhiyun		reg = <0x0 0xfe4f0000 0x0 0x10000>,
609*4882a593Smuzhiyun		      <0x1 0x40000000 0x0 0x400000>;
610*4882a593Smuzhiyun		reg-names = "pcie-apb", "pcie-dbi";
611*4882a593Smuzhiyun		resets = <&cru SRST_RESETN_PCIE_POWER_UP>, <&cru SRST_PRESETN_PCIE>,
612*4882a593Smuzhiyun			 <&cru SRST_PRESETN_CRU_PCIE>;
613*4882a593Smuzhiyun		reset-names = "pcie", "periph", "preset_cru";
614*4882a593Smuzhiyun		status = "disabled";
615*4882a593Smuzhiyun
616*4882a593Smuzhiyun		pcie2x1_intc: legacy-interrupt-controller {
617*4882a593Smuzhiyun			interrupt-controller;
618*4882a593Smuzhiyun			#address-cells = <0>;
619*4882a593Smuzhiyun			#interrupt-cells = <1>;
620*4882a593Smuzhiyun			interrupt-parent = <&gic>;
621*4882a593Smuzhiyun			interrupts = <GIC_SPI 155 IRQ_TYPE_EDGE_RISING>;
622*4882a593Smuzhiyun		};
623*4882a593Smuzhiyun	};
624*4882a593Smuzhiyun
625*4882a593Smuzhiyun	usbdrd30: usbdrd {
626*4882a593Smuzhiyun		compatible = "rockchip,rk3528-dwc3", "rockchip,rk3399-dwc3";
627*4882a593Smuzhiyun		clocks = <&cru CLK_REF_USB3OTG>, <&cru CLK_SUSPEND_USB3OTG>,
628*4882a593Smuzhiyun			 <&cru ACLK_USB3OTG>;
629*4882a593Smuzhiyun		clock-names = "ref_clk", "suspend_clk",
630*4882a593Smuzhiyun			      "bus_clk";
631*4882a593Smuzhiyun		#address-cells = <2>;
632*4882a593Smuzhiyun		#size-cells = <2>;
633*4882a593Smuzhiyun		ranges;
634*4882a593Smuzhiyun		status = "disabled";
635*4882a593Smuzhiyun
636*4882a593Smuzhiyun		usbdrd_dwc3: dwc3@fe500000 {
637*4882a593Smuzhiyun			compatible = "snps,dwc3";
638*4882a593Smuzhiyun			reg = <0x0 0xfe500000 0x0 0x400000>;
639*4882a593Smuzhiyun			interrupts = <GIC_SPI 152 IRQ_TYPE_LEVEL_HIGH>;
640*4882a593Smuzhiyun			dr_mode = "otg";
641*4882a593Smuzhiyun			phys = <&u2phy_otg>, <&combphy_pu PHY_TYPE_USB3>;
642*4882a593Smuzhiyun			phy-names = "usb2-phy", "usb3-phy";
643*4882a593Smuzhiyun			phy_type = "utmi_wide";
644*4882a593Smuzhiyun			resets = <&cru SRST_ARESETN_USB3OTG>;
645*4882a593Smuzhiyun			reset-names = "usb3-otg";
646*4882a593Smuzhiyun			snps,dis_enblslpm_quirk;
647*4882a593Smuzhiyun			snps,dis-u1u2-quirk;
648*4882a593Smuzhiyun			snps,dis-u2-freeclk-exists-quirk;
649*4882a593Smuzhiyun			snps,dis-del-phy-power-chg-quirk;
650*4882a593Smuzhiyun			snps,dis-tx-ipgap-linecheck-quirk;
651*4882a593Smuzhiyun			snps,xhci-trb-ent-quirk;
652*4882a593Smuzhiyun			snps,dis_rxdet_inp3_quirk;
653*4882a593Smuzhiyun			quirk-skip-phy-init;
654*4882a593Smuzhiyun			status = "disabled";
655*4882a593Smuzhiyun		};
656*4882a593Smuzhiyun	};
657*4882a593Smuzhiyun
658*4882a593Smuzhiyun	gic: interrupt-controller@fed01000 {
659*4882a593Smuzhiyun		compatible = "arm,gic-400";
660*4882a593Smuzhiyun		#interrupt-cells = <3>;
661*4882a593Smuzhiyun		#address-cells = <0>;
662*4882a593Smuzhiyun		interrupt-controller;
663*4882a593Smuzhiyun		reg = <0x0 0xfed01000 0 0x1000>,
664*4882a593Smuzhiyun		      <0x0 0xfed02000 0 0x2000>,
665*4882a593Smuzhiyun		      <0x0 0xfed04000 0 0x2000>,
666*4882a593Smuzhiyun		      <0x0 0xfed06000 0 0x2000>;
667*4882a593Smuzhiyun		interrupts = <GIC_PPI 9 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>;
668*4882a593Smuzhiyun	};
669*4882a593Smuzhiyun
670*4882a593Smuzhiyun	usb_host0_ehci: usb@ff100000 {
671*4882a593Smuzhiyun		compatible = "generic-ehci";
672*4882a593Smuzhiyun		reg = <0x0 0xff100000 0x0 0x40000>;
673*4882a593Smuzhiyun		interrupts = <GIC_SPI 143 IRQ_TYPE_LEVEL_HIGH>;
674*4882a593Smuzhiyun		clocks = <&cru HCLK_USBHOST>,
675*4882a593Smuzhiyun			 <&cru HCLK_USBHOST_ARB>,
676*4882a593Smuzhiyun			 <&usb2phy>;
677*4882a593Smuzhiyun		clock-names = "usbhost", "arbiter", "utmi";
678*4882a593Smuzhiyun		phys = <&u2phy_host>;
679*4882a593Smuzhiyun		phy-names = "usb2-phy";
680*4882a593Smuzhiyun		status = "disabled";
681*4882a593Smuzhiyun	};
682*4882a593Smuzhiyun
683*4882a593Smuzhiyun	usb_host0_ohci: usb@ff140000 {
684*4882a593Smuzhiyun		compatible = "generic-ohci";
685*4882a593Smuzhiyun		reg = <0x0 0xff140000 0x0 0x40000>;
686*4882a593Smuzhiyun		interrupts = <GIC_SPI 144 IRQ_TYPE_LEVEL_HIGH>;
687*4882a593Smuzhiyun		clocks = <&cru HCLK_USBHOST>,
688*4882a593Smuzhiyun			 <&cru HCLK_USBHOST_ARB>,
689*4882a593Smuzhiyun			 <&usb2phy>;
690*4882a593Smuzhiyun		clock-names = "usbhost", "arbiter", "utmi";
691*4882a593Smuzhiyun		phys = <&u2phy_host>;
692*4882a593Smuzhiyun		phy-names = "usb2-phy";
693*4882a593Smuzhiyun		status = "disabled";
694*4882a593Smuzhiyun	};
695*4882a593Smuzhiyun
696*4882a593Smuzhiyun	debug: debug@ff190000 {
697*4882a593Smuzhiyun		compatible = "rockchip,debug";
698*4882a593Smuzhiyun		reg = <0x0 0xff190000 0x0 0x1000>,
699*4882a593Smuzhiyun		      <0x0 0xff192000 0x0 0x1000>,
700*4882a593Smuzhiyun		      <0x0 0xff194000 0x0 0x1000>,
701*4882a593Smuzhiyun		      <0x0 0xff196000 0x0 0x1000>;
702*4882a593Smuzhiyun	};
703*4882a593Smuzhiyun
704*4882a593Smuzhiyun	qos_crypto_a: qos@ff200000 {
705*4882a593Smuzhiyun		compatible = "syscon";
706*4882a593Smuzhiyun		reg = <0x0 0xff200000 0x0 0x20>;
707*4882a593Smuzhiyun	};
708*4882a593Smuzhiyun
709*4882a593Smuzhiyun	qos_crypto_p: qos@ff200080 {
710*4882a593Smuzhiyun		compatible = "syscon";
711*4882a593Smuzhiyun		reg = <0x0 0xff200080 0x0 0x20>;
712*4882a593Smuzhiyun	};
713*4882a593Smuzhiyun
714*4882a593Smuzhiyun	qos_dcf: qos@ff200100 {
715*4882a593Smuzhiyun		compatible = "syscon";
716*4882a593Smuzhiyun		reg = <0x0 0xff200100 0x0 0x20>;
717*4882a593Smuzhiyun	};
718*4882a593Smuzhiyun
719*4882a593Smuzhiyun	qos_dft2apb: qos@ff200200 {
720*4882a593Smuzhiyun		compatible = "syscon";
721*4882a593Smuzhiyun		reg = <0x0 0xff200200 0x0 0x20>;
722*4882a593Smuzhiyun	};
723*4882a593Smuzhiyun
724*4882a593Smuzhiyun	qos_dma2ddr: qos@ff200280 {
725*4882a593Smuzhiyun		compatible = "syscon";
726*4882a593Smuzhiyun		reg = <0x0 0xff200280 0x0 0x20>;
727*4882a593Smuzhiyun	};
728*4882a593Smuzhiyun
729*4882a593Smuzhiyun	qos_dmac: qos@ff200300 {
730*4882a593Smuzhiyun		compatible = "syscon";
731*4882a593Smuzhiyun		reg = <0x0 0xff200300 0x0 0x20>;
732*4882a593Smuzhiyun	};
733*4882a593Smuzhiyun
734*4882a593Smuzhiyun	qos_keyreader: qos@ff200380 {
735*4882a593Smuzhiyun		compatible = "syscon";
736*4882a593Smuzhiyun		reg = <0x0 0xff200380 0x0 0x20>;
737*4882a593Smuzhiyun	};
738*4882a593Smuzhiyun
739*4882a593Smuzhiyun	qos_cpu: qos@ff210000 {
740*4882a593Smuzhiyun		compatible = "syscon";
741*4882a593Smuzhiyun		reg = <0x0 0xff210000 0x0 0x20>;
742*4882a593Smuzhiyun	};
743*4882a593Smuzhiyun
744*4882a593Smuzhiyun	qos_debug: qos@ff210080 {
745*4882a593Smuzhiyun		compatible = "syscon";
746*4882a593Smuzhiyun		reg = <0x0 0xff210080 0x0 0x20>;
747*4882a593Smuzhiyun	};
748*4882a593Smuzhiyun
749*4882a593Smuzhiyun	qos_gpu_m0: qos@ff220000 {
750*4882a593Smuzhiyun		compatible = "syscon";
751*4882a593Smuzhiyun		reg = <0x0 0xff220000 0x0 0x20>;
752*4882a593Smuzhiyun	};
753*4882a593Smuzhiyun
754*4882a593Smuzhiyun	qos_gpu_m1: qos@ff220080 {
755*4882a593Smuzhiyun		compatible = "syscon";
756*4882a593Smuzhiyun		reg = <0x0 0xff220080 0x0 0x20>;
757*4882a593Smuzhiyun	};
758*4882a593Smuzhiyun
759*4882a593Smuzhiyun	qos_pmu_mcu: qos@ff240000 {
760*4882a593Smuzhiyun		compatible = "syscon";
761*4882a593Smuzhiyun		reg = <0x0 0xff240000 0x0 0x20>;
762*4882a593Smuzhiyun	};
763*4882a593Smuzhiyun
764*4882a593Smuzhiyun	qos_rkvdec: qos@ff250000 {
765*4882a593Smuzhiyun		compatible = "syscon";
766*4882a593Smuzhiyun		reg = <0x0 0xff250000 0x0 0x20>;
767*4882a593Smuzhiyun	};
768*4882a593Smuzhiyun
769*4882a593Smuzhiyun	qos_rkvenc: qos@ff260000 {
770*4882a593Smuzhiyun		compatible = "syscon";
771*4882a593Smuzhiyun		reg = <0x0 0xff260000 0x0 0x20>;
772*4882a593Smuzhiyun	};
773*4882a593Smuzhiyun
774*4882a593Smuzhiyun	qos_gmac0: qos@ff270000 {
775*4882a593Smuzhiyun		compatible = "syscon";
776*4882a593Smuzhiyun		reg = <0x0 0xff270000 0x0 0x20>;
777*4882a593Smuzhiyun	};
778*4882a593Smuzhiyun
779*4882a593Smuzhiyun	qos_hdcp: qos@ff270080 {
780*4882a593Smuzhiyun		compatible = "syscon";
781*4882a593Smuzhiyun		reg = <0x0 0xff270080 0x0 0x20>;
782*4882a593Smuzhiyun	};
783*4882a593Smuzhiyun
784*4882a593Smuzhiyun	qos_jpegdec: qos@ff270100 {
785*4882a593Smuzhiyun		compatible = "syscon";
786*4882a593Smuzhiyun		reg = <0x0 0xff270100 0x0 0x20>;
787*4882a593Smuzhiyun	};
788*4882a593Smuzhiyun
789*4882a593Smuzhiyun	qos_rga2_m0ro: qos@ff270200 {
790*4882a593Smuzhiyun		compatible = "syscon";
791*4882a593Smuzhiyun		reg = <0x0 0xff270200 0x0 0x20>;
792*4882a593Smuzhiyun	};
793*4882a593Smuzhiyun
794*4882a593Smuzhiyun	qos_rga2_m0wo: qos@ff270280 {
795*4882a593Smuzhiyun		compatible = "syscon";
796*4882a593Smuzhiyun		reg = <0x0 0xff270280 0x0 0x20>;
797*4882a593Smuzhiyun	};
798*4882a593Smuzhiyun
799*4882a593Smuzhiyun	qos_sdmmc0: qos@ff270300 {
800*4882a593Smuzhiyun		compatible = "syscon";
801*4882a593Smuzhiyun		reg = <0x0 0xff270300 0x0 0x20>;
802*4882a593Smuzhiyun	};
803*4882a593Smuzhiyun
804*4882a593Smuzhiyun	qos_usb2host: qos@ff270380 {
805*4882a593Smuzhiyun		compatible = "syscon";
806*4882a593Smuzhiyun		reg = <0x0 0xff270380 0x0 0x20>;
807*4882a593Smuzhiyun	};
808*4882a593Smuzhiyun
809*4882a593Smuzhiyun	qos_vdpp: qos@ff270480 {
810*4882a593Smuzhiyun		compatible = "syscon";
811*4882a593Smuzhiyun		reg = <0x0 0xff270480 0x0 0x20>;
812*4882a593Smuzhiyun	};
813*4882a593Smuzhiyun
814*4882a593Smuzhiyun	qos_vop: qos@ff270500 {
815*4882a593Smuzhiyun		compatible = "syscon";
816*4882a593Smuzhiyun		reg = <0x0 0xff270500 0x0 0x20>;
817*4882a593Smuzhiyun	};
818*4882a593Smuzhiyun
819*4882a593Smuzhiyun	qos_emmc: qos@ff280000 {
820*4882a593Smuzhiyun		compatible = "syscon";
821*4882a593Smuzhiyun		reg = <0x0 0xff280000 0x0 0x20>;
822*4882a593Smuzhiyun	};
823*4882a593Smuzhiyun
824*4882a593Smuzhiyun	qos_fspi: qos@ff280080 {
825*4882a593Smuzhiyun		compatible = "syscon";
826*4882a593Smuzhiyun		reg = <0x0 0xff280080 0x0 0x20>;
827*4882a593Smuzhiyun	};
828*4882a593Smuzhiyun
829*4882a593Smuzhiyun	qos_gmac1: qos@ff280100 {
830*4882a593Smuzhiyun		compatible = "syscon";
831*4882a593Smuzhiyun		reg = <0x0 0xff280100 0x0 0x20>;
832*4882a593Smuzhiyun	};
833*4882a593Smuzhiyun
834*4882a593Smuzhiyun	qos_pcie: qos@ff280180 {
835*4882a593Smuzhiyun		compatible = "syscon";
836*4882a593Smuzhiyun		reg = <0x0 0xff280180 0x0 0x20>;
837*4882a593Smuzhiyun	};
838*4882a593Smuzhiyun
839*4882a593Smuzhiyun	qos_sdio0: qos@ff280200 {
840*4882a593Smuzhiyun		compatible = "syscon";
841*4882a593Smuzhiyun		reg = <0x0 0xff280200 0x0 0x20>;
842*4882a593Smuzhiyun	};
843*4882a593Smuzhiyun
844*4882a593Smuzhiyun	qos_sdio1: qos@ff280280 {
845*4882a593Smuzhiyun		compatible = "syscon";
846*4882a593Smuzhiyun		reg = <0x0 0xff280280 0x0 0x20>;
847*4882a593Smuzhiyun	};
848*4882a593Smuzhiyun
849*4882a593Smuzhiyun	qos_tsp: qos@ff280300 {
850*4882a593Smuzhiyun		compatible = "syscon";
851*4882a593Smuzhiyun		reg = <0x0 0xff280300 0x0 0x20>;
852*4882a593Smuzhiyun	};
853*4882a593Smuzhiyun
854*4882a593Smuzhiyun	qos_usb3otg: qos@ff280380 {
855*4882a593Smuzhiyun		compatible = "syscon";
856*4882a593Smuzhiyun		reg = <0x0 0xff280380 0x0 0x20>;
857*4882a593Smuzhiyun	};
858*4882a593Smuzhiyun
859*4882a593Smuzhiyun	qos_vpu: qos@ff280400 {
860*4882a593Smuzhiyun		compatible = "syscon";
861*4882a593Smuzhiyun		reg = <0x0 0xff280400 0x0 0x20>;
862*4882a593Smuzhiyun	};
863*4882a593Smuzhiyun
864*4882a593Smuzhiyun	/*
865*4882a593Smuzhiyun	 * Merge all GRF, each independent GRF offset is shown as bellow:
866*4882a593Smuzhiyun	 * CORE_GRF:		0xff300000
867*4882a593Smuzhiyun	 * GPU_GRF:		0xff310000
868*4882a593Smuzhiyun	 * RKVENC_GRF:		0xff320000
869*4882a593Smuzhiyun	 * DDR_GRF:		0xff330000
870*4882a593Smuzhiyun	 * VPU_GRF:		0xff340000
871*4882a593Smuzhiyun	 * COMBO_PIPE_PHY_GRF:	0xff348000
872*4882a593Smuzhiyun	 * RKVDEC_GRF:		0xff350000
873*4882a593Smuzhiyun	 * VO_GRF:		0xff360000
874*4882a593Smuzhiyun	 * PMU_GRF:		0xff370000
875*4882a593Smuzhiyun	 * SYS_GRF:		0xff380000
876*4882a593Smuzhiyun	 */
877*4882a593Smuzhiyun	grf: syscon@ff300000 {
878*4882a593Smuzhiyun		compatible = "rockchip,rk3528-grf", "syscon", "simple-mfd";
879*4882a593Smuzhiyun		reg = <0x0 0xff300000 0x0 0x90000>;
880*4882a593Smuzhiyun
881*4882a593Smuzhiyun		grf_cru: grf-clock-controller {
882*4882a593Smuzhiyun			compatible = "rockchip,rk3528-grf-cru";
883*4882a593Smuzhiyun			#clock-cells = <1>;
884*4882a593Smuzhiyun		};
885*4882a593Smuzhiyun
886*4882a593Smuzhiyun		reboot_mode: reboot-mode {
887*4882a593Smuzhiyun			compatible = "syscon-reboot-mode";
888*4882a593Smuzhiyun			offset = <0x70200>;
889*4882a593Smuzhiyun			mode-bootloader = <BOOT_BL_DOWNLOAD>;
890*4882a593Smuzhiyun			mode-charge = <BOOT_CHARGING>;
891*4882a593Smuzhiyun			mode-fastboot = <BOOT_FASTBOOT>;
892*4882a593Smuzhiyun			mode-loader = <BOOT_BL_DOWNLOAD>;
893*4882a593Smuzhiyun			mode-normal = <BOOT_NORMAL>;
894*4882a593Smuzhiyun			mode-recovery = <BOOT_RECOVERY>;
895*4882a593Smuzhiyun			mode-ums = <BOOT_UMS>;
896*4882a593Smuzhiyun			mode-panic = <BOOT_PANIC>;
897*4882a593Smuzhiyun			mode-watchdog = <BOOT_WATCHDOG>;
898*4882a593Smuzhiyun		};
899*4882a593Smuzhiyun	};
900*4882a593Smuzhiyun
901*4882a593Smuzhiyun	cru: clock-controller@ff4a0000 {
902*4882a593Smuzhiyun		compatible = "rockchip,rk3528-cru";
903*4882a593Smuzhiyun		reg = <0x0 0xff4a0000 0x0 0x30000>;
904*4882a593Smuzhiyun		rockchip,grf = <&grf>;
905*4882a593Smuzhiyun		#clock-cells = <1>;
906*4882a593Smuzhiyun		#reset-cells = <1>;
907*4882a593Smuzhiyun
908*4882a593Smuzhiyun		assigned-clocks =
909*4882a593Smuzhiyun			<&cru XIN_OSC0_DIV>,
910*4882a593Smuzhiyun			<&cru PLL_GPLL>,
911*4882a593Smuzhiyun			<&cru PLL_PPLL>,
912*4882a593Smuzhiyun			<&cru PLL_CPLL>,
913*4882a593Smuzhiyun			<&cru CLK_MATRIX_250M_SRC>,
914*4882a593Smuzhiyun			<&cru CLK_MATRIX_500M_SRC>,
915*4882a593Smuzhiyun			<&cru CLK_MATRIX_50M_SRC>,
916*4882a593Smuzhiyun			<&cru CLK_MATRIX_100M_SRC>,
917*4882a593Smuzhiyun			<&cru CLK_MATRIX_150M_SRC>,
918*4882a593Smuzhiyun			<&cru CLK_MATRIX_200M_SRC>,
919*4882a593Smuzhiyun			<&cru CLK_MATRIX_300M_SRC>,
920*4882a593Smuzhiyun			<&cru CLK_MATRIX_339M_SRC>,
921*4882a593Smuzhiyun			<&cru CLK_MATRIX_400M_SRC>,
922*4882a593Smuzhiyun			<&cru CLK_MATRIX_600M_SRC>,
923*4882a593Smuzhiyun			<&cru CLK_PPLL_50M_MATRIX>,
924*4882a593Smuzhiyun			<&cru CLK_PPLL_100M_MATRIX>,
925*4882a593Smuzhiyun			<&cru CLK_PPLL_125M_MATRIX>,
926*4882a593Smuzhiyun			<&cru ACLK_BUS_VOPGL_ROOT>,
927*4882a593Smuzhiyun			<&cru ACLK_VO_ROOT>,
928*4882a593Smuzhiyun			<&cru ACLK_VPU_ROOT>,
929*4882a593Smuzhiyun			<&cru ACLK_VPU_L_ROOT>;
930*4882a593Smuzhiyun
931*4882a593Smuzhiyun		assigned-clock-rates =
932*4882a593Smuzhiyun			<32768>,
933*4882a593Smuzhiyun			<1188000000>,
934*4882a593Smuzhiyun			<1000000000>,
935*4882a593Smuzhiyun			<996000000>,
936*4882a593Smuzhiyun			<250000000>,
937*4882a593Smuzhiyun			<500000000>,
938*4882a593Smuzhiyun			<50000000>,
939*4882a593Smuzhiyun			<100000000>,
940*4882a593Smuzhiyun			<150000000>,
941*4882a593Smuzhiyun			<200000000>,
942*4882a593Smuzhiyun			<300000000>,
943*4882a593Smuzhiyun			<340000000>,
944*4882a593Smuzhiyun			<400000000>,
945*4882a593Smuzhiyun			<600000000>,
946*4882a593Smuzhiyun			<50000000>,
947*4882a593Smuzhiyun			<100000000>,
948*4882a593Smuzhiyun			<125000000>,
949*4882a593Smuzhiyun			<500000000>,
950*4882a593Smuzhiyun			<340000000>,
951*4882a593Smuzhiyun			<300000000>,
952*4882a593Smuzhiyun			<200000000>;
953*4882a593Smuzhiyun	};
954*4882a593Smuzhiyun
955*4882a593Smuzhiyun	ioc_grf: syscon@ff540000 {
956*4882a593Smuzhiyun		compatible = "rockchip,rk3528-ioc-grf", "syscon";
957*4882a593Smuzhiyun		reg = <0x0 0xff540000 0x0 0x40000>;
958*4882a593Smuzhiyun	};
959*4882a593Smuzhiyun
960*4882a593Smuzhiyun	pmu: power-management@ff600000 {
961*4882a593Smuzhiyun		compatible = "rockchip,rk3528-pmu", "syscon", "simple-mfd";
962*4882a593Smuzhiyun		reg = <0x0 0xff600000 0x0 0x2000>;
963*4882a593Smuzhiyun
964*4882a593Smuzhiyun		power: power-controller {
965*4882a593Smuzhiyun			compatible = "rockchip,rk3528-power-controller";
966*4882a593Smuzhiyun			#power-domain-cells = <1>;
967*4882a593Smuzhiyun			#address-cells = <1>;
968*4882a593Smuzhiyun			#size-cells = <0>;
969*4882a593Smuzhiyun			status = "okay";
970*4882a593Smuzhiyun
971*4882a593Smuzhiyun			/* These power domains are grouped by VD_GPU */
972*4882a593Smuzhiyun			pd_gpu@RK3528_PD_GPU {
973*4882a593Smuzhiyun				reg = <RK3528_PD_GPU>;
974*4882a593Smuzhiyun				clocks = <&cru ACLK_GPU_MALI>,
975*4882a593Smuzhiyun					 <&cru PCLK_GPU_ROOT>;
976*4882a593Smuzhiyun				pm_qos = <&qos_gpu_m0>,
977*4882a593Smuzhiyun					 <&qos_gpu_m1>;
978*4882a593Smuzhiyun			};
979*4882a593Smuzhiyun			/* These power domains are grouped by VD_LOGIC */
980*4882a593Smuzhiyun			pd_rkvdec@RK3528_PD_RKVDEC {
981*4882a593Smuzhiyun				reg = <RK3528_PD_RKVDEC>;
982*4882a593Smuzhiyun			};
983*4882a593Smuzhiyun			pd_rkvenc@RK3528_PD_RKVENC {
984*4882a593Smuzhiyun				reg = <RK3528_PD_RKVENC>;
985*4882a593Smuzhiyun			};
986*4882a593Smuzhiyun			pd_vo@RK3528_PD_VO {
987*4882a593Smuzhiyun				reg = <RK3528_PD_VO>;
988*4882a593Smuzhiyun			};
989*4882a593Smuzhiyun			pd_vpu@RK3528_PD_VPU {
990*4882a593Smuzhiyun				reg = <RK3528_PD_VPU>;
991*4882a593Smuzhiyun			};
992*4882a593Smuzhiyun		};
993*4882a593Smuzhiyun	};
994*4882a593Smuzhiyun
995*4882a593Smuzhiyun	mailbox: mailbox@ff630000 {
996*4882a593Smuzhiyun		compatible = "rockchip,rk3528-mailbox",
997*4882a593Smuzhiyun			     "rockchip,rk3368-mailbox";
998*4882a593Smuzhiyun		reg = <0x0 0xff630000 0x0 0x200>;
999*4882a593Smuzhiyun		interrupts = <GIC_SPI 60 IRQ_TYPE_LEVEL_HIGH>;
1000*4882a593Smuzhiyun		clocks = <&cru PCLK_PMU_MAILBOX>;
1001*4882a593Smuzhiyun		clock-names = "pclk_mailbox";
1002*4882a593Smuzhiyun		#mbox-cells = <1>;
1003*4882a593Smuzhiyun		status = "disabled";
1004*4882a593Smuzhiyun	};
1005*4882a593Smuzhiyun
1006*4882a593Smuzhiyun	gpu: gpu@ff700000 {
1007*4882a593Smuzhiyun		compatible = "arm,mali-450";
1008*4882a593Smuzhiyun		reg = <0x0 0xff700000 0x0 0x40000>;
1009*4882a593Smuzhiyun
1010*4882a593Smuzhiyun		interrupts = <GIC_SPI 88 IRQ_TYPE_LEVEL_HIGH>,
1011*4882a593Smuzhiyun			     <GIC_SPI 89 IRQ_TYPE_LEVEL_HIGH>,
1012*4882a593Smuzhiyun			     <GIC_SPI 86 IRQ_TYPE_LEVEL_HIGH>,
1013*4882a593Smuzhiyun			     <GIC_SPI 92 IRQ_TYPE_LEVEL_HIGH>,
1014*4882a593Smuzhiyun			     <GIC_SPI 93 IRQ_TYPE_LEVEL_HIGH>,
1015*4882a593Smuzhiyun			     <GIC_SPI 90 IRQ_TYPE_LEVEL_HIGH>,
1016*4882a593Smuzhiyun			     <GIC_SPI 91 IRQ_TYPE_LEVEL_HIGH>;
1017*4882a593Smuzhiyun		interrupt-names = "Mali_GP_IRQ",
1018*4882a593Smuzhiyun				  "Mali_GP_MMU_IRQ",
1019*4882a593Smuzhiyun				  "IRQPP",
1020*4882a593Smuzhiyun				  "Mali_PP0_IRQ",
1021*4882a593Smuzhiyun				  "Mali_PP0_MMU_IRQ",
1022*4882a593Smuzhiyun				  "Mali_PP1_IRQ",
1023*4882a593Smuzhiyun				  "Mali_PP1_MMU_IRQ";
1024*4882a593Smuzhiyun		clocks = <&scmi_clk SCMI_CLK_GPU>, <&cru ACLK_GPU_MALI>,
1025*4882a593Smuzhiyun			 <&cru PCLK_GPU_ROOT>;
1026*4882a593Smuzhiyun		clock-names = "clk_mali", "aclk_gpu_mali", "pclk_gpu";
1027*4882a593Smuzhiyun		assigned-clocks = <&scmi_clk SCMI_CLK_GPU>;
1028*4882a593Smuzhiyun		assigned-clock-rates = <300000000>;
1029*4882a593Smuzhiyun		power-domains = <&power RK3528_PD_GPU>;
1030*4882a593Smuzhiyun		operating-points-v2 = <&gpu_opp_table>;
1031*4882a593Smuzhiyun		#cooling-cells = <2>;
1032*4882a593Smuzhiyun		rockchip,grf = <&grf>;
1033*4882a593Smuzhiyun		status = "disabled";
1034*4882a593Smuzhiyun
1035*4882a593Smuzhiyun		gpu_power_model: power-model {
1036*4882a593Smuzhiyun			compatible = "simple-power-model";
1037*4882a593Smuzhiyun			leakage-range= <1 3>;
1038*4882a593Smuzhiyun			ls = <(-15658) 67354 0>;
1039*4882a593Smuzhiyun			static-coefficient = <10000>;
1040*4882a593Smuzhiyun			dynamic-coefficient = <724>;
1041*4882a593Smuzhiyun			ts = <3156546 120154 (-2506) 39>;
1042*4882a593Smuzhiyun			thermal-zone = "soc-thermal";
1043*4882a593Smuzhiyun		};
1044*4882a593Smuzhiyun	};
1045*4882a593Smuzhiyun
1046*4882a593Smuzhiyun	gpu_opp_table: gpu-opp-table {
1047*4882a593Smuzhiyun		compatible = "operating-points-v2";
1048*4882a593Smuzhiyun
1049*4882a593Smuzhiyun		mbist-vmin = <825000 925000>;
1050*4882a593Smuzhiyun		nvmem-cells = <&gpu_leakage>, <&gpu_opp_info>, <&gpu_mbist_vmin>;
1051*4882a593Smuzhiyun		nvmem-cell-names = "leakage", "opp-info", "mbist-vmin";
1052*4882a593Smuzhiyun
1053*4882a593Smuzhiyun		rockchip,pvtm-voltage-sel = <
1054*4882a593Smuzhiyun			0	750	0
1055*4882a593Smuzhiyun			751	770	1
1056*4882a593Smuzhiyun			771	790	2
1057*4882a593Smuzhiyun			791	810	3
1058*4882a593Smuzhiyun			811	830	4
1059*4882a593Smuzhiyun			831	850	5
1060*4882a593Smuzhiyun			851	870	6
1061*4882a593Smuzhiyun			871	890	7
1062*4882a593Smuzhiyun			891	9999	8
1063*4882a593Smuzhiyun		>;
1064*4882a593Smuzhiyun		rockchip,pvtm-pvtpll;
1065*4882a593Smuzhiyun		rockchip,pvtm-offset = <0x10018>;
1066*4882a593Smuzhiyun		rockchip,pvtm-sample-time = <1100>;
1067*4882a593Smuzhiyun		rockchip,pvtm-freq = <800000>;
1068*4882a593Smuzhiyun		rockchip,pvtm-volt = <900000>;
1069*4882a593Smuzhiyun		rockchip,pvtm-ref-temp = <40>;
1070*4882a593Smuzhiyun		rockchip,pvtm-temp-prop = <0 0>;
1071*4882a593Smuzhiyun		rockchip,pvtm-thermal-zone = "soc-thermal";
1072*4882a593Smuzhiyun		rockchip,grf = <&grf>;
1073*4882a593Smuzhiyun
1074*4882a593Smuzhiyun		opp-300000000 {
1075*4882a593Smuzhiyun			opp-hz = /bits/ 64 <300000000>;
1076*4882a593Smuzhiyun			opp-microvolt = <875000 875000 1000000>;
1077*4882a593Smuzhiyun			opp-microvolt-L5 = <850000 850000 1000000>;
1078*4882a593Smuzhiyun			opp-microvolt-L6 = <837500 837500 1000000>;
1079*4882a593Smuzhiyun			opp-microvolt-L7 = <825000 825000 1000000>;
1080*4882a593Smuzhiyun			opp-microvolt-L8 = <825000 825000 1000000>;
1081*4882a593Smuzhiyun		};
1082*4882a593Smuzhiyun		opp-500000000 {
1083*4882a593Smuzhiyun			opp-hz = /bits/ 64 <500000000>;
1084*4882a593Smuzhiyun			opp-microvolt = <875000 875000 1000000>;
1085*4882a593Smuzhiyun			opp-microvolt-L5 = <850000 850000 1000000>;
1086*4882a593Smuzhiyun			opp-microvolt-L6 = <837500 837500 1000000>;
1087*4882a593Smuzhiyun			opp-microvolt-L7 = <825000 825000 1000000>;
1088*4882a593Smuzhiyun			opp-microvolt-L8 = <825000 825000 1000000>;
1089*4882a593Smuzhiyun		};
1090*4882a593Smuzhiyun		opp-600000000 {
1091*4882a593Smuzhiyun			opp-hz = /bits/ 64 <600000000>;
1092*4882a593Smuzhiyun			opp-microvolt = <875000 875000 1000000>;
1093*4882a593Smuzhiyun			opp-microvolt-L5 = <850000 850000 1000000>;
1094*4882a593Smuzhiyun			opp-microvolt-L6 = <837500 837500 1000000>;
1095*4882a593Smuzhiyun			opp-microvolt-L7 = <825000 825000 1000000>;
1096*4882a593Smuzhiyun			opp-microvolt-L8 = <825000 825000 1000000>;
1097*4882a593Smuzhiyun		};
1098*4882a593Smuzhiyun		opp-700000000 {
1099*4882a593Smuzhiyun			opp-hz = /bits/ 64 <700000000>;
1100*4882a593Smuzhiyun			opp-microvolt = <900000 900000 1000000>;
1101*4882a593Smuzhiyun			opp-microvolt-L1 = <887500 887500 1000000>;
1102*4882a593Smuzhiyun			opp-microvolt-L2 = <875000 875000 1000000>;
1103*4882a593Smuzhiyun			opp-microvolt-L3 = <875000 875000 1000000>;
1104*4882a593Smuzhiyun			opp-microvolt-L4 = <875000 875000 1000000>;
1105*4882a593Smuzhiyun			opp-microvolt-L5 = <850000 850000 1000000>;
1106*4882a593Smuzhiyun			opp-microvolt-L6 = <837500 837500 1000000>;
1107*4882a593Smuzhiyun			opp-microvolt-L7 = <825000 825000 1000000>;
1108*4882a593Smuzhiyun			opp-microvolt-L8 = <825000 825000 1000000>;
1109*4882a593Smuzhiyun			clock-latency-ns = <40000>;
1110*4882a593Smuzhiyun		};
1111*4882a593Smuzhiyun		opp-800000000 {
1112*4882a593Smuzhiyun			opp-hz = /bits/ 64 <800000000>;
1113*4882a593Smuzhiyun			opp-microvolt = <950000 950000 1000000>;
1114*4882a593Smuzhiyun			opp-microvolt-L1 = <937500 937500 1000000>;
1115*4882a593Smuzhiyun			opp-microvolt-L2 = <925000 925000 1000000>;
1116*4882a593Smuzhiyun			opp-microvolt-L3 = <912500 912500 1000000>;
1117*4882a593Smuzhiyun			opp-microvolt-L4 = <900000 900000 1000000>;
1118*4882a593Smuzhiyun			opp-microvolt-L5 = <887500 887500 1000000>;
1119*4882a593Smuzhiyun			opp-microvolt-L6 = <875000 875000 1000000>;
1120*4882a593Smuzhiyun			opp-microvolt-L7 = <862500 862500 1000000>;
1121*4882a593Smuzhiyun			opp-microvolt-L8 = <850000 850000 1000000>;
1122*4882a593Smuzhiyun			clock-latency-ns = <40000>;
1123*4882a593Smuzhiyun		};
1124*4882a593Smuzhiyun	};
1125*4882a593Smuzhiyun
1126*4882a593Smuzhiyun	gpu_bus: gpu-bus {
1127*4882a593Smuzhiyun		compatible = "rockchip,rk3528-bus";
1128*4882a593Smuzhiyun		rockchip,busfreq-policy = "clkfreq";
1129*4882a593Smuzhiyun		clocks = <&scmi_clk SCMI_CLK_GPU>;
1130*4882a593Smuzhiyun		clock-names = "bus";
1131*4882a593Smuzhiyun		operating-points-v2 = <&gpu_bus_opp_table>;
1132*4882a593Smuzhiyun		status = "disabled";
1133*4882a593Smuzhiyun	};
1134*4882a593Smuzhiyun
1135*4882a593Smuzhiyun	gpu_bus_opp_table: gpu-bus-opp-table {
1136*4882a593Smuzhiyun		compatible = "operating-points-v2";
1137*4882a593Smuzhiyun
1138*4882a593Smuzhiyun		nvmem-cells = <&log_leakage>;
1139*4882a593Smuzhiyun		nvmem-cell-names = "leakage";
1140*4882a593Smuzhiyun
1141*4882a593Smuzhiyun		rockchip,leakage-voltage-sel = <
1142*4882a593Smuzhiyun			1   22   0
1143*4882a593Smuzhiyun			23  254  1
1144*4882a593Smuzhiyun		>;
1145*4882a593Smuzhiyun
1146*4882a593Smuzhiyun		opp-700000000 {
1147*4882a593Smuzhiyun			opp-hz = /bits/ 64 <700000000>;
1148*4882a593Smuzhiyun			opp-microvolt = <850000 850000 1000000>;
1149*4882a593Smuzhiyun		};
1150*4882a593Smuzhiyun		opp-800000000 {
1151*4882a593Smuzhiyun			opp-hz = /bits/ 64 <800000000>;
1152*4882a593Smuzhiyun			opp-microvolt = <875000 875000 1000000>;
1153*4882a593Smuzhiyun			opp-microvolt-L1 = <850000 850000 1000000>;
1154*4882a593Smuzhiyun		};
1155*4882a593Smuzhiyun	};
1156*4882a593Smuzhiyun
1157*4882a593Smuzhiyun	rkvdec: rkvdec@ff740100 {
1158*4882a593Smuzhiyun		compatible = "rockchip,rkv-decoder-rk3528", "rockchip,rkv-decoder-v2";
1159*4882a593Smuzhiyun		reg = <0x0 0xff740100 0x0 0x400>, <0x0 0xff740000 0x0 0x100>;
1160*4882a593Smuzhiyun		reg-names = "regs", "link";
1161*4882a593Smuzhiyun		interrupts = <GIC_SPI 94 IRQ_TYPE_LEVEL_HIGH>;
1162*4882a593Smuzhiyun		interrupt-names = "irq_dec";
1163*4882a593Smuzhiyun		clocks = <&cru ACLK_RKVDEC>, <&cru HCLK_RKVDEC>, <&cru CLK_HEVC_CA_RKVDEC>;
1164*4882a593Smuzhiyun		clock-names = "aclk_vcodec", "hclk_vcodec","clk_hevc_cabac";
1165*4882a593Smuzhiyun		rockchip,normal-rates = <340000000>, <0>, <600000000>;
1166*4882a593Smuzhiyun		assigned-clocks = <&cru ACLK_RKVDEC>, <&cru CLK_HEVC_CA_RKVDEC>;
1167*4882a593Smuzhiyun		assigned-clock-rates = <340000000>, <600000000>;
1168*4882a593Smuzhiyun		resets = <&cru SRST_ARESETN_RKVDEC>, <&cru SRST_HRESETN_RKVDEC>,
1169*4882a593Smuzhiyun			 <&cru SRST_RESETN_HEVC_CA_RKVDEC>;
1170*4882a593Smuzhiyun		reset-names = "video_a", "video_h", "video_hevc_cabac";
1171*4882a593Smuzhiyun		iommus = <&rkvdec_mmu>;
1172*4882a593Smuzhiyun		rockchip,srv = <&mpp_srv>;
1173*4882a593Smuzhiyun		rockchip,taskqueue-node = <0>;
1174*4882a593Smuzhiyun		rockchip,resetgroup-node = <0>;
1175*4882a593Smuzhiyun		rockchip,task-capacity = <16>;
1176*4882a593Smuzhiyun		rockchip,sram = <&rkvdec_sram>;
1177*4882a593Smuzhiyun		/* rcb_iova: start and size */
1178*4882a593Smuzhiyun		rockchip,rcb-iova = <0x10000000 65536>;
1179*4882a593Smuzhiyun		rockchip,rcb-min-width = <512>;
1180*4882a593Smuzhiyun		status = "disabled";
1181*4882a593Smuzhiyun	};
1182*4882a593Smuzhiyun
1183*4882a593Smuzhiyun	rkvdec_mmu: iommu@ff740800 {
1184*4882a593Smuzhiyun		compatible = "rockchip,iommu-v2";
1185*4882a593Smuzhiyun		reg = <0x0 0xff740800 0x0 0x40>, <0x0 0xff740900 0x0 0x40>;
1186*4882a593Smuzhiyun		interrupts = <GIC_SPI 95 IRQ_TYPE_LEVEL_HIGH>;
1187*4882a593Smuzhiyun		interrupt-names = "rkvdec_mmu";
1188*4882a593Smuzhiyun		clocks = <&cru ACLK_RKVDEC>, <&cru HCLK_RKVDEC>, <&cru CLK_HEVC_CA_RKVDEC>;
1189*4882a593Smuzhiyun		clock-names = "aclk", "iface", "clk_hevc_cabac";
1190*4882a593Smuzhiyun		#iommu-cells = <0>;
1191*4882a593Smuzhiyun		rockchip,shootdown-entire;
1192*4882a593Smuzhiyun		status = "disabled";
1193*4882a593Smuzhiyun	};
1194*4882a593Smuzhiyun
1195*4882a593Smuzhiyun	rkvenc: rkvenc@ff780000 {
1196*4882a593Smuzhiyun		compatible = "rockchip,rkv-encoder-rk3528", "rockchip,rkv-encoder-v2";
1197*4882a593Smuzhiyun		reg = <0x0 0xff780000 0x0 0x6000>;
1198*4882a593Smuzhiyun		interrupts = <GIC_SPI 97 IRQ_TYPE_LEVEL_HIGH>;
1199*4882a593Smuzhiyun		interrupt-names = "irq_rkvenc";
1200*4882a593Smuzhiyun		clocks = <&cru ACLK_RKVENC>, <&cru HCLK_RKVENC>, <&cru CLK_CORE_RKVENC>;
1201*4882a593Smuzhiyun		clock-names = "aclk_vcodec", "hclk_vcodec", "clk_core";
1202*4882a593Smuzhiyun		rockchip,normal-rates = <300000000>, <0>, <300000000>;
1203*4882a593Smuzhiyun		resets = <&cru SRST_ARESETN_RKVENC>, <&cru SRST_HRESETN_RKVENC>,
1204*4882a593Smuzhiyun			 <&cru SRST_RESETN_CORE_RKVENC>;
1205*4882a593Smuzhiyun		reset-names = "video_a", "video_h", "video_core";
1206*4882a593Smuzhiyun		assigned-clocks = <&cru ACLK_RKVENC>, <&cru CLK_CORE_RKVENC>;
1207*4882a593Smuzhiyun		assigned-clock-rates = <300000000>, <300000000>;
1208*4882a593Smuzhiyun		iommus = <&rkvenc_mmu>;
1209*4882a593Smuzhiyun		rockchip,srv = <&mpp_srv>;
1210*4882a593Smuzhiyun		rockchip,grf = <&grf>;
1211*4882a593Smuzhiyun		rockchip,grf-mem-offset = <0x20010>;
1212*4882a593Smuzhiyun		rockchip,grf-mem-values = <0x00000021>, <0xffff0021>;
1213*4882a593Smuzhiyun		rockchip,taskqueue-node = <1>;
1214*4882a593Smuzhiyun		rockchip,resetgroup-node = <1>;
1215*4882a593Smuzhiyun		status = "disabled";
1216*4882a593Smuzhiyun	};
1217*4882a593Smuzhiyun
1218*4882a593Smuzhiyun	rkvenc_mmu: iommu@ff78f000 {
1219*4882a593Smuzhiyun		compatible = "rockchip,iommu-v2";
1220*4882a593Smuzhiyun		reg = <0x0 0xff78f000 0x0 0x40>;
1221*4882a593Smuzhiyun		interrupts = <GIC_SPI 96 IRQ_TYPE_LEVEL_HIGH>;
1222*4882a593Smuzhiyun		interrupt-names = "rkvenc_mmu";
1223*4882a593Smuzhiyun		clocks = <&cru ACLK_RKVENC>, <&cru HCLK_RKVENC>;
1224*4882a593Smuzhiyun		clock-names = "aclk", "iface";
1225*4882a593Smuzhiyun		#iommu-cells = <0>;
1226*4882a593Smuzhiyun		rockchip,shootdown-entire;
1227*4882a593Smuzhiyun		status = "disabled";
1228*4882a593Smuzhiyun	};
1229*4882a593Smuzhiyun
1230*4882a593Smuzhiyun	vdpu: vdpu@ff7c0400 {
1231*4882a593Smuzhiyun		compatible = "rockchip,vpu-decoder-v2";
1232*4882a593Smuzhiyun		reg = <0x0 0xff7c0400 0x0 0x400>;
1233*4882a593Smuzhiyun		interrupts = <GIC_SPI 98 IRQ_TYPE_LEVEL_HIGH>;
1234*4882a593Smuzhiyun		interrupt-names = "irq_dec";
1235*4882a593Smuzhiyun		clocks = <&cru ACLK_VPU>, <&cru HCLK_VPU>;
1236*4882a593Smuzhiyun		clock-names = "aclk_vcodec", "hclk_vcodec";
1237*4882a593Smuzhiyun		rockchip,normal-rates = <300000000>, <0>;
1238*4882a593Smuzhiyun		assigned-clocks = <&cru ACLK_VPU>;
1239*4882a593Smuzhiyun		assigned-clock-rates = <300000000>;
1240*4882a593Smuzhiyun		resets = <&cru SRST_ARESETN_VPU>, <&cru SRST_HRESETN_VPU>;
1241*4882a593Smuzhiyun		reset-names = "shared_video_a", "shared_video_h";
1242*4882a593Smuzhiyun		iommus = <&vdpu_mmu>;
1243*4882a593Smuzhiyun		rockchip,srv = <&mpp_srv>;
1244*4882a593Smuzhiyun		rockchip,grf = <&grf>;
1245*4882a593Smuzhiyun		rockchip,grf-mem-offset = <0x40034>;
1246*4882a593Smuzhiyun		rockchip,grf-mem-values = <0x0f040000>, <0x0f040f04>;
1247*4882a593Smuzhiyun		rockchip,taskqueue-node = <2>;
1248*4882a593Smuzhiyun		rockchip,resetgroup-node = <2>;
1249*4882a593Smuzhiyun		rockchip,disable-auto-freq;
1250*4882a593Smuzhiyun		status = "disabled";
1251*4882a593Smuzhiyun	};
1252*4882a593Smuzhiyun
1253*4882a593Smuzhiyun	vdpu_mmu: iommu@ff7c0800 {
1254*4882a593Smuzhiyun		compatible = "rockchip,iommu-v2";
1255*4882a593Smuzhiyun		reg = <0x0 0xff7c0800 0x0 0x40>;
1256*4882a593Smuzhiyun		interrupts = <GIC_SPI 99 IRQ_TYPE_LEVEL_HIGH>;
1257*4882a593Smuzhiyun		interrupt-names = "vdpu_mmu";
1258*4882a593Smuzhiyun		clock-names = "aclk", "iface";
1259*4882a593Smuzhiyun		clocks = <&cru ACLK_VPU>, <&cru HCLK_VPU>;
1260*4882a593Smuzhiyun		#iommu-cells = <0>;
1261*4882a593Smuzhiyun		rockchip,shootdown-entire;
1262*4882a593Smuzhiyun		status = "disabled";
1263*4882a593Smuzhiyun	};
1264*4882a593Smuzhiyun
1265*4882a593Smuzhiyun	avsd: avsd_plus@ff7c1000 {
1266*4882a593Smuzhiyun		compatible = "rockchip,avs-plus-decoder";
1267*4882a593Smuzhiyun		reg = <0x0 0xff7c1000 0x0 0x200>;
1268*4882a593Smuzhiyun		interrupts = <GIC_SPI 98 IRQ_TYPE_LEVEL_HIGH>;
1269*4882a593Smuzhiyun		interrupt-names = "irq_dec";
1270*4882a593Smuzhiyun		clocks = <&cru ACLK_VPU>, <&cru HCLK_VPU>;
1271*4882a593Smuzhiyun		clock-names = "aclk_vcodec", "hclk_vcodec";
1272*4882a593Smuzhiyun		rockchip,normal-rates = <300000000>, <0>;
1273*4882a593Smuzhiyun		assigned-clocks = <&cru ACLK_VPU>;
1274*4882a593Smuzhiyun		assigned-clock-rates = <300000000>;
1275*4882a593Smuzhiyun		resets = <&cru SRST_ARESETN_VPU>, <&cru SRST_HRESETN_VPU>;
1276*4882a593Smuzhiyun		reset-names = "shared_video_a", "shared_video_h";
1277*4882a593Smuzhiyun		iommus = <&vdpu_mmu>;
1278*4882a593Smuzhiyun		rockchip,srv = <&mpp_srv>;
1279*4882a593Smuzhiyun		rockchip,taskqueue-node = <2>;
1280*4882a593Smuzhiyun		rockchip,resetgroup-node = <2>;
1281*4882a593Smuzhiyun		rockchip,disable-auto-freq;
1282*4882a593Smuzhiyun		status = "disabled";
1283*4882a593Smuzhiyun	};
1284*4882a593Smuzhiyun
1285*4882a593Smuzhiyun	vop: vop@ff840000 {
1286*4882a593Smuzhiyun		compatible = "rockchip,rk3528-vop";
1287*4882a593Smuzhiyun		reg = <0x0 0xff840000 0x0 0x3000>,
1288*4882a593Smuzhiyun		      <0x0 0xff845000 0x0 0x1000>,
1289*4882a593Smuzhiyun		      <0x0 0xff846400 0x0 0x800>;
1290*4882a593Smuzhiyun		reg-names = "regs",
1291*4882a593Smuzhiyun			    "gamma_lut",
1292*4882a593Smuzhiyun			    "acm_regs";
1293*4882a593Smuzhiyun		interrupts = <GIC_SPI 109 IRQ_TYPE_LEVEL_HIGH>;
1294*4882a593Smuzhiyun		clocks = <&cru ACLK_VOP>,
1295*4882a593Smuzhiyun			 <&cru HCLK_VOP>,
1296*4882a593Smuzhiyun			 <&cru DCLK_VOP0>,
1297*4882a593Smuzhiyun			 <&cru DCLK_VOP1>;
1298*4882a593Smuzhiyun		clock-names = "aclk_vop",
1299*4882a593Smuzhiyun			      "hclk_vop",
1300*4882a593Smuzhiyun			      "dclk_vp0",
1301*4882a593Smuzhiyun			      "dclk_vp1";
1302*4882a593Smuzhiyun		assigned-clocks = <&cru DCLK_VOP0>;
1303*4882a593Smuzhiyun		assigned-clock-parents = <&inno_hdmiphy_clk>;
1304*4882a593Smuzhiyun		iommus = <&vop_mmu>;
1305*4882a593Smuzhiyun		rockchip,grf = <&grf>;
1306*4882a593Smuzhiyun		status = "disabled";
1307*4882a593Smuzhiyun
1308*4882a593Smuzhiyun		vop_out: ports {
1309*4882a593Smuzhiyun			#address-cells = <1>;
1310*4882a593Smuzhiyun			#size-cells = <0>;
1311*4882a593Smuzhiyun
1312*4882a593Smuzhiyun			port@0 {
1313*4882a593Smuzhiyun				#address-cells = <1>;
1314*4882a593Smuzhiyun				#size-cells = <0>;
1315*4882a593Smuzhiyun				reg = <0>;
1316*4882a593Smuzhiyun
1317*4882a593Smuzhiyun				vp0_out_hdmi: endpoint@0 {
1318*4882a593Smuzhiyun					reg = <0>;
1319*4882a593Smuzhiyun					remote-endpoint = <&hdmi_in_vp0>;
1320*4882a593Smuzhiyun				};
1321*4882a593Smuzhiyun			};
1322*4882a593Smuzhiyun
1323*4882a593Smuzhiyun			port@1 {
1324*4882a593Smuzhiyun				#address-cells = <1>;
1325*4882a593Smuzhiyun				#size-cells = <0>;
1326*4882a593Smuzhiyun				reg = <1>;
1327*4882a593Smuzhiyun
1328*4882a593Smuzhiyun				vp1_out_tve: endpoint@0 {
1329*4882a593Smuzhiyun					reg = <0>;
1330*4882a593Smuzhiyun					remote-endpoint = <&tve_in_vp1>;
1331*4882a593Smuzhiyun				};
1332*4882a593Smuzhiyun			};
1333*4882a593Smuzhiyun		};
1334*4882a593Smuzhiyun	};
1335*4882a593Smuzhiyun
1336*4882a593Smuzhiyun	vop_mmu: iommu@ff847e00 {
1337*4882a593Smuzhiyun		compatible = "rockchip,iommu-v2";
1338*4882a593Smuzhiyun		reg = <0x0 0xff847e00 0x0 0x100>;
1339*4882a593Smuzhiyun		interrupts = <GIC_SPI 109 IRQ_TYPE_LEVEL_HIGH>;
1340*4882a593Smuzhiyun		interrupt-names = "vop_mmu";
1341*4882a593Smuzhiyun		clocks = <&cru ACLK_VOP>, <&cru HCLK_VOP>;
1342*4882a593Smuzhiyun		clock-names = "aclk", "iface";
1343*4882a593Smuzhiyun		#iommu-cells = <0>;
1344*4882a593Smuzhiyun		rockchip,disable-device-link-resume;
1345*4882a593Smuzhiyun		rockchip,shootdown-entire;
1346*4882a593Smuzhiyun		status = "disabled";
1347*4882a593Smuzhiyun	};
1348*4882a593Smuzhiyun
1349*4882a593Smuzhiyun	rga2: rga@ff850000 {
1350*4882a593Smuzhiyun		compatible = "rockchip,rga2_core0";
1351*4882a593Smuzhiyun		reg = <0x0 0xff850000 0x0 0x1000>;
1352*4882a593Smuzhiyun		interrupts = <GIC_SPI 105 IRQ_TYPE_LEVEL_HIGH>;
1353*4882a593Smuzhiyun		interrupt-names = "rga2_irq";
1354*4882a593Smuzhiyun		clocks = <&cru ACLK_RGA2E>, <&cru HCLK_RGA2E>, <&cru CLK_CORE_RGA2E>;
1355*4882a593Smuzhiyun		clock-names = "aclk_rga2", "hclk_rga2", "clk_rga2";
1356*4882a593Smuzhiyun		iommus = <&rga2_mmu>;
1357*4882a593Smuzhiyun		rockchip,grf = <&grf>;
1358*4882a593Smuzhiyun		rockchip,grf-offset = <0x600e0>;
1359*4882a593Smuzhiyun		rockchip,grf-values = <0x0ff10000>, <0x0ff10ff1>;
1360*4882a593Smuzhiyun		status = "disabled";
1361*4882a593Smuzhiyun	};
1362*4882a593Smuzhiyun
1363*4882a593Smuzhiyun	rga2_mmu: iommu@ff850f00 {
1364*4882a593Smuzhiyun		compatible = "rockchip,iommu-v2";
1365*4882a593Smuzhiyun		reg = <0x0 0xff850f00 0x0 0x100>;
1366*4882a593Smuzhiyun		interrupts = <GIC_SPI 105 IRQ_TYPE_LEVEL_HIGH>;
1367*4882a593Smuzhiyun		interrupt-names = "rga2_mmu";
1368*4882a593Smuzhiyun		clocks = <&cru ACLK_RGA2E>, <&cru HCLK_RGA2E>;
1369*4882a593Smuzhiyun		clock-names = "aclk", "iface";
1370*4882a593Smuzhiyun		#iommu-cells = <0>;
1371*4882a593Smuzhiyun		status = "disabled";
1372*4882a593Smuzhiyun	};
1373*4882a593Smuzhiyun
1374*4882a593Smuzhiyun	iep: iep@ff860000 {
1375*4882a593Smuzhiyun		compatible = "rockchip,iep-v2";
1376*4882a593Smuzhiyun		reg = <0x0 0xff860000 0x0 0x500>;
1377*4882a593Smuzhiyun		interrupts = <GIC_SPI 106 IRQ_TYPE_LEVEL_HIGH>;
1378*4882a593Smuzhiyun		clocks = <&cru ACLK_VDPP>, <&cru HCLK_VDPP>, <&cru CLK_CORE_VDPP>;
1379*4882a593Smuzhiyun		clock-names = "aclk", "hclk", "sclk";
1380*4882a593Smuzhiyun		rockchip,normal-rates = <340000000>, <0>, <340000000>;
1381*4882a593Smuzhiyun		assigned-clocks = <&cru ACLK_VDPP>, <&cru CLK_CORE_VDPP>;
1382*4882a593Smuzhiyun		assigned-clock-rates = <340000000>, <340000000>;
1383*4882a593Smuzhiyun		resets = <&cru SRST_ARESETN_VDPP>, <&cru SRST_HRESETN_VDPP>,
1384*4882a593Smuzhiyun			 <&cru SRST_RESETN_CORE_VDPP>;
1385*4882a593Smuzhiyun		reset-names = "shared_rst_a", "shared_rst_h", "shared_rst_s";
1386*4882a593Smuzhiyun		rockchip,srv = <&mpp_srv>;
1387*4882a593Smuzhiyun		rockchip,taskqueue-node = <3>;
1388*4882a593Smuzhiyun		rockchip,resetgroup-node = <3>;
1389*4882a593Smuzhiyun		iommus = <&iep_mmu>;
1390*4882a593Smuzhiyun		status = "disabled";
1391*4882a593Smuzhiyun	};
1392*4882a593Smuzhiyun
1393*4882a593Smuzhiyun	iep_mmu: iommu@ff860800 {
1394*4882a593Smuzhiyun		compatible = "rockchip,iommu-v2";
1395*4882a593Smuzhiyun		reg = <0x0 0xff860800 0x0 0x100>;
1396*4882a593Smuzhiyun		interrupts = <GIC_SPI 106 IRQ_TYPE_LEVEL_HIGH>;
1397*4882a593Smuzhiyun		interrupt-names = "iep_mmu";
1398*4882a593Smuzhiyun		clocks = <&cru ACLK_VDPP>, <&cru HCLK_VDPP>;
1399*4882a593Smuzhiyun		clock-names = "aclk", "iface";
1400*4882a593Smuzhiyun		#iommu-cells = <0>;
1401*4882a593Smuzhiyun		rockchip,shootdown-entire;
1402*4882a593Smuzhiyun		status = "disabled";
1403*4882a593Smuzhiyun	};
1404*4882a593Smuzhiyun
1405*4882a593Smuzhiyun	vdpp: vdpp@ff861000 {
1406*4882a593Smuzhiyun		compatible = "rockchip,vdpp-v1";
1407*4882a593Smuzhiyun		reg = <0x0 0xff861000 0x0 0x100>,  <0x0 0xff862000 0x0 0x900>;
1408*4882a593Smuzhiyun		reg-names = "vdpp_regs", "zme_regs";
1409*4882a593Smuzhiyun		interrupts = <GIC_SPI 106 IRQ_TYPE_LEVEL_HIGH>;
1410*4882a593Smuzhiyun		clocks = <&cru ACLK_VDPP>, <&cru HCLK_VDPP>, <&cru CLK_CORE_VDPP>;
1411*4882a593Smuzhiyun		clock-names = "aclk", "hclk", "sclk";
1412*4882a593Smuzhiyun		rockchip,normal-rates = <340000000>, <0>, <340000000>;
1413*4882a593Smuzhiyun		assigned-clocks = <&cru ACLK_VDPP>, <&cru CLK_CORE_VDPP>;
1414*4882a593Smuzhiyun		assigned-clock-rates = <340000000>, <340000000>;
1415*4882a593Smuzhiyun		resets = <&cru SRST_ARESETN_VDPP>, <&cru SRST_HRESETN_VDPP>,
1416*4882a593Smuzhiyun			 <&cru SRST_RESETN_CORE_VDPP>;
1417*4882a593Smuzhiyun		reset-names = "shared_rst_a", "shared_rst_h", "shared_rst_s";
1418*4882a593Smuzhiyun		rockchip,srv = <&mpp_srv>;
1419*4882a593Smuzhiyun		rockchip,grf = <&grf>;
1420*4882a593Smuzhiyun		rockchip,grf-mem-offset = <0x600e0>;
1421*4882a593Smuzhiyun		rockchip,grf-mem-values = <0xf0040000>, <0xf004f004>;
1422*4882a593Smuzhiyun		rockchip,taskqueue-node = <3>;
1423*4882a593Smuzhiyun		rockchip,resetgroup-node = <3>;
1424*4882a593Smuzhiyun		rockchip,disable-auto-freq;
1425*4882a593Smuzhiyun		iommus = <&iep_mmu>;
1426*4882a593Smuzhiyun		status = "disabled";
1427*4882a593Smuzhiyun	};
1428*4882a593Smuzhiyun
1429*4882a593Smuzhiyun	jpegd: jpegd@ff870000 {
1430*4882a593Smuzhiyun		compatible = "rockchip,rkv-jpeg-decoder-v1";
1431*4882a593Smuzhiyun		reg = <0x0 0xff870000 0x0 0x400>;
1432*4882a593Smuzhiyun		interrupts = <GIC_SPI 107 IRQ_TYPE_LEVEL_HIGH>;
1433*4882a593Smuzhiyun		clocks = <&cru ACLK_JPEG_DECODER>, <&cru HCLK_JPEG_DECODER>;
1434*4882a593Smuzhiyun		clock-names = "aclk_vcodec", "hclk_vcodec";
1435*4882a593Smuzhiyun		rockchip,normal-rates = <340000000>, <0>;
1436*4882a593Smuzhiyun		assigned-clocks = <&cru ACLK_JPEG_DECODER>;
1437*4882a593Smuzhiyun		assigned-clock-rates = <340000000>;
1438*4882a593Smuzhiyun		rockchip,disable-auto-freq;
1439*4882a593Smuzhiyun		resets = <&cru SRST_ARESETN_JPEG_DECODER>, <&cru SRST_HRESETN_JPEG_DECODER>;
1440*4882a593Smuzhiyun		reset-names = "video_a", "video_h";
1441*4882a593Smuzhiyun		iommus = <&jpegd_mmu>;
1442*4882a593Smuzhiyun		rockchip,srv = <&mpp_srv>;
1443*4882a593Smuzhiyun		rockchip,taskqueue-node = <4>;
1444*4882a593Smuzhiyun		rockchip,resetgroup-node = <4>;
1445*4882a593Smuzhiyun		status = "disabled";
1446*4882a593Smuzhiyun	};
1447*4882a593Smuzhiyun
1448*4882a593Smuzhiyun	jpegd_mmu: iommu@ff870480 {
1449*4882a593Smuzhiyun		compatible = "rockchip,iommu-v2";
1450*4882a593Smuzhiyun		reg = <0x0 0xff870480 0x0 0x40>;
1451*4882a593Smuzhiyun		interrupts = <GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH>;
1452*4882a593Smuzhiyun		interrupt-names = "jpegd_mmu";
1453*4882a593Smuzhiyun		clock-names = "aclk", "iface";
1454*4882a593Smuzhiyun		clocks = <&cru ACLK_JPEG_DECODER>, <&cru HCLK_JPEG_DECODER>;
1455*4882a593Smuzhiyun		#iommu-cells = <0>;
1456*4882a593Smuzhiyun		rockchip,shootdown-entire;
1457*4882a593Smuzhiyun		status = "disabled";
1458*4882a593Smuzhiyun	};
1459*4882a593Smuzhiyun
1460*4882a593Smuzhiyun	tve: tve@ff880000 {
1461*4882a593Smuzhiyun		compatible = "rockchip,rk3528-tve";
1462*4882a593Smuzhiyun		reg = <0x0 0xff880000 0x0 0x4000>,
1463*4882a593Smuzhiyun		      <0x0 0xffde0000 0x0 0x300>;
1464*4882a593Smuzhiyun		interrupts = <GIC_SPI 112 IRQ_TYPE_LEVEL_HIGH>;
1465*4882a593Smuzhiyun		clocks = <&cru HCLK_CVBS>,
1466*4882a593Smuzhiyun			 <&cru PCLK_VCDCPHY>,
1467*4882a593Smuzhiyun			 <&cru DCLK_CVBS>,
1468*4882a593Smuzhiyun			 <&cru DCLK_4X_CVBS>;
1469*4882a593Smuzhiyun		clock-names = "hclk",
1470*4882a593Smuzhiyun			      "pclk_vdac",
1471*4882a593Smuzhiyun			      "dclk",
1472*4882a593Smuzhiyun			      "dclk_4x";
1473*4882a593Smuzhiyun		rockchip,lumafilter0 = <0x0ff80006>;
1474*4882a593Smuzhiyun		rockchip,lumafilter1 = <0x00090010>;
1475*4882a593Smuzhiyun		rockchip,lumafilter2 = <0x0ffb0fd8>;
1476*4882a593Smuzhiyun		rockchip,lumafilter3 = <0x00080057>;
1477*4882a593Smuzhiyun		rockchip,lumafilter4 = <0x0fef0f64>;
1478*4882a593Smuzhiyun		rockchip,lumafilter5 = <0x0016010a>;
1479*4882a593Smuzhiyun		rockchip,lumafilter6 = <0x0f830df7>;
1480*4882a593Smuzhiyun		rockchip,lumafilter7 = <0x08de055f>;
1481*4882a593Smuzhiyun		rockchip,tve-upsample = <DCLK_UPSAMPLEx4>;
1482*4882a593Smuzhiyun		rockchip,grf = <&grf>;
1483*4882a593Smuzhiyun		nvmem-cells = <&vdac_out_current>, <&test_version>;
1484*4882a593Smuzhiyun		nvmem-cell-names = "out-current", "version";
1485*4882a593Smuzhiyun		status = "disabled";
1486*4882a593Smuzhiyun
1487*4882a593Smuzhiyun		ports {
1488*4882a593Smuzhiyun			#address-cells = <1>;
1489*4882a593Smuzhiyun			#size-cells = <0>;
1490*4882a593Smuzhiyun
1491*4882a593Smuzhiyun			port@0 {
1492*4882a593Smuzhiyun				reg = <0>;
1493*4882a593Smuzhiyun				#address-cells = <1>;
1494*4882a593Smuzhiyun				#size-cells = <0>;
1495*4882a593Smuzhiyun
1496*4882a593Smuzhiyun				tve_in_vp1: endpoint@0 {
1497*4882a593Smuzhiyun					reg = <0>;
1498*4882a593Smuzhiyun					remote-endpoint = <&vp1_out_tve>;
1499*4882a593Smuzhiyun					status = "disabled";
1500*4882a593Smuzhiyun				};
1501*4882a593Smuzhiyun			};
1502*4882a593Smuzhiyun		};
1503*4882a593Smuzhiyun	};
1504*4882a593Smuzhiyun
1505*4882a593Smuzhiyun	hdcp2: hdcp2@ff8c0000 {
1506*4882a593Smuzhiyun		compatible = "rockchip,rk3528-hdmi-hdcp2";
1507*4882a593Smuzhiyun		reg = <0x0 0xff8c0000 0x0 0x2000>;
1508*4882a593Smuzhiyun		interrupts = <GIC_SPI 104 IRQ_TYPE_LEVEL_HIGH>;
1509*4882a593Smuzhiyun		clocks = <&cru ACLK_HDCP>, <&cru PCLK_HDCP>,
1510*4882a593Smuzhiyun			 <&cru HCLK_HDCP>;
1511*4882a593Smuzhiyun		clock-names ="aclk_hdcp2", "pclk_hdcp2", "hdcp2_clk_hdmi";
1512*4882a593Smuzhiyun		status = "disabled";
1513*4882a593Smuzhiyun	};
1514*4882a593Smuzhiyun
1515*4882a593Smuzhiyun	hdmi: hdmi@ff8d0000 {
1516*4882a593Smuzhiyun		compatible = "rockchip,rk3528-dw-hdmi";
1517*4882a593Smuzhiyun		reg = <0x0 0xff8d0000 0x0 0x20000>,
1518*4882a593Smuzhiyun		      <0x0 0xff610000 0x0 0x200>;
1519*4882a593Smuzhiyun		interrupts = <GIC_SPI 102 IRQ_TYPE_LEVEL_HIGH>,
1520*4882a593Smuzhiyun			     <GIC_SPI 103 IRQ_TYPE_LEVEL_HIGH>;
1521*4882a593Smuzhiyun		interrupt-names = "hdmi", "hdmi_wakeup";
1522*4882a593Smuzhiyun		clocks = <&cru PCLK_HDMI>,
1523*4882a593Smuzhiyun			 <&cru CLK_SFR_HDMI>,
1524*4882a593Smuzhiyun			 <&cru CLK_CEC_HDMI>,
1525*4882a593Smuzhiyun			 <&inno_hdmiphy_clk>;
1526*4882a593Smuzhiyun		clock-names = "iahb", "isfr", "cec", "dclk_vp0";
1527*4882a593Smuzhiyun		ddc-i2c-scl-high-time-ns = <9625>;
1528*4882a593Smuzhiyun		ddc-i2c-scl-low-time-ns = <10000>;
1529*4882a593Smuzhiyun		reg-io-width = <4>;
1530*4882a593Smuzhiyun		rockchip,grf = <&grf>;
1531*4882a593Smuzhiyun		pinctrl-names = "default", "idle";
1532*4882a593Smuzhiyun		pinctrl-0 = <&hdmi_pins>;
1533*4882a593Smuzhiyun		pinctrl-1 = <&hdmi_pins_idle>;
1534*4882a593Smuzhiyun		phys = <&hdmiphy>;
1535*4882a593Smuzhiyun		phy-names = "hdmi";
1536*4882a593Smuzhiyun		#sound-dai-cells = <0>;
1537*4882a593Smuzhiyun		hpd-gpios = <&gpio0 RK_PA2 GPIO_ACTIVE_HIGH>;
1538*4882a593Smuzhiyun		status = "disabled";
1539*4882a593Smuzhiyun
1540*4882a593Smuzhiyun		ports {
1541*4882a593Smuzhiyun			#address-cells = <1>;
1542*4882a593Smuzhiyun			#size-cells = <0>;
1543*4882a593Smuzhiyun
1544*4882a593Smuzhiyun			port@0 {
1545*4882a593Smuzhiyun				reg = <0>;
1546*4882a593Smuzhiyun				#address-cells = <1>;
1547*4882a593Smuzhiyun				#size-cells = <0>;
1548*4882a593Smuzhiyun
1549*4882a593Smuzhiyun				hdmi_in_vp0: endpoint@0 {
1550*4882a593Smuzhiyun					reg = <0>;
1551*4882a593Smuzhiyun					remote-endpoint = <&vp0_out_hdmi>;
1552*4882a593Smuzhiyun					status = "disabled";
1553*4882a593Smuzhiyun				};
1554*4882a593Smuzhiyun			};
1555*4882a593Smuzhiyun		};
1556*4882a593Smuzhiyun	};
1557*4882a593Smuzhiyun
1558*4882a593Smuzhiyun	dfi: dfi@ff930000 {
1559*4882a593Smuzhiyun		reg = <0x0 0xff930000 0x0 0x400>;
1560*4882a593Smuzhiyun		compatible = "rockchip,rk3528-dfi";
1561*4882a593Smuzhiyun		rockchip,grf = <&grf>;
1562*4882a593Smuzhiyun		status = "disabled";
1563*4882a593Smuzhiyun	};
1564*4882a593Smuzhiyun
1565*4882a593Smuzhiyun	spi0: spi@ff9c0000 {
1566*4882a593Smuzhiyun		compatible = "rockchip,rk3066-spi";
1567*4882a593Smuzhiyun		reg = <0x0 0xff9c0000 0x0 0x1000>;
1568*4882a593Smuzhiyun		interrupts = <GIC_SPI 131 IRQ_TYPE_LEVEL_HIGH>;
1569*4882a593Smuzhiyun		#address-cells = <1>;
1570*4882a593Smuzhiyun		#size-cells = <0>;
1571*4882a593Smuzhiyun		clocks = <&cru CLK_SPI0>, <&cru PCLK_SPI0>, <&cru SCLK_IN_SPI0>;
1572*4882a593Smuzhiyun		clock-names = "spiclk", "apb_pclk", "sclk_in";
1573*4882a593Smuzhiyun		dmas = <&dmac 25>, <&dmac 24>;
1574*4882a593Smuzhiyun		dma-names = "tx", "rx";
1575*4882a593Smuzhiyun		pinctrl-names = "default";
1576*4882a593Smuzhiyun		pinctrl-0 = <&spi0_csn0 &spi0_csn1 &spi0_pins>;
1577*4882a593Smuzhiyun		status = "disabled";
1578*4882a593Smuzhiyun	};
1579*4882a593Smuzhiyun
1580*4882a593Smuzhiyun	spi1: spi@ff9d0000 {
1581*4882a593Smuzhiyun		compatible = "rockchip,rk3066-spi";
1582*4882a593Smuzhiyun		reg = <0x0 0xff9d0000 0x0 0x1000>;
1583*4882a593Smuzhiyun		interrupts = <GIC_SPI 132 IRQ_TYPE_LEVEL_HIGH>;
1584*4882a593Smuzhiyun		#address-cells = <1>;
1585*4882a593Smuzhiyun		#size-cells = <0>;
1586*4882a593Smuzhiyun		clocks = <&cru CLK_SPI1>, <&cru PCLK_SPI1>, <&cru SCLK_IN_SPI1>;
1587*4882a593Smuzhiyun		clock-names = "spiclk", "apb_pclk", "sclk_in";
1588*4882a593Smuzhiyun		dmas = <&dmac 31>, <&dmac 30>;
1589*4882a593Smuzhiyun		dma-names = "tx", "rx";
1590*4882a593Smuzhiyun		pinctrl-names = "default";
1591*4882a593Smuzhiyun		pinctrl-0 = <&spi1_csn0 &spi1_csn1 &spi1_pins>;
1592*4882a593Smuzhiyun		status = "disabled";
1593*4882a593Smuzhiyun	};
1594*4882a593Smuzhiyun
1595*4882a593Smuzhiyun	uart0: serial@ff9f0000 {
1596*4882a593Smuzhiyun		compatible = "rockchip,rk3528-uart", "snps,dw-apb-uart";
1597*4882a593Smuzhiyun		reg = <0x0 0xff9f0000 0x0 0x100>;
1598*4882a593Smuzhiyun		interrupts = <GIC_SPI 40 IRQ_TYPE_LEVEL_HIGH>;
1599*4882a593Smuzhiyun		clocks = <&cru SCLK_UART0>, <&cru PCLK_UART0>;
1600*4882a593Smuzhiyun		clock-names = "baudclk", "apb_pclk";
1601*4882a593Smuzhiyun		reg-shift = <2>;
1602*4882a593Smuzhiyun		reg-io-width = <4>;
1603*4882a593Smuzhiyun		dmas = <&dmac 9>, <&dmac 8>;
1604*4882a593Smuzhiyun		status = "disabled";
1605*4882a593Smuzhiyun	};
1606*4882a593Smuzhiyun
1607*4882a593Smuzhiyun	uart1: serial@ff9f8000 {
1608*4882a593Smuzhiyun		compatible = "rockchip,rk3528-uart", "snps,dw-apb-uart";
1609*4882a593Smuzhiyun		reg = <0x0 0xff9f8000 0x0 0x100>;
1610*4882a593Smuzhiyun		interrupts = <GIC_SPI 41 IRQ_TYPE_LEVEL_HIGH>;
1611*4882a593Smuzhiyun		clocks = <&cru SCLK_UART1>, <&cru PCLK_UART1>;
1612*4882a593Smuzhiyun		clock-names = "baudclk", "apb_pclk";
1613*4882a593Smuzhiyun		reg-shift = <2>;
1614*4882a593Smuzhiyun		reg-io-width = <4>;
1615*4882a593Smuzhiyun		dmas = <&dmac 11>, <&dmac 10>;
1616*4882a593Smuzhiyun		status = "disabled";
1617*4882a593Smuzhiyun	};
1618*4882a593Smuzhiyun
1619*4882a593Smuzhiyun	uart2: serial@ffa00000 {
1620*4882a593Smuzhiyun		compatible = "rockchip,rk3528-uart", "snps,dw-apb-uart";
1621*4882a593Smuzhiyun		reg = <0x0 0xffa00000 0x0 0x100>;
1622*4882a593Smuzhiyun		interrupts = <GIC_SPI 42 IRQ_TYPE_LEVEL_HIGH>;
1623*4882a593Smuzhiyun		clocks = <&cru SCLK_UART2>, <&cru PCLK_UART2>;
1624*4882a593Smuzhiyun		clock-names = "baudclk", "apb_pclk";
1625*4882a593Smuzhiyun		reg-shift = <2>;
1626*4882a593Smuzhiyun		reg-io-width = <4>;
1627*4882a593Smuzhiyun		dmas = <&dmac 13>, <&dmac 12>;
1628*4882a593Smuzhiyun		status = "disabled";
1629*4882a593Smuzhiyun	};
1630*4882a593Smuzhiyun
1631*4882a593Smuzhiyun	uart3: serial@ffa08000 {
1632*4882a593Smuzhiyun		compatible = "rockchip,rk3528-uart", "snps,dw-apb-uart";
1633*4882a593Smuzhiyun		reg = <0x0 0xffa08000 0x0 0x100>;
1634*4882a593Smuzhiyun		interrupts = <GIC_SPI 43 IRQ_TYPE_LEVEL_HIGH>;
1635*4882a593Smuzhiyun		clocks = <&cru SCLK_UART3>, <&cru PCLK_UART3>;
1636*4882a593Smuzhiyun		clock-names = "baudclk", "apb_pclk";
1637*4882a593Smuzhiyun		reg-shift = <2>;
1638*4882a593Smuzhiyun		reg-io-width = <4>;
1639*4882a593Smuzhiyun		dmas = <&dmac 15>, <&dmac 14>;
1640*4882a593Smuzhiyun		status = "disabled";
1641*4882a593Smuzhiyun	};
1642*4882a593Smuzhiyun
1643*4882a593Smuzhiyun	uart4: serial@ffa10000 {
1644*4882a593Smuzhiyun		compatible = "rockchip,rk3528-uart", "snps,dw-apb-uart";
1645*4882a593Smuzhiyun		reg = <0x0 0xffa10000 0x0 0x100>;
1646*4882a593Smuzhiyun		interrupts = <GIC_SPI 44 IRQ_TYPE_LEVEL_HIGH>;
1647*4882a593Smuzhiyun		clocks = <&cru SCLK_UART4>, <&cru PCLK_UART4>;
1648*4882a593Smuzhiyun		clock-names = "baudclk", "apb_pclk";
1649*4882a593Smuzhiyun		reg-shift = <2>;
1650*4882a593Smuzhiyun		reg-io-width = <4>;
1651*4882a593Smuzhiyun		dmas = <&dmac 17>, <&dmac 16>;
1652*4882a593Smuzhiyun		status = "disabled";
1653*4882a593Smuzhiyun	};
1654*4882a593Smuzhiyun
1655*4882a593Smuzhiyun	uart5: serial@ffa18000 {
1656*4882a593Smuzhiyun		compatible = "rockchip,rk3528-uart", "snps,dw-apb-uart";
1657*4882a593Smuzhiyun		reg = <0x0 0xffa18000 0x0 0x100>;
1658*4882a593Smuzhiyun		interrupts = <GIC_SPI 45 IRQ_TYPE_LEVEL_HIGH>;
1659*4882a593Smuzhiyun		clocks = <&cru SCLK_UART5>, <&cru PCLK_UART5>;
1660*4882a593Smuzhiyun		clock-names = "baudclk", "apb_pclk";
1661*4882a593Smuzhiyun		reg-shift = <2>;
1662*4882a593Smuzhiyun		reg-io-width = <4>;
1663*4882a593Smuzhiyun		dmas = <&dmac 19>, <&dmac 18>;
1664*4882a593Smuzhiyun		status = "disabled";
1665*4882a593Smuzhiyun	};
1666*4882a593Smuzhiyun
1667*4882a593Smuzhiyun	uart6: serial@ffa20000 {
1668*4882a593Smuzhiyun		compatible = "rockchip,rk3528-uart", "snps,dw-apb-uart";
1669*4882a593Smuzhiyun		reg = <0x0 0xffa20000 0x0 0x100>;
1670*4882a593Smuzhiyun		interrupts = <GIC_SPI 46 IRQ_TYPE_LEVEL_HIGH>;
1671*4882a593Smuzhiyun		clocks = <&cru SCLK_UART6>, <&cru PCLK_UART6>;
1672*4882a593Smuzhiyun		clock-names = "baudclk", "apb_pclk";
1673*4882a593Smuzhiyun		reg-shift = <2>;
1674*4882a593Smuzhiyun		reg-io-width = <4>;
1675*4882a593Smuzhiyun		dmas = <&dmac 21>, <&dmac 20>;
1676*4882a593Smuzhiyun		status = "disabled";
1677*4882a593Smuzhiyun	};
1678*4882a593Smuzhiyun
1679*4882a593Smuzhiyun	uart7: serial@ffa28000 {
1680*4882a593Smuzhiyun		compatible = "rockchip,rk3528-uart", "snps,dw-apb-uart";
1681*4882a593Smuzhiyun		reg = <0x0 0xffa28000 0x0 0x100>;
1682*4882a593Smuzhiyun		interrupts = <GIC_SPI 47 IRQ_TYPE_LEVEL_HIGH>;
1683*4882a593Smuzhiyun		clocks = <&cru SCLK_UART7>, <&cru PCLK_UART7>;
1684*4882a593Smuzhiyun		clock-names = "baudclk", "apb_pclk";
1685*4882a593Smuzhiyun		reg-shift = <2>;
1686*4882a593Smuzhiyun		reg-io-width = <4>;
1687*4882a593Smuzhiyun		dmas = <&dmac 23>, <&dmac 22>;
1688*4882a593Smuzhiyun		status = "disabled";
1689*4882a593Smuzhiyun	};
1690*4882a593Smuzhiyun
1691*4882a593Smuzhiyun	i2c0: i2c@ffa50000 {
1692*4882a593Smuzhiyun		compatible = "rockchip,rk3528-i2c", "rockchip,rk3399-i2c";
1693*4882a593Smuzhiyun		reg = <0x0 0xffa50000 0x0 0x1000>;
1694*4882a593Smuzhiyun		clocks = <&cru CLK_I2C0>, <&cru PCLK_I2C0>;
1695*4882a593Smuzhiyun		clock-names = "i2c", "pclk";
1696*4882a593Smuzhiyun		interrupts = <GIC_SPI 61 IRQ_TYPE_LEVEL_HIGH>;
1697*4882a593Smuzhiyun		pinctrl-names = "default";
1698*4882a593Smuzhiyun		pinctrl-0 = <&i2c0m0_xfer>;
1699*4882a593Smuzhiyun		#address-cells = <1>;
1700*4882a593Smuzhiyun		#size-cells = <0>;
1701*4882a593Smuzhiyun		status = "disabled";
1702*4882a593Smuzhiyun	};
1703*4882a593Smuzhiyun
1704*4882a593Smuzhiyun	i2c1: i2c@ffa58000 {
1705*4882a593Smuzhiyun		compatible = "rockchip,rk3528-i2c", "rockchip,rk3399-i2c";
1706*4882a593Smuzhiyun		reg = <0x0 0xffa58000 0x0 0x1000>;
1707*4882a593Smuzhiyun		clocks = <&cru CLK_I2C1>, <&cru PCLK_I2C1>;
1708*4882a593Smuzhiyun		clock-names = "i2c", "pclk";
1709*4882a593Smuzhiyun		interrupts = <GIC_SPI 62 IRQ_TYPE_LEVEL_HIGH>;
1710*4882a593Smuzhiyun		pinctrl-names = "default";
1711*4882a593Smuzhiyun		pinctrl-0 = <&i2c1m0_xfer>;
1712*4882a593Smuzhiyun		#address-cells = <1>;
1713*4882a593Smuzhiyun		#size-cells = <0>;
1714*4882a593Smuzhiyun		status = "disabled";
1715*4882a593Smuzhiyun	};
1716*4882a593Smuzhiyun
1717*4882a593Smuzhiyun	i2c2: i2c@ffa60000 {
1718*4882a593Smuzhiyun		compatible = "rockchip,rk3528-i2c", "rockchip,rk3399-i2c";
1719*4882a593Smuzhiyun		reg = <0x0 0xffa60000 0x0 0x1000>;
1720*4882a593Smuzhiyun		clocks = <&cru CLK_I2C2>, <&cru PCLK_I2C2>;
1721*4882a593Smuzhiyun		clock-names = "i2c", "pclk";
1722*4882a593Smuzhiyun		interrupts = <GIC_SPI 63 IRQ_TYPE_LEVEL_HIGH>;
1723*4882a593Smuzhiyun		pinctrl-names = "default";
1724*4882a593Smuzhiyun		pinctrl-0 = <&i2c2m0_xfer>;
1725*4882a593Smuzhiyun		#address-cells = <1>;
1726*4882a593Smuzhiyun		#size-cells = <0>;
1727*4882a593Smuzhiyun		status = "disabled";
1728*4882a593Smuzhiyun	};
1729*4882a593Smuzhiyun
1730*4882a593Smuzhiyun	i2c3: i2c@ffa68000 {
1731*4882a593Smuzhiyun		compatible = "rockchip,rk3528-i2c", "rockchip,rk3399-i2c";
1732*4882a593Smuzhiyun		reg = <0x0 0xffa68000 0x0 0x1000>;
1733*4882a593Smuzhiyun		clocks = <&cru CLK_I2C3>, <&cru PCLK_I2C3>;
1734*4882a593Smuzhiyun		clock-names = "i2c", "pclk";
1735*4882a593Smuzhiyun		interrupts = <GIC_SPI 64 IRQ_TYPE_LEVEL_HIGH>;
1736*4882a593Smuzhiyun		pinctrl-names = "default";
1737*4882a593Smuzhiyun		pinctrl-0 = <&i2c3m0_xfer>;
1738*4882a593Smuzhiyun		#address-cells = <1>;
1739*4882a593Smuzhiyun		#size-cells = <0>;
1740*4882a593Smuzhiyun		status = "disabled";
1741*4882a593Smuzhiyun	};
1742*4882a593Smuzhiyun
1743*4882a593Smuzhiyun	i2c4: i2c@ffa70000 {
1744*4882a593Smuzhiyun		compatible = "rockchip,rk3528-i2c", "rockchip,rk3399-i2c";
1745*4882a593Smuzhiyun		reg = <0x0 0xffa70000 0x0 0x1000>;
1746*4882a593Smuzhiyun		clocks = <&cru CLK_I2C4>, <&cru PCLK_I2C4>;
1747*4882a593Smuzhiyun		clock-names = "i2c", "pclk";
1748*4882a593Smuzhiyun		interrupts = <GIC_SPI 65 IRQ_TYPE_LEVEL_HIGH>;
1749*4882a593Smuzhiyun		pinctrl-names = "default";
1750*4882a593Smuzhiyun		pinctrl-0 = <&i2c4_xfer>;
1751*4882a593Smuzhiyun		#address-cells = <1>;
1752*4882a593Smuzhiyun		#size-cells = <0>;
1753*4882a593Smuzhiyun		status = "disabled";
1754*4882a593Smuzhiyun	};
1755*4882a593Smuzhiyun
1756*4882a593Smuzhiyun	i2c5: i2c@ffa78000 {
1757*4882a593Smuzhiyun		compatible = "rockchip,rk3528-i2c", "rockchip,rk3399-i2c";
1758*4882a593Smuzhiyun		reg = <0x0 0xffa78000 0x0 0x1000>;
1759*4882a593Smuzhiyun		clocks = <&cru CLK_I2C5>, <&cru PCLK_I2C5>;
1760*4882a593Smuzhiyun		clock-names = "i2c", "pclk";
1761*4882a593Smuzhiyun		interrupts = <GIC_SPI 66 IRQ_TYPE_LEVEL_HIGH>;
1762*4882a593Smuzhiyun		pinctrl-names = "default";
1763*4882a593Smuzhiyun		pinctrl-0 = <&i2c5m0_xfer>;
1764*4882a593Smuzhiyun		#address-cells = <1>;
1765*4882a593Smuzhiyun		#size-cells = <0>;
1766*4882a593Smuzhiyun		status = "disabled";
1767*4882a593Smuzhiyun	};
1768*4882a593Smuzhiyun
1769*4882a593Smuzhiyun	i2c6: i2c@ffa80000 {
1770*4882a593Smuzhiyun		compatible = "rockchip,rk3528-i2c", "rockchip,rk3399-i2c";
1771*4882a593Smuzhiyun		reg = <0x0 0xffa80000 0x0 0x1000>;
1772*4882a593Smuzhiyun		clocks = <&cru CLK_I2C6>, <&cru PCLK_I2C6>;
1773*4882a593Smuzhiyun		clock-names = "i2c", "pclk";
1774*4882a593Smuzhiyun		interrupts = <GIC_SPI 67 IRQ_TYPE_LEVEL_HIGH>;
1775*4882a593Smuzhiyun		pinctrl-names = "default";
1776*4882a593Smuzhiyun		pinctrl-0 = <&i2c6m0_xfer>;
1777*4882a593Smuzhiyun		#address-cells = <1>;
1778*4882a593Smuzhiyun		#size-cells = <0>;
1779*4882a593Smuzhiyun		status = "disabled";
1780*4882a593Smuzhiyun	};
1781*4882a593Smuzhiyun
1782*4882a593Smuzhiyun	i2c7: i2c@ffa88000 {
1783*4882a593Smuzhiyun		compatible = "rockchip,rk3528-i2c", "rockchip,rk3399-i2c";
1784*4882a593Smuzhiyun		reg = <0x0 0xffa88000 0x0 0x1000>;
1785*4882a593Smuzhiyun		clocks = <&cru CLK_I2C7>, <&cru PCLK_I2C7>;
1786*4882a593Smuzhiyun		clock-names = "i2c", "pclk";
1787*4882a593Smuzhiyun		interrupts = <GIC_SPI 68 IRQ_TYPE_LEVEL_HIGH>;
1788*4882a593Smuzhiyun		pinctrl-names = "default";
1789*4882a593Smuzhiyun		pinctrl-0 = <&i2c7_xfer>;
1790*4882a593Smuzhiyun		#address-cells = <1>;
1791*4882a593Smuzhiyun		#size-cells = <0>;
1792*4882a593Smuzhiyun		status = "disabled";
1793*4882a593Smuzhiyun	};
1794*4882a593Smuzhiyun
1795*4882a593Smuzhiyun	pwm0: pwm@ffa90000 {
1796*4882a593Smuzhiyun		compatible = "rockchip,rk3528-pwm", "rockchip,rk3328-pwm";
1797*4882a593Smuzhiyun		reg = <0x0 0xffa90000 0x0 0x10>;
1798*4882a593Smuzhiyun		#pwm-cells = <3>;
1799*4882a593Smuzhiyun		pinctrl-names = "active";
1800*4882a593Smuzhiyun		pinctrl-0 = <&pwm0m0_pins>;
1801*4882a593Smuzhiyun		clocks = <&cru CLK_PWM0>, <&cru PCLK_PWM0>;
1802*4882a593Smuzhiyun		clock-names = "pwm", "pclk";
1803*4882a593Smuzhiyun		status = "disabled";
1804*4882a593Smuzhiyun	};
1805*4882a593Smuzhiyun
1806*4882a593Smuzhiyun	pwm1: pwm@ffa90010 {
1807*4882a593Smuzhiyun		compatible = "rockchip,rk3528-pwm", "rockchip,rk3328-pwm";
1808*4882a593Smuzhiyun		reg = <0x0 0xffa90010 0x0 0x10>;
1809*4882a593Smuzhiyun		#pwm-cells = <3>;
1810*4882a593Smuzhiyun		pinctrl-names = "active";
1811*4882a593Smuzhiyun		pinctrl-0 = <&pwm1m0_pins>;
1812*4882a593Smuzhiyun		clocks = <&cru CLK_PWM0>, <&cru PCLK_PWM0>;
1813*4882a593Smuzhiyun		clock-names = "pwm", "pclk";
1814*4882a593Smuzhiyun		status = "disabled";
1815*4882a593Smuzhiyun	};
1816*4882a593Smuzhiyun
1817*4882a593Smuzhiyun	pwm2: pwm@ffa90020 {
1818*4882a593Smuzhiyun		compatible = "rockchip,rk3528-pwm", "rockchip,rk3328-pwm";
1819*4882a593Smuzhiyun		reg = <0x0 0xffa90020 0x0 0x10>;
1820*4882a593Smuzhiyun		#pwm-cells = <3>;
1821*4882a593Smuzhiyun		pinctrl-names = "active";
1822*4882a593Smuzhiyun		pinctrl-0 = <&pwm2m0_pins>;
1823*4882a593Smuzhiyun		clocks = <&cru CLK_PWM0>, <&cru PCLK_PWM0>;
1824*4882a593Smuzhiyun		clock-names = "pwm", "pclk";
1825*4882a593Smuzhiyun		status = "disabled";
1826*4882a593Smuzhiyun	};
1827*4882a593Smuzhiyun
1828*4882a593Smuzhiyun	pwm3: pwm@ffa90030 {
1829*4882a593Smuzhiyun		compatible = "rockchip,rk3528-pwm", "rockchip,rk3328-pwm";
1830*4882a593Smuzhiyun		reg = <0x0 0xffa90030 0x0 0x10>;
1831*4882a593Smuzhiyun		interrupts = <GIC_SPI 53 IRQ_TYPE_LEVEL_HIGH>,
1832*4882a593Smuzhiyun			     <GIC_SPI 54 IRQ_TYPE_LEVEL_HIGH>;
1833*4882a593Smuzhiyun		#pwm-cells = <3>;
1834*4882a593Smuzhiyun		pinctrl-names = "active";
1835*4882a593Smuzhiyun		pinctrl-0 = <&pwm3m0_pins>;
1836*4882a593Smuzhiyun		clocks = <&cru CLK_PWM0>, <&cru PCLK_PWM0>;
1837*4882a593Smuzhiyun		clock-names = "pwm", "pclk";
1838*4882a593Smuzhiyun		status = "disabled";
1839*4882a593Smuzhiyun	};
1840*4882a593Smuzhiyun
1841*4882a593Smuzhiyun	pwm4: pwm@ffa98000 {
1842*4882a593Smuzhiyun		compatible = "rockchip,rk3528-pwm", "rockchip,rk3328-pwm";
1843*4882a593Smuzhiyun		reg = <0x0 0xffa98000 0x0 0x10>;
1844*4882a593Smuzhiyun		#pwm-cells = <3>;
1845*4882a593Smuzhiyun		pinctrl-names = "active";
1846*4882a593Smuzhiyun		pinctrl-0 = <&pwm4m0_pins>;
1847*4882a593Smuzhiyun		clocks = <&cru CLK_PWM1>, <&cru PCLK_PWM1>;
1848*4882a593Smuzhiyun		clock-names = "pwm", "pclk";
1849*4882a593Smuzhiyun		status = "disabled";
1850*4882a593Smuzhiyun	};
1851*4882a593Smuzhiyun
1852*4882a593Smuzhiyun	pwm5: pwm@ffa98010 {
1853*4882a593Smuzhiyun		compatible = "rockchip,rk3528-pwm", "rockchip,rk3328-pwm";
1854*4882a593Smuzhiyun		reg = <0x0 0xffa98010 0x0 0x10>;
1855*4882a593Smuzhiyun		#pwm-cells = <3>;
1856*4882a593Smuzhiyun		pinctrl-names = "active";
1857*4882a593Smuzhiyun		pinctrl-0 = <&pwm5m0_pins>;
1858*4882a593Smuzhiyun		clocks = <&cru CLK_PWM1>, <&cru PCLK_PWM1>;
1859*4882a593Smuzhiyun		clock-names = "pwm", "pclk";
1860*4882a593Smuzhiyun		status = "disabled";
1861*4882a593Smuzhiyun	};
1862*4882a593Smuzhiyun
1863*4882a593Smuzhiyun	pwm6: pwm@ffa98020 {
1864*4882a593Smuzhiyun		compatible = "rockchip,rk3528-pwm", "rockchip,rk3328-pwm";
1865*4882a593Smuzhiyun		reg = <0x0 0xffa98020 0x0 0x10>;
1866*4882a593Smuzhiyun		#pwm-cells = <3>;
1867*4882a593Smuzhiyun		pinctrl-names = "active";
1868*4882a593Smuzhiyun		pinctrl-0 = <&pwm6m0_pins>;
1869*4882a593Smuzhiyun		clocks = <&cru CLK_PWM1>, <&cru PCLK_PWM1>;
1870*4882a593Smuzhiyun		clock-names = "pwm", "pclk";
1871*4882a593Smuzhiyun		status = "disabled";
1872*4882a593Smuzhiyun	};
1873*4882a593Smuzhiyun
1874*4882a593Smuzhiyun	pwm7: pwm@ffa98030 {
1875*4882a593Smuzhiyun		compatible = "rockchip,rk3528-pwm", "rockchip,rk3328-pwm";
1876*4882a593Smuzhiyun		reg = <0x0 0xffa98030 0x0 0x10>;
1877*4882a593Smuzhiyun		interrupts = <GIC_SPI 55 IRQ_TYPE_LEVEL_HIGH>,
1878*4882a593Smuzhiyun			     <GIC_SPI 56 IRQ_TYPE_LEVEL_HIGH>;
1879*4882a593Smuzhiyun		#pwm-cells = <3>;
1880*4882a593Smuzhiyun		pinctrl-names = "active";
1881*4882a593Smuzhiyun		pinctrl-0 = <&pwm7m0_pins>;
1882*4882a593Smuzhiyun		clocks = <&cru CLK_PWM1>, <&cru PCLK_PWM1>;
1883*4882a593Smuzhiyun		clock-names = "pwm", "pclk";
1884*4882a593Smuzhiyun		status = "disabled";
1885*4882a593Smuzhiyun	};
1886*4882a593Smuzhiyun
1887*4882a593Smuzhiyun	rktimer: timer@ffab0000 {
1888*4882a593Smuzhiyun		compatible = "rockchip,rk3528-timer", "rockchip,rk3288-timer";
1889*4882a593Smuzhiyun		reg = <0x0 0xffab0000 0x0 0x20>;
1890*4882a593Smuzhiyun		interrupts = <GIC_SPI 31 IRQ_TYPE_LEVEL_HIGH>;
1891*4882a593Smuzhiyun		clocks = <&cru PCLK_TIMER>, <&cru CLK_TIMER0>;
1892*4882a593Smuzhiyun		clock-names = "pclk", "timer";
1893*4882a593Smuzhiyun	};
1894*4882a593Smuzhiyun
1895*4882a593Smuzhiyun	wdt: watchdog@ffac0000 {
1896*4882a593Smuzhiyun		compatible = "snps,dw-wdt";
1897*4882a593Smuzhiyun		reg = <0x0 0xffac0000 0x0 0x100>;
1898*4882a593Smuzhiyun		clocks = <&cru TCLK_WDT_NS>, <&cru PCLK_WDT_NS>;
1899*4882a593Smuzhiyun		clock-names = "tclk", "pclk";
1900*4882a593Smuzhiyun		interrupts = <GIC_SPI 28 IRQ_TYPE_LEVEL_HIGH>;
1901*4882a593Smuzhiyun		status = "disabled";
1902*4882a593Smuzhiyun	};
1903*4882a593Smuzhiyun
1904*4882a593Smuzhiyun	tsadc: tsadc@ffad0000 {
1905*4882a593Smuzhiyun		compatible = "rockchip,rk3528-tsadc";
1906*4882a593Smuzhiyun		reg = <0x0 0xffad0000 0x0 0x400>;
1907*4882a593Smuzhiyun		rockchip,grf = <&grf>;
1908*4882a593Smuzhiyun		interrupts = <GIC_SPI 139 IRQ_TYPE_LEVEL_HIGH>;
1909*4882a593Smuzhiyun		clocks = <&cru CLK_TSADC>, <&cru CLK_TSADC_TSEN>, <&cru PCLK_TSADC>;
1910*4882a593Smuzhiyun		clock-names = "tsadc", "tsadc_tsen", "apb_pclk";
1911*4882a593Smuzhiyun		assigned-clocks = <&cru CLK_TSADC>, <&cru CLK_TSADC_TSEN>;
1912*4882a593Smuzhiyun		assigned-clock-rates = <1200000>, <12000000>;
1913*4882a593Smuzhiyun		resets = <&cru SRST_RESETN_TSADC>, <&cru SRST_PRESETN_TSADC>;
1914*4882a593Smuzhiyun		reset-names = "tsadc", "tsadc-apb";
1915*4882a593Smuzhiyun		#thermal-sensor-cells = <1>;
1916*4882a593Smuzhiyun		rockchip,hw-tshut-temp = <120000>;
1917*4882a593Smuzhiyun		rockchip,hw-tshut-mode = <0>; /* tshut mode 0:CRU 1:GPIO */
1918*4882a593Smuzhiyun		rockchip,hw-tshut-polarity = <0>; /* tshut polarity 0:LOW 1:HIGH */
1919*4882a593Smuzhiyun		status = "disabled";
1920*4882a593Smuzhiyun	};
1921*4882a593Smuzhiyun
1922*4882a593Smuzhiyun	saradc: saradc@ffae0000 {
1923*4882a593Smuzhiyun		compatible = "rockchip,rk3528-saradc";
1924*4882a593Smuzhiyun		reg = <0x0 0xffae0000 0x0 0x10000>;
1925*4882a593Smuzhiyun		interrupts = <GIC_SPI 140 IRQ_TYPE_LEVEL_HIGH>;
1926*4882a593Smuzhiyun		#io-channel-cells = <1>;
1927*4882a593Smuzhiyun		clocks = <&cru CLK_SARADC>, <&cru PCLK_SARADC>;
1928*4882a593Smuzhiyun		clock-names = "saradc", "apb_pclk";
1929*4882a593Smuzhiyun		resets = <&cru SRST_PRESETN_SARADC>;
1930*4882a593Smuzhiyun		reset-names = "saradc-apb";
1931*4882a593Smuzhiyun		status = "disabled";
1932*4882a593Smuzhiyun	};
1933*4882a593Smuzhiyun
1934*4882a593Smuzhiyun	sai3: sai@ffb70000 {
1935*4882a593Smuzhiyun		compatible = "rockchip,rk3528-sai", "rockchip,sai-v1";
1936*4882a593Smuzhiyun		reg = <0x0 0xffb70000 0x0 0x1000>;
1937*4882a593Smuzhiyun		interrupts = <GIC_SPI 128 IRQ_TYPE_LEVEL_HIGH>;
1938*4882a593Smuzhiyun		clocks = <&cru MCLK_SAI_I2S3>, <&cru HCLK_SAI_I2S3>;
1939*4882a593Smuzhiyun		clock-names = "mclk", "hclk";
1940*4882a593Smuzhiyun		dmas = <&dmac 5>;
1941*4882a593Smuzhiyun		dma-names = "tx";
1942*4882a593Smuzhiyun		resets = <&cru SRST_MRESETN_SAI_I2S3>, <&cru SRST_HRESETN_SAI_I2S3>;
1943*4882a593Smuzhiyun		reset-names = "m", "h";
1944*4882a593Smuzhiyun		#sound-dai-cells = <0>;
1945*4882a593Smuzhiyun		status = "disabled";
1946*4882a593Smuzhiyun	};
1947*4882a593Smuzhiyun
1948*4882a593Smuzhiyun	sai0: sai@ffb80000 {
1949*4882a593Smuzhiyun		compatible = "rockchip,rk3528-sai", "rockchip,sai-v1";
1950*4882a593Smuzhiyun		reg = <0x0 0xffb80000 0x0 0x1000>;
1951*4882a593Smuzhiyun		interrupts = <GIC_SPI 125 IRQ_TYPE_LEVEL_HIGH>;
1952*4882a593Smuzhiyun		clocks = <&cru MCLK_SAI_I2S0>, <&cru HCLK_SAI_I2S0>;
1953*4882a593Smuzhiyun		clock-names = "mclk", "hclk";
1954*4882a593Smuzhiyun		dmas = <&dmac 1>, <&dmac 0>;
1955*4882a593Smuzhiyun		dma-names = "tx", "rx";
1956*4882a593Smuzhiyun		resets = <&cru SRST_MRESETN_SAI_I2S0>, <&cru SRST_HRESETN_SAI_I2S0>;
1957*4882a593Smuzhiyun		reset-names = "m", "h";
1958*4882a593Smuzhiyun		pinctrl-names = "default";
1959*4882a593Smuzhiyun		pinctrl-0 = <&i2s0m0_lrck
1960*4882a593Smuzhiyun			     &i2s0m0_sclk
1961*4882a593Smuzhiyun			     &i2s0m0_sdi
1962*4882a593Smuzhiyun			     &i2s0m0_sdo>;
1963*4882a593Smuzhiyun		#sound-dai-cells = <0>;
1964*4882a593Smuzhiyun		status = "disabled";
1965*4882a593Smuzhiyun	};
1966*4882a593Smuzhiyun
1967*4882a593Smuzhiyun	sai2: sai@ffb90000 {
1968*4882a593Smuzhiyun		compatible = "rockchip,rk3528-sai", "rockchip,sai-v1";
1969*4882a593Smuzhiyun		reg = <0x0 0xffb90000 0x0 0x1000>;
1970*4882a593Smuzhiyun		interrupts = <GIC_SPI 127 IRQ_TYPE_LEVEL_HIGH>;
1971*4882a593Smuzhiyun		clocks = <&cru MCLK_SAI_I2S2>, <&cru HCLK_SAI_I2S2>;
1972*4882a593Smuzhiyun		clock-names = "mclk", "hclk";
1973*4882a593Smuzhiyun		dmas = <&dmac 4>;
1974*4882a593Smuzhiyun		dma-names = "tx";
1975*4882a593Smuzhiyun		resets = <&cru SRST_MRESETN_SAI_I2S2>, <&cru SRST_HRESETN_SAI_I2S2>;
1976*4882a593Smuzhiyun		reset-names = "m", "h";
1977*4882a593Smuzhiyun		#sound-dai-cells = <0>;
1978*4882a593Smuzhiyun		status = "disabled";
1979*4882a593Smuzhiyun	};
1980*4882a593Smuzhiyun
1981*4882a593Smuzhiyun	sai1: sai@ffba0000 {
1982*4882a593Smuzhiyun		compatible = "rockchip,rk3528-sai", "rockchip,sai-v1";
1983*4882a593Smuzhiyun		reg = <0x0 0xffba0000 0x0 0x1000>;
1984*4882a593Smuzhiyun		interrupts = <GIC_SPI 126 IRQ_TYPE_LEVEL_HIGH>;
1985*4882a593Smuzhiyun		clocks = <&cru MCLK_SAI_I2S1>, <&cru HCLK_SAI_I2S1>;
1986*4882a593Smuzhiyun		clock-names = "mclk", "hclk";
1987*4882a593Smuzhiyun		dmas = <&dmac 3>, <&dmac 2>;
1988*4882a593Smuzhiyun		dma-names = "tx", "rx";
1989*4882a593Smuzhiyun		resets = <&cru SRST_MRESETN_SAI_I2S1>, <&cru SRST_HRESETN_SAI_I2S1>;
1990*4882a593Smuzhiyun		reset-names = "m", "h";
1991*4882a593Smuzhiyun		pinctrl-names = "default";
1992*4882a593Smuzhiyun		pinctrl-0 = <&i2s1_sclk
1993*4882a593Smuzhiyun			     &i2s1_lrck
1994*4882a593Smuzhiyun			     &i2s1_sdi0
1995*4882a593Smuzhiyun			     &i2s1_sdi1
1996*4882a593Smuzhiyun			     &i2s1_sdi2
1997*4882a593Smuzhiyun			     &i2s1_sdi3
1998*4882a593Smuzhiyun			     &i2s1_sdo0
1999*4882a593Smuzhiyun			     &i2s1_sdo1
2000*4882a593Smuzhiyun			     &i2s1_sdo2
2001*4882a593Smuzhiyun			     &i2s1_sdo3>;
2002*4882a593Smuzhiyun		#sound-dai-cells = <0>;
2003*4882a593Smuzhiyun		status = "disabled";
2004*4882a593Smuzhiyun	};
2005*4882a593Smuzhiyun
2006*4882a593Smuzhiyun	pdm: pdm@ffbb0000 {
2007*4882a593Smuzhiyun		compatible = "rockchip,rk3528-pdm", "rockchip,rk3568-pdm";
2008*4882a593Smuzhiyun		reg = <0x0 0xffbb0000 0x0 0x1000>;
2009*4882a593Smuzhiyun		clocks = <&cru MCLK_PDM>, <&cru HCLK_PDM>;
2010*4882a593Smuzhiyun		clock-names = "pdm_clk", "pdm_hclk";
2011*4882a593Smuzhiyun		dmas = <&dmac 6>;
2012*4882a593Smuzhiyun		dma-names = "rx";
2013*4882a593Smuzhiyun		pinctrl-names = "default";
2014*4882a593Smuzhiyun		pinctrl-0 = <&pdm_clk0
2015*4882a593Smuzhiyun			     &pdm_clk1
2016*4882a593Smuzhiyun			     &pdm_sdi0
2017*4882a593Smuzhiyun			     &pdm_sdi1
2018*4882a593Smuzhiyun			     &pdm_sdi2
2019*4882a593Smuzhiyun			     &pdm_sdi3>;
2020*4882a593Smuzhiyun		#sound-dai-cells = <0>;
2021*4882a593Smuzhiyun		status = "disabled";
2022*4882a593Smuzhiyun	};
2023*4882a593Smuzhiyun
2024*4882a593Smuzhiyun	spdif_8ch: spdif@ffbc0000 {
2025*4882a593Smuzhiyun		compatible = "rockchip,rk3528-spdif", "rockchip,rk3568-spdif";
2026*4882a593Smuzhiyun		reg = <0x0 0xffbc0000 0x0 0x1000>;
2027*4882a593Smuzhiyun		interrupts = <GIC_SPI 130 IRQ_TYPE_LEVEL_HIGH>;
2028*4882a593Smuzhiyun		dmas = <&dmac 7>;
2029*4882a593Smuzhiyun		dma-names = "tx";
2030*4882a593Smuzhiyun		clock-names = "mclk", "hclk";
2031*4882a593Smuzhiyun		clocks = <&cru MCLK_SPDIF>, <&cru HCLK_SPDIF>;
2032*4882a593Smuzhiyun		#sound-dai-cells = <0>;
2033*4882a593Smuzhiyun		pinctrl-names = "default";
2034*4882a593Smuzhiyun		pinctrl-0 = <&spdifm0_pins>;
2035*4882a593Smuzhiyun		status = "disabled";
2036*4882a593Smuzhiyun	};
2037*4882a593Smuzhiyun
2038*4882a593Smuzhiyun	gmac0: ethernet@ffbd0000 {
2039*4882a593Smuzhiyun		compatible = "rockchip,rk3528-gmac", "snps,dwmac-4.20a";
2040*4882a593Smuzhiyun		reg = <0x0 0xffbd0000 0x0 0x10000>;
2041*4882a593Smuzhiyun		interrupts = <GIC_SPI 113 IRQ_TYPE_LEVEL_HIGH>,
2042*4882a593Smuzhiyun			     <GIC_SPI 116 IRQ_TYPE_LEVEL_HIGH>;
2043*4882a593Smuzhiyun		interrupt-names = "macirq", "eth_wake_irq";
2044*4882a593Smuzhiyun		rockchip,grf = <&grf>;
2045*4882a593Smuzhiyun		clocks = <&cru CLK_GMAC0_SRC>, <&cru CLK_GMAC0_RMII_50M>,
2046*4882a593Smuzhiyun			 <&cru CLK_GMAC0_RX>, <&cru CLK_GMAC0_TX>,
2047*4882a593Smuzhiyun			 <&cru PCLK_MAC_VO>, <&cru ACLK_MAC_VO>;
2048*4882a593Smuzhiyun		clock-names = "stmmaceth", "clk_mac_ref",
2049*4882a593Smuzhiyun			      "mac_clk_rx", "mac_clk_tx",
2050*4882a593Smuzhiyun			      "pclk_mac", "aclk_mac";
2051*4882a593Smuzhiyun		resets = <&cru SRST_ARESETN_MAC_VO>;
2052*4882a593Smuzhiyun		reset-names = "stmmaceth";
2053*4882a593Smuzhiyun
2054*4882a593Smuzhiyun		snps,mixed-burst;
2055*4882a593Smuzhiyun		snps,tso;
2056*4882a593Smuzhiyun
2057*4882a593Smuzhiyun		snps,axi-config = <&gmac0_stmmac_axi_setup>;
2058*4882a593Smuzhiyun		snps,mtl-rx-config = <&gmac0_mtl_rx_setup>;
2059*4882a593Smuzhiyun		snps,mtl-tx-config = <&gmac0_mtl_tx_setup>;
2060*4882a593Smuzhiyun
2061*4882a593Smuzhiyun		phy-mode = "rmii";
2062*4882a593Smuzhiyun		clock_in_out = "input";
2063*4882a593Smuzhiyun		phy-handle = <&rmii0_phy>;
2064*4882a593Smuzhiyun
2065*4882a593Smuzhiyun		nvmem-cells = <&macphy_bgs>;
2066*4882a593Smuzhiyun		nvmem-cell-names = "bgs";
2067*4882a593Smuzhiyun		status = "disabled";
2068*4882a593Smuzhiyun
2069*4882a593Smuzhiyun		mdio0: mdio {
2070*4882a593Smuzhiyun			compatible = "snps,dwmac-mdio";
2071*4882a593Smuzhiyun			#address-cells = <0x1>;
2072*4882a593Smuzhiyun			#size-cells = <0x0>;
2073*4882a593Smuzhiyun			rmii0_phy: ethernet-phy@2 {
2074*4882a593Smuzhiyun				compatible = "ethernet-phy-id0044.1400", "ethernet-phy-ieee802.3-c22";
2075*4882a593Smuzhiyun				reg = <2>;
2076*4882a593Smuzhiyun				clocks = <&cru CLK_MACPHY>;
2077*4882a593Smuzhiyun				resets = <&cru SRST_RESETN_MACPHY>;
2078*4882a593Smuzhiyun				phy-is-integrated;
2079*4882a593Smuzhiyun				pinctrl-names = "default";
2080*4882a593Smuzhiyun				pinctrl-0 = <&fephym0_led_link &fephym0_led_spd>;
2081*4882a593Smuzhiyun				nvmem-cells = <&macphy_txlevel>;
2082*4882a593Smuzhiyun				nvmem-cell-names = "txlevel";
2083*4882a593Smuzhiyun			};
2084*4882a593Smuzhiyun		};
2085*4882a593Smuzhiyun
2086*4882a593Smuzhiyun		gmac0_stmmac_axi_setup: stmmac-axi-config {
2087*4882a593Smuzhiyun			snps,wr_osr_lmt = <4>;
2088*4882a593Smuzhiyun			snps,rd_osr_lmt = <8>;
2089*4882a593Smuzhiyun			snps,blen = <0 0 0 0 16 8 4>;
2090*4882a593Smuzhiyun		};
2091*4882a593Smuzhiyun
2092*4882a593Smuzhiyun		gmac0_mtl_rx_setup: rx-queues-config {
2093*4882a593Smuzhiyun			snps,rx-queues-to-use = <1>;
2094*4882a593Smuzhiyun			queue0 {};
2095*4882a593Smuzhiyun		};
2096*4882a593Smuzhiyun
2097*4882a593Smuzhiyun		gmac0_mtl_tx_setup: tx-queues-config {
2098*4882a593Smuzhiyun			snps,tx-queues-to-use = <1>;
2099*4882a593Smuzhiyun			queue0 {};
2100*4882a593Smuzhiyun		};
2101*4882a593Smuzhiyun	};
2102*4882a593Smuzhiyun
2103*4882a593Smuzhiyun	gmac1: ethernet@ffbe0000 {
2104*4882a593Smuzhiyun		compatible = "rockchip,rk3528-gmac", "snps,dwmac-4.20a";
2105*4882a593Smuzhiyun		reg = <0x0 0xffbe0000 0x0 0x10000>;
2106*4882a593Smuzhiyun		interrupts = <GIC_SPI 121 IRQ_TYPE_LEVEL_HIGH>,
2107*4882a593Smuzhiyun			     <GIC_SPI 124 IRQ_TYPE_LEVEL_HIGH>;
2108*4882a593Smuzhiyun		interrupt-names = "macirq", "eth_wake_irq";
2109*4882a593Smuzhiyun		rockchip,grf = <&grf>;
2110*4882a593Smuzhiyun		clocks = <&cru CLK_GMAC1_SRC_VPU>, <&cru CLK_GMAC1_RMII_VPU>,
2111*4882a593Smuzhiyun			 <&cru PCLK_MAC_VPU>, <&cru ACLK_MAC_VPU>;
2112*4882a593Smuzhiyun		clock-names = "stmmaceth", "clk_mac_ref",
2113*4882a593Smuzhiyun			      "pclk_mac", "aclk_mac";
2114*4882a593Smuzhiyun		resets = <&cru SRST_ARESETN_MAC>;
2115*4882a593Smuzhiyun		reset-names = "stmmaceth";
2116*4882a593Smuzhiyun
2117*4882a593Smuzhiyun		snps,mixed-burst;
2118*4882a593Smuzhiyun		snps,tso;
2119*4882a593Smuzhiyun
2120*4882a593Smuzhiyun		snps,axi-config = <&gmac1_stmmac_axi_setup>;
2121*4882a593Smuzhiyun		snps,mtl-rx-config = <&gmac1_mtl_rx_setup>;
2122*4882a593Smuzhiyun		snps,mtl-tx-config = <&gmac1_mtl_tx_setup>;
2123*4882a593Smuzhiyun
2124*4882a593Smuzhiyun		status = "disabled";
2125*4882a593Smuzhiyun
2126*4882a593Smuzhiyun		mdio1: mdio {
2127*4882a593Smuzhiyun			compatible = "snps,dwmac-mdio";
2128*4882a593Smuzhiyun			#address-cells = <0x1>;
2129*4882a593Smuzhiyun			#size-cells = <0x0>;
2130*4882a593Smuzhiyun		};
2131*4882a593Smuzhiyun
2132*4882a593Smuzhiyun		gmac1_stmmac_axi_setup: stmmac-axi-config {
2133*4882a593Smuzhiyun			snps,wr_osr_lmt = <4>;
2134*4882a593Smuzhiyun			snps,rd_osr_lmt = <8>;
2135*4882a593Smuzhiyun			snps,blen = <0 0 0 0 16 8 4>;
2136*4882a593Smuzhiyun		};
2137*4882a593Smuzhiyun
2138*4882a593Smuzhiyun		gmac1_mtl_rx_setup: rx-queues-config {
2139*4882a593Smuzhiyun			snps,rx-queues-to-use = <1>;
2140*4882a593Smuzhiyun			queue0 {};
2141*4882a593Smuzhiyun		};
2142*4882a593Smuzhiyun
2143*4882a593Smuzhiyun		gmac1_mtl_tx_setup: tx-queues-config {
2144*4882a593Smuzhiyun			snps,tx-queues-to-use = <1>;
2145*4882a593Smuzhiyun			queue0 {};
2146*4882a593Smuzhiyun		};
2147*4882a593Smuzhiyun	};
2148*4882a593Smuzhiyun
2149*4882a593Smuzhiyun	sdhci: mmc@ffbf0000 {
2150*4882a593Smuzhiyun		compatible = "rockchip,rk3528-dwcmshc";
2151*4882a593Smuzhiyun		reg = <0x0 0xffbf0000 0x0 0x10000>;
2152*4882a593Smuzhiyun		interrupts = <GIC_SPI 136 IRQ_TYPE_LEVEL_HIGH>;
2153*4882a593Smuzhiyun		assigned-clocks = <&cru BCLK_EMMC>, <&cru TCLK_EMMC>, <&cru CCLK_SRC_EMMC>;
2154*4882a593Smuzhiyun		assigned-clock-rates = <200000000>, <24000000>, <200000000>;
2155*4882a593Smuzhiyun		clocks = <&cru CCLK_SRC_EMMC>, <&cru HCLK_EMMC>,
2156*4882a593Smuzhiyun			 <&cru ACLK_EMMC>, <&cru BCLK_EMMC>,
2157*4882a593Smuzhiyun			 <&cru TCLK_EMMC>;
2158*4882a593Smuzhiyun		clock-names = "core", "bus", "axi", "block", "timer";
2159*4882a593Smuzhiyun		resets = <&cru SRST_CRESETN_EMMC>, <&cru SRST_HRESETN_EMMC>,
2160*4882a593Smuzhiyun			 <&cru SRST_ARESETN_EMMC>, <&cru SRST_BRESETN_EMMC>,
2161*4882a593Smuzhiyun			 <&cru SRST_TRESETN_EMMC>;
2162*4882a593Smuzhiyun		reset-names = "core", "bus", "axi", "block", "timer";
2163*4882a593Smuzhiyun		max-frequency = <200000000>;
2164*4882a593Smuzhiyun		status = "disabled";
2165*4882a593Smuzhiyun	};
2166*4882a593Smuzhiyun
2167*4882a593Smuzhiyun	sfc: spi@ffc00000 {
2168*4882a593Smuzhiyun		compatible = "rockchip,sfc";
2169*4882a593Smuzhiyun		reg = <0x0 0xffc00000 0x0 0x4000>;
2170*4882a593Smuzhiyun		interrupts = <GIC_SPI 135 IRQ_TYPE_LEVEL_HIGH>;
2171*4882a593Smuzhiyun		clocks = <&cru SCLK_SFC>, <&cru HCLK_SFC>;
2172*4882a593Smuzhiyun		clock-names = "clk_sfc", "hclk_sfc";
2173*4882a593Smuzhiyun		assigned-clocks = <&cru SCLK_SFC>;
2174*4882a593Smuzhiyun		assigned-clock-rates = <100000000>;
2175*4882a593Smuzhiyun		#address-cells = <1>;
2176*4882a593Smuzhiyun		#size-cells = <0>;
2177*4882a593Smuzhiyun		status = "disabled";
2178*4882a593Smuzhiyun	};
2179*4882a593Smuzhiyun
2180*4882a593Smuzhiyun	sdio0: mmc@ffc10000 {
2181*4882a593Smuzhiyun		compatible = "rockchip,rk3528-dw-mshc",
2182*4882a593Smuzhiyun			     "rockchip,rk3288-dw-mshc";
2183*4882a593Smuzhiyun		reg = <0x0 0xffc10000 0x0 0x4000>;
2184*4882a593Smuzhiyun		interrupts = <GIC_SPI 137 IRQ_TYPE_LEVEL_HIGH>;
2185*4882a593Smuzhiyun		max-frequency = <150000000>;
2186*4882a593Smuzhiyun		clocks = <&cru HCLK_SDIO0>, <&cru CCLK_SRC_SDIO0>,
2187*4882a593Smuzhiyun			 <&grf_cru SCLK_SDIO0_DRV>, <&grf_cru SCLK_SDIO0_SAMPLE>;
2188*4882a593Smuzhiyun		clock-names = "biu", "ciu", "ciu-drive", "ciu-sample";
2189*4882a593Smuzhiyun		fifo-depth = <0x100>;
2190*4882a593Smuzhiyun		resets = <&cru SRST_HRESETN_SDIO0>;
2191*4882a593Smuzhiyun		reset-names = "reset";
2192*4882a593Smuzhiyun		rockchip,use-v2-tuning;
2193*4882a593Smuzhiyun		status = "disabled";
2194*4882a593Smuzhiyun	};
2195*4882a593Smuzhiyun
2196*4882a593Smuzhiyun	sdio1: mmc@ffc20000 {
2197*4882a593Smuzhiyun		compatible = "rockchip,rk3528-dw-mshc",
2198*4882a593Smuzhiyun			     "rockchip,rk3288-dw-mshc";
2199*4882a593Smuzhiyun		reg = <0x0 0xffc20000 0x0 0x4000>;
2200*4882a593Smuzhiyun		interrupts = <GIC_SPI 138 IRQ_TYPE_LEVEL_HIGH>;
2201*4882a593Smuzhiyun		max-frequency = <150000000>;
2202*4882a593Smuzhiyun		clocks = <&cru HCLK_SDIO1>, <&cru CCLK_SRC_SDIO1>,
2203*4882a593Smuzhiyun			 <&grf_cru SCLK_SDIO1_DRV>, <&grf_cru SCLK_SDIO1_SAMPLE>;
2204*4882a593Smuzhiyun		clock-names = "biu", "ciu", "ciu-drive", "ciu-sample";
2205*4882a593Smuzhiyun		fifo-depth = <0x100>;
2206*4882a593Smuzhiyun		resets = <&cru SRST_HRESETN_SDIO1>;
2207*4882a593Smuzhiyun		reset-names = "reset";
2208*4882a593Smuzhiyun		rockchip,use-v2-tuning;
2209*4882a593Smuzhiyun		status = "disabled";
2210*4882a593Smuzhiyun	};
2211*4882a593Smuzhiyun
2212*4882a593Smuzhiyun	sdmmc: mmc@ffc30000 {
2213*4882a593Smuzhiyun		compatible = "rockchip,rk3528-dw-mshc",
2214*4882a593Smuzhiyun			     "rockchip,rk3288-dw-mshc";
2215*4882a593Smuzhiyun		reg = <0x0 0xffc30000 0x0 0x4000>;
2216*4882a593Smuzhiyun		interrupts = <GIC_SPI 133 IRQ_TYPE_LEVEL_HIGH>;
2217*4882a593Smuzhiyun		max-frequency = <150000000>;
2218*4882a593Smuzhiyun		clocks = <&cru HCLK_SDMMC0>, <&cru CCLK_SRC_SDMMC0>,
2219*4882a593Smuzhiyun			 <&grf_cru SCLK_SDMMC_DRV>, <&grf_cru SCLK_SDMMC_SAMPLE>;
2220*4882a593Smuzhiyun		clock-names = "biu", "ciu", "ciu-drive", "ciu-sample";
2221*4882a593Smuzhiyun		fifo-depth = <0x100>;
2222*4882a593Smuzhiyun		resets = <&cru SRST_HRESETN_SDMMC0>;
2223*4882a593Smuzhiyun		reset-names = "reset";
2224*4882a593Smuzhiyun		rockchip,use-v2-tuning;
2225*4882a593Smuzhiyun		status = "disabled";
2226*4882a593Smuzhiyun	};
2227*4882a593Smuzhiyun
2228*4882a593Smuzhiyun	crypto: crypto@ffc40000 {
2229*4882a593Smuzhiyun		compatible = "rockchip,crypto-v4";
2230*4882a593Smuzhiyun		reg = <0x0 0xffc40000 0x0 0x2000>;
2231*4882a593Smuzhiyun		interrupts = <GIC_SPI 19 IRQ_TYPE_LEVEL_HIGH>;
2232*4882a593Smuzhiyun		clocks = <&scmi_clk SCMI_ACLK_CRYPTO>, <&scmi_clk SCMI_HCLK_CRYPTO>,
2233*4882a593Smuzhiyun			 <&scmi_clk SCMI_CORE_CRYPTO>, <&scmi_clk SCMI_PKA_CRYPTO>;
2234*4882a593Smuzhiyun		clock-names = "aclk", "hclk", "sclk", "pka";
2235*4882a593Smuzhiyun		assigned-clocks = <&scmi_clk SCMI_CORE_CRYPTO>, <&scmi_clk SCMI_PKA_CRYPTO>;
2236*4882a593Smuzhiyun		assigned-clock-rates = <300000000>, <300000000>;
2237*4882a593Smuzhiyun		resets = <&cru SRST_RESETN_CORE_CRYPTO>;
2238*4882a593Smuzhiyun		reset-names = "crypto-rst";
2239*4882a593Smuzhiyun		status = "disabled";
2240*4882a593Smuzhiyun	};
2241*4882a593Smuzhiyun
2242*4882a593Smuzhiyun	rng: rng@ffc50000 {
2243*4882a593Smuzhiyun		compatible = "rockchip,rkrng";
2244*4882a593Smuzhiyun		reg = <0x0 0xffc50000 0x0 0x200>;
2245*4882a593Smuzhiyun		interrupts = <GIC_SPI 23 IRQ_TYPE_LEVEL_HIGH>;
2246*4882a593Smuzhiyun		clocks = <&scmi_clk SCMI_HCLK_TRNG>;
2247*4882a593Smuzhiyun		clock-names = "hclk_trng";
2248*4882a593Smuzhiyun		resets = <&cru SRST_HRESETN_TRNG_NS>;
2249*4882a593Smuzhiyun		reset-names = "reset";
2250*4882a593Smuzhiyun		status = "disabled";
2251*4882a593Smuzhiyun	};
2252*4882a593Smuzhiyun
2253*4882a593Smuzhiyun	otp: otp@ffce0000 {
2254*4882a593Smuzhiyun		compatible = "rockchip,rk3528-otp";
2255*4882a593Smuzhiyun		reg = <0x0 0xffce0000 0x0 0x4000>;
2256*4882a593Smuzhiyun		#address-cells = <1>;
2257*4882a593Smuzhiyun		#size-cells = <1>;
2258*4882a593Smuzhiyun		clocks = <&cru CLK_USER_OTPC_NS>, <&cru CLK_SBPI_OTPC_NS>,
2259*4882a593Smuzhiyun			 <&cru PCLK_OTPC_NS>;
2260*4882a593Smuzhiyun		clock-names = "usr", "sbpi", "apb";
2261*4882a593Smuzhiyun		resets = <&cru SRST_RESETN_USER_OTPC_NS>,
2262*4882a593Smuzhiyun			 <&cru SRST_RESETN_SBPI_OTPC_NS>,
2263*4882a593Smuzhiyun			 <&cru SRST_PRESETN_OTPC_NS>;
2264*4882a593Smuzhiyun		reset-names = "usr", "sbpi", "apb";
2265*4882a593Smuzhiyun
2266*4882a593Smuzhiyun		/* Data cells */
2267*4882a593Smuzhiyun		cpu_code: cpu-code@2 {
2268*4882a593Smuzhiyun			reg = <0x02 0x2>;
2269*4882a593Smuzhiyun		};
2270*4882a593Smuzhiyun		otp_cpu_version: cpu-version@8 {
2271*4882a593Smuzhiyun			reg = <0x08 0x1>;
2272*4882a593Smuzhiyun			bits = <3 3>;
2273*4882a593Smuzhiyun		};
2274*4882a593Smuzhiyun		cpu_mbist_vmin: cpu-mbist-vmin@9 {
2275*4882a593Smuzhiyun			reg = <0x09 0x1>;
2276*4882a593Smuzhiyun			bits = <0 3>;
2277*4882a593Smuzhiyun		};
2278*4882a593Smuzhiyun		gpu_mbist_vmin: gpu-mbist-vmin@9 {
2279*4882a593Smuzhiyun			reg = <0x09 0x1>;
2280*4882a593Smuzhiyun			bits = <3 2>;
2281*4882a593Smuzhiyun		};
2282*4882a593Smuzhiyun		logic_mbist_vmin: logic-mbist-vmin@9 {
2283*4882a593Smuzhiyun			reg = <0x09 0x1>;
2284*4882a593Smuzhiyun			bits = <5 2>;
2285*4882a593Smuzhiyun		};
2286*4882a593Smuzhiyun		otp_id: id@a {
2287*4882a593Smuzhiyun			reg = <0x0a 0x10>;
2288*4882a593Smuzhiyun		};
2289*4882a593Smuzhiyun		cpu_leakage: cpu-leakage@1a {
2290*4882a593Smuzhiyun			reg = <0x1a 0x1>;
2291*4882a593Smuzhiyun		};
2292*4882a593Smuzhiyun		log_leakage: log-leakage@1b {
2293*4882a593Smuzhiyun			reg = <0x1b 0x1>;
2294*4882a593Smuzhiyun		};
2295*4882a593Smuzhiyun		gpu_leakage: gpu-leakage@1c {
2296*4882a593Smuzhiyun			reg = <0x1c 0x1>;
2297*4882a593Smuzhiyun		};
2298*4882a593Smuzhiyun		test_version: test-version@29 {
2299*4882a593Smuzhiyun			reg = <0x29 0x1>;
2300*4882a593Smuzhiyun		};
2301*4882a593Smuzhiyun		macphy_bgs: macphy-bgs@2d {
2302*4882a593Smuzhiyun			reg = <0x2d 0x1>;
2303*4882a593Smuzhiyun		};
2304*4882a593Smuzhiyun		macphy_txlevel: macphy-txlevel@2e {
2305*4882a593Smuzhiyun			reg = <0x2e 0x2>;
2306*4882a593Smuzhiyun		};
2307*4882a593Smuzhiyun		vdac_out_current: vdac-out-current@30 {
2308*4882a593Smuzhiyun			reg = <0x30 0x1>;
2309*4882a593Smuzhiyun		};
2310*4882a593Smuzhiyun		cpu_opp_info: cpu-opp-info@32 {
2311*4882a593Smuzhiyun			reg = <0x32 0x6>;
2312*4882a593Smuzhiyun		};
2313*4882a593Smuzhiyun		gpu_opp_info: gpu-opp-info@38 {
2314*4882a593Smuzhiyun			reg = <0x38 0x6>;
2315*4882a593Smuzhiyun		};
2316*4882a593Smuzhiyun		dmc_opp_info: dmc-opp-info@3e {
2317*4882a593Smuzhiyun			reg = <0x3e 0x6>;
2318*4882a593Smuzhiyun		};
2319*4882a593Smuzhiyun	};
2320*4882a593Smuzhiyun
2321*4882a593Smuzhiyun	dmac: dma-controller@ffd60000 {
2322*4882a593Smuzhiyun		compatible = "arm,pl330", "arm,primecell";
2323*4882a593Smuzhiyun		reg = <0x0 0xffd60000 0x0 0x4000>;
2324*4882a593Smuzhiyun		interrupts = <GIC_SPI 0 IRQ_TYPE_LEVEL_HIGH>,
2325*4882a593Smuzhiyun			     <GIC_SPI 1 IRQ_TYPE_LEVEL_HIGH>,
2326*4882a593Smuzhiyun			     <GIC_SPI 2 IRQ_TYPE_LEVEL_HIGH>,
2327*4882a593Smuzhiyun			     <GIC_SPI 3 IRQ_TYPE_LEVEL_HIGH>,
2328*4882a593Smuzhiyun			     <GIC_SPI 4 IRQ_TYPE_LEVEL_HIGH>,
2329*4882a593Smuzhiyun			     <GIC_SPI 5 IRQ_TYPE_LEVEL_HIGH>,
2330*4882a593Smuzhiyun			     <GIC_SPI 6 IRQ_TYPE_LEVEL_HIGH>,
2331*4882a593Smuzhiyun			     <GIC_SPI 7 IRQ_TYPE_LEVEL_HIGH>,
2332*4882a593Smuzhiyun			     <GIC_SPI 16 IRQ_TYPE_LEVEL_HIGH>;
2333*4882a593Smuzhiyun		clocks = <&cru ACLK_DMAC>;
2334*4882a593Smuzhiyun		clock-names = "apb_pclk";
2335*4882a593Smuzhiyun		#dma-cells = <1>;
2336*4882a593Smuzhiyun		arm,pl330-periph-burst;
2337*4882a593Smuzhiyun	};
2338*4882a593Smuzhiyun
2339*4882a593Smuzhiyun	hwlock: hwspinlock@ffd70000 {
2340*4882a593Smuzhiyun		compatible = "rockchip,hwspinlock";
2341*4882a593Smuzhiyun		reg = <0x0 0xffd70000 0x0 0x100>;
2342*4882a593Smuzhiyun		#hwlock-cells = <1>;
2343*4882a593Smuzhiyun		status = "disabled";
2344*4882a593Smuzhiyun	};
2345*4882a593Smuzhiyun
2346*4882a593Smuzhiyun	combphy_pu: phy@ffdc0000 {
2347*4882a593Smuzhiyun		compatible = "rockchip,rk3528-naneng-combphy";
2348*4882a593Smuzhiyun		reg = <0x0 0xffdc0000 0x0 0x10000>;
2349*4882a593Smuzhiyun		#phy-cells = <1>;
2350*4882a593Smuzhiyun		clocks = <&cru CLK_REF_PCIE_INNER_PHY>, <&cru PCLK_PCIE_PHY>, <&cru PCLK_PIPE_GRF>;
2351*4882a593Smuzhiyun		clock-names = "refclk", "apbclk", "pipe_clk";
2352*4882a593Smuzhiyun		assigned-clocks = <&cru CLK_REF_PCIE_INNER_PHY>;
2353*4882a593Smuzhiyun		assigned-clock-rates = <100000000>;
2354*4882a593Smuzhiyun		resets = <&cru SRST_PRESETN_PCIE_PHY>, <&cru SRST_RESETN_PCIE_PIPE_PHY>;
2355*4882a593Smuzhiyun		reset-names = "combphy-apb", "combphy";
2356*4882a593Smuzhiyun		rockchip,pipe-grf = <&grf>;
2357*4882a593Smuzhiyun		rockchip,pipe-phy-grf = <&grf>;
2358*4882a593Smuzhiyun		status = "disabled";
2359*4882a593Smuzhiyun	};
2360*4882a593Smuzhiyun
2361*4882a593Smuzhiyun	usb2phy: usb2-phy@ffdf0000 {
2362*4882a593Smuzhiyun		compatible = "rockchip,rk3528-usb2phy";
2363*4882a593Smuzhiyun		reg = <0x0 0xffdf0000 0x0 0x10000>;
2364*4882a593Smuzhiyun		clocks = <&cru CLK_REF_USBPHY>, <&cru PCLK_USBPHY>;
2365*4882a593Smuzhiyun		clock-names = "phyclk", "apb_pclk";
2366*4882a593Smuzhiyun		#clock-cells = <0>;
2367*4882a593Smuzhiyun		rockchip,usbgrf = <&grf>;
2368*4882a593Smuzhiyun		status = "disabled";
2369*4882a593Smuzhiyun
2370*4882a593Smuzhiyun		u2phy_otg: otg-port {
2371*4882a593Smuzhiyun			#phy-cells = <0>;
2372*4882a593Smuzhiyun			interrupts = <GIC_SPI 146 IRQ_TYPE_LEVEL_HIGH>,
2373*4882a593Smuzhiyun				     <GIC_SPI 147 IRQ_TYPE_LEVEL_HIGH>,
2374*4882a593Smuzhiyun				     <GIC_SPI 148 IRQ_TYPE_LEVEL_HIGH>;
2375*4882a593Smuzhiyun			interrupt-names = "otg-bvalid",
2376*4882a593Smuzhiyun					  "otg-id",
2377*4882a593Smuzhiyun					  "linestate";
2378*4882a593Smuzhiyun			status = "disabled";
2379*4882a593Smuzhiyun		};
2380*4882a593Smuzhiyun
2381*4882a593Smuzhiyun		u2phy_host: host-port {
2382*4882a593Smuzhiyun			#phy-cells = <0>;
2383*4882a593Smuzhiyun			interrupts = <GIC_SPI 150 IRQ_TYPE_LEVEL_HIGH>;
2384*4882a593Smuzhiyun			interrupt-names = "linestate";
2385*4882a593Smuzhiyun			status = "disabled";
2386*4882a593Smuzhiyun		};
2387*4882a593Smuzhiyun	};
2388*4882a593Smuzhiyun
2389*4882a593Smuzhiyun	hdmiphy: hdmiphy@ffe00000 {
2390*4882a593Smuzhiyun		compatible = "rockchip,rk3528-hdmi-phy";
2391*4882a593Smuzhiyun		reg = <0x0 0xffe00000 0x0 0x10000>;
2392*4882a593Smuzhiyun		interrupts = <GIC_SPI 101 IRQ_TYPE_LEVEL_HIGH>;
2393*4882a593Smuzhiyun		#phy-cells = <0>;
2394*4882a593Smuzhiyun		clocks = <&cru PCLK_HDMIPHY>, <&xin24m>;
2395*4882a593Smuzhiyun		clock-names = "sysclk", "refclk";
2396*4882a593Smuzhiyun		status = "disabled";
2397*4882a593Smuzhiyun
2398*4882a593Smuzhiyun		inno_hdmiphy_clk: clk-port {
2399*4882a593Smuzhiyun			#clock-cells = <0>;
2400*4882a593Smuzhiyun			clock-output-names = "clk_hdmiphy_pixel_io";
2401*4882a593Smuzhiyun			status = "okay";
2402*4882a593Smuzhiyun		};
2403*4882a593Smuzhiyun	};
2404*4882a593Smuzhiyun
2405*4882a593Smuzhiyun	acodec: acodec@ffe10000 {
2406*4882a593Smuzhiyun		compatible = "rockchip,rk3528-codec";
2407*4882a593Smuzhiyun		reg = <0x0 0xffe10000 0x0 0x1000>;
2408*4882a593Smuzhiyun		#sound-dai-cells = <0>;
2409*4882a593Smuzhiyun		clocks = <&cru PCLK_ACODEC>, <&cru MCLK_ACODEC_TX>;
2410*4882a593Smuzhiyun		clock-names = "pclk", "mclk";
2411*4882a593Smuzhiyun		resets = <&cru SRST_PRESETN_ACODEC>;
2412*4882a593Smuzhiyun		reset-names = "acodec";
2413*4882a593Smuzhiyun		status = "disabled";
2414*4882a593Smuzhiyun	};
2415*4882a593Smuzhiyun
2416*4882a593Smuzhiyun	pinctrl: pinctrl {
2417*4882a593Smuzhiyun		compatible = "rockchip,rk3528-pinctrl";
2418*4882a593Smuzhiyun		rockchip,grf = <&ioc_grf>;
2419*4882a593Smuzhiyun		#address-cells = <2>;
2420*4882a593Smuzhiyun		#size-cells = <2>;
2421*4882a593Smuzhiyun		ranges;
2422*4882a593Smuzhiyun
2423*4882a593Smuzhiyun		gpio0: gpio@ff610000 {
2424*4882a593Smuzhiyun			compatible = "rockchip,gpio-bank";
2425*4882a593Smuzhiyun			reg = <0x0 0xff610000 0x0 0x200>;
2426*4882a593Smuzhiyun			interrupts = <GIC_SPI 71 IRQ_TYPE_LEVEL_HIGH>;
2427*4882a593Smuzhiyun			clocks = <&cru PCLK_GPIO0>, <&cru DBCLK_GPIO0>;
2428*4882a593Smuzhiyun			gpio-controller;
2429*4882a593Smuzhiyun			#gpio-cells = <2>;
2430*4882a593Smuzhiyun			gpio-ranges = <&pinctrl 0 0 32>;
2431*4882a593Smuzhiyun			interrupt-controller;
2432*4882a593Smuzhiyun			#interrupt-cells = <2>;
2433*4882a593Smuzhiyun		};
2434*4882a593Smuzhiyun
2435*4882a593Smuzhiyun		gpio1: gpio@ffaf0000 {
2436*4882a593Smuzhiyun			compatible = "rockchip,gpio-bank";
2437*4882a593Smuzhiyun			reg = <0x0 0xffaf0000 0x0 0x200>;
2438*4882a593Smuzhiyun			interrupts = <GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>;
2439*4882a593Smuzhiyun			clocks = <&cru PCLK_GPIO1>, <&cru DBCLK_GPIO1>;
2440*4882a593Smuzhiyun			gpio-controller;
2441*4882a593Smuzhiyun			#gpio-cells = <2>;
2442*4882a593Smuzhiyun			gpio-ranges = <&pinctrl 0 32 32>;
2443*4882a593Smuzhiyun			interrupt-controller;
2444*4882a593Smuzhiyun			#interrupt-cells = <2>;
2445*4882a593Smuzhiyun		};
2446*4882a593Smuzhiyun
2447*4882a593Smuzhiyun		gpio2: gpio@ffb00000 {
2448*4882a593Smuzhiyun			compatible = "rockchip,gpio-bank";
2449*4882a593Smuzhiyun			reg = <0x0 0xffb00000 0x0 0x200>;
2450*4882a593Smuzhiyun			interrupts = <GIC_SPI 75 IRQ_TYPE_LEVEL_HIGH>;
2451*4882a593Smuzhiyun			clocks = <&cru PCLK_GPIO2>, <&cru DBCLK_GPIO2>;
2452*4882a593Smuzhiyun			gpio-controller;
2453*4882a593Smuzhiyun			#gpio-cells = <2>;
2454*4882a593Smuzhiyun			gpio-ranges = <&pinctrl 0 64 32>;
2455*4882a593Smuzhiyun			interrupt-controller;
2456*4882a593Smuzhiyun			#interrupt-cells = <2>;
2457*4882a593Smuzhiyun		};
2458*4882a593Smuzhiyun
2459*4882a593Smuzhiyun		gpio3: gpio@ffb10000 {
2460*4882a593Smuzhiyun			compatible = "rockchip,gpio-bank";
2461*4882a593Smuzhiyun			reg = <0x0 0xffb10000 0x0 0x200>;
2462*4882a593Smuzhiyun			interrupts = <GIC_SPI 76 IRQ_TYPE_LEVEL_HIGH>;
2463*4882a593Smuzhiyun			clocks = <&cru PCLK_GPIO3>, <&cru DBCLK_GPIO3>;
2464*4882a593Smuzhiyun			gpio-controller;
2465*4882a593Smuzhiyun			#gpio-cells = <2>;
2466*4882a593Smuzhiyun			gpio-ranges = <&pinctrl 0 96 32>;
2467*4882a593Smuzhiyun			interrupt-controller;
2468*4882a593Smuzhiyun			#interrupt-cells = <2>;
2469*4882a593Smuzhiyun		};
2470*4882a593Smuzhiyun
2471*4882a593Smuzhiyun		gpio4: gpio@ffb20000 {
2472*4882a593Smuzhiyun			compatible = "rockchip,gpio-bank";
2473*4882a593Smuzhiyun			reg = <0x0 0xffb20000 0x0 0x200>;
2474*4882a593Smuzhiyun			interrupts = <GIC_SPI 78 IRQ_TYPE_LEVEL_HIGH>;
2475*4882a593Smuzhiyun			clocks = <&cru PCLK_GPIO4>, <&cru DBCLK_GPIO4>;
2476*4882a593Smuzhiyun			gpio-controller;
2477*4882a593Smuzhiyun			#gpio-cells = <2>;
2478*4882a593Smuzhiyun			gpio-ranges = <&pinctrl 0 128 32>;
2479*4882a593Smuzhiyun			interrupt-controller;
2480*4882a593Smuzhiyun			#interrupt-cells = <2>;
2481*4882a593Smuzhiyun		};
2482*4882a593Smuzhiyun	};
2483*4882a593Smuzhiyun};
2484*4882a593Smuzhiyun
2485*4882a593Smuzhiyun#include "rk3528-pinctrl.dtsi"
2486