xref: /OK3568_Linux_fs/kernel/arch/arm64/boot/dts/rockchip/rk3368.dtsi (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun// SPDX-License-Identifier: (GPL-2.0+ OR MIT)
2*4882a593Smuzhiyun/*
3*4882a593Smuzhiyun * Copyright (c) 2015 Heiko Stuebner <heiko@sntech.de>
4*4882a593Smuzhiyun */
5*4882a593Smuzhiyun
6*4882a593Smuzhiyun#include <dt-bindings/clock/rk3368-cru.h>
7*4882a593Smuzhiyun#include <dt-bindings/gpio/gpio.h>
8*4882a593Smuzhiyun#include <dt-bindings/interrupt-controller/irq.h>
9*4882a593Smuzhiyun#include <dt-bindings/interrupt-controller/arm-gic.h>
10*4882a593Smuzhiyun#include <dt-bindings/pinctrl/rockchip.h>
11*4882a593Smuzhiyun#include <dt-bindings/soc/rockchip,boot-mode.h>
12*4882a593Smuzhiyun#include <dt-bindings/thermal/thermal.h>
13*4882a593Smuzhiyun
14*4882a593Smuzhiyun/ {
15*4882a593Smuzhiyun	compatible = "rockchip,rk3368";
16*4882a593Smuzhiyun	interrupt-parent = <&gic>;
17*4882a593Smuzhiyun	#address-cells = <2>;
18*4882a593Smuzhiyun	#size-cells = <2>;
19*4882a593Smuzhiyun
20*4882a593Smuzhiyun	aliases {
21*4882a593Smuzhiyun		ethernet0 = &gmac;
22*4882a593Smuzhiyun		gpio0 = &gpio0;
23*4882a593Smuzhiyun		gpio1 = &gpio1;
24*4882a593Smuzhiyun		gpio2 = &gpio2;
25*4882a593Smuzhiyun		gpio3 = &gpio3;
26*4882a593Smuzhiyun		i2c0 = &i2c0;
27*4882a593Smuzhiyun		i2c1 = &i2c1;
28*4882a593Smuzhiyun		i2c2 = &i2c2;
29*4882a593Smuzhiyun		i2c3 = &i2c3;
30*4882a593Smuzhiyun		i2c4 = &i2c4;
31*4882a593Smuzhiyun		i2c5 = &i2c5;
32*4882a593Smuzhiyun		serial0 = &uart0;
33*4882a593Smuzhiyun		serial1 = &uart1;
34*4882a593Smuzhiyun		serial2 = &uart2;
35*4882a593Smuzhiyun		serial3 = &uart3;
36*4882a593Smuzhiyun		serial4 = &uart4;
37*4882a593Smuzhiyun		spi0 = &spi0;
38*4882a593Smuzhiyun		spi1 = &spi1;
39*4882a593Smuzhiyun		spi2 = &spi2;
40*4882a593Smuzhiyun	};
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun	cpus {
43*4882a593Smuzhiyun		#address-cells = <0x2>;
44*4882a593Smuzhiyun		#size-cells = <0x0>;
45*4882a593Smuzhiyun
46*4882a593Smuzhiyun		cpu-map {
47*4882a593Smuzhiyun			cluster0 {
48*4882a593Smuzhiyun				core0 {
49*4882a593Smuzhiyun					cpu = <&cpu_b0>;
50*4882a593Smuzhiyun				};
51*4882a593Smuzhiyun				core1 {
52*4882a593Smuzhiyun					cpu = <&cpu_b1>;
53*4882a593Smuzhiyun				};
54*4882a593Smuzhiyun				core2 {
55*4882a593Smuzhiyun					cpu = <&cpu_b2>;
56*4882a593Smuzhiyun				};
57*4882a593Smuzhiyun				core3 {
58*4882a593Smuzhiyun					cpu = <&cpu_b3>;
59*4882a593Smuzhiyun				};
60*4882a593Smuzhiyun			};
61*4882a593Smuzhiyun
62*4882a593Smuzhiyun			cluster1 {
63*4882a593Smuzhiyun				core0 {
64*4882a593Smuzhiyun					cpu = <&cpu_l0>;
65*4882a593Smuzhiyun				};
66*4882a593Smuzhiyun				core1 {
67*4882a593Smuzhiyun					cpu = <&cpu_l1>;
68*4882a593Smuzhiyun				};
69*4882a593Smuzhiyun				core2 {
70*4882a593Smuzhiyun					cpu = <&cpu_l2>;
71*4882a593Smuzhiyun				};
72*4882a593Smuzhiyun				core3 {
73*4882a593Smuzhiyun					cpu = <&cpu_l3>;
74*4882a593Smuzhiyun				};
75*4882a593Smuzhiyun			};
76*4882a593Smuzhiyun		};
77*4882a593Smuzhiyun
78*4882a593Smuzhiyun		cpu_l0: cpu@0 {
79*4882a593Smuzhiyun			device_type = "cpu";
80*4882a593Smuzhiyun			compatible = "arm,cortex-a53";
81*4882a593Smuzhiyun			reg = <0x0 0x0>;
82*4882a593Smuzhiyun			enable-method = "psci";
83*4882a593Smuzhiyun			#cooling-cells = <2>; /* min followed by max */
84*4882a593Smuzhiyun		};
85*4882a593Smuzhiyun
86*4882a593Smuzhiyun		cpu_l1: cpu@1 {
87*4882a593Smuzhiyun			device_type = "cpu";
88*4882a593Smuzhiyun			compatible = "arm,cortex-a53";
89*4882a593Smuzhiyun			reg = <0x0 0x1>;
90*4882a593Smuzhiyun			enable-method = "psci";
91*4882a593Smuzhiyun			#cooling-cells = <2>; /* min followed by max */
92*4882a593Smuzhiyun		};
93*4882a593Smuzhiyun
94*4882a593Smuzhiyun		cpu_l2: cpu@2 {
95*4882a593Smuzhiyun			device_type = "cpu";
96*4882a593Smuzhiyun			compatible = "arm,cortex-a53";
97*4882a593Smuzhiyun			reg = <0x0 0x2>;
98*4882a593Smuzhiyun			enable-method = "psci";
99*4882a593Smuzhiyun			#cooling-cells = <2>; /* min followed by max */
100*4882a593Smuzhiyun		};
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun		cpu_l3: cpu@3 {
103*4882a593Smuzhiyun			device_type = "cpu";
104*4882a593Smuzhiyun			compatible = "arm,cortex-a53";
105*4882a593Smuzhiyun			reg = <0x0 0x3>;
106*4882a593Smuzhiyun			enable-method = "psci";
107*4882a593Smuzhiyun			#cooling-cells = <2>; /* min followed by max */
108*4882a593Smuzhiyun		};
109*4882a593Smuzhiyun
110*4882a593Smuzhiyun		cpu_b0: cpu@100 {
111*4882a593Smuzhiyun			device_type = "cpu";
112*4882a593Smuzhiyun			compatible = "arm,cortex-a53";
113*4882a593Smuzhiyun			reg = <0x0 0x100>;
114*4882a593Smuzhiyun			enable-method = "psci";
115*4882a593Smuzhiyun			#cooling-cells = <2>; /* min followed by max */
116*4882a593Smuzhiyun		};
117*4882a593Smuzhiyun
118*4882a593Smuzhiyun		cpu_b1: cpu@101 {
119*4882a593Smuzhiyun			device_type = "cpu";
120*4882a593Smuzhiyun			compatible = "arm,cortex-a53";
121*4882a593Smuzhiyun			reg = <0x0 0x101>;
122*4882a593Smuzhiyun			enable-method = "psci";
123*4882a593Smuzhiyun			#cooling-cells = <2>; /* min followed by max */
124*4882a593Smuzhiyun		};
125*4882a593Smuzhiyun
126*4882a593Smuzhiyun		cpu_b2: cpu@102 {
127*4882a593Smuzhiyun			device_type = "cpu";
128*4882a593Smuzhiyun			compatible = "arm,cortex-a53";
129*4882a593Smuzhiyun			reg = <0x0 0x102>;
130*4882a593Smuzhiyun			enable-method = "psci";
131*4882a593Smuzhiyun			#cooling-cells = <2>; /* min followed by max */
132*4882a593Smuzhiyun		};
133*4882a593Smuzhiyun
134*4882a593Smuzhiyun		cpu_b3: cpu@103 {
135*4882a593Smuzhiyun			device_type = "cpu";
136*4882a593Smuzhiyun			compatible = "arm,cortex-a53";
137*4882a593Smuzhiyun			reg = <0x0 0x103>;
138*4882a593Smuzhiyun			enable-method = "psci";
139*4882a593Smuzhiyun			#cooling-cells = <2>; /* min followed by max */
140*4882a593Smuzhiyun		};
141*4882a593Smuzhiyun	};
142*4882a593Smuzhiyun
143*4882a593Smuzhiyun	amba: bus {
144*4882a593Smuzhiyun		compatible = "simple-bus";
145*4882a593Smuzhiyun		#address-cells = <2>;
146*4882a593Smuzhiyun		#size-cells = <2>;
147*4882a593Smuzhiyun		ranges;
148*4882a593Smuzhiyun
149*4882a593Smuzhiyun		dmac_peri: dma-controller@ff250000 {
150*4882a593Smuzhiyun			compatible = "arm,pl330", "arm,primecell";
151*4882a593Smuzhiyun			reg = <0x0 0xff250000 0x0 0x4000>;
152*4882a593Smuzhiyun			interrupts = <GIC_SPI 2 IRQ_TYPE_LEVEL_HIGH>,
153*4882a593Smuzhiyun				     <GIC_SPI 3 IRQ_TYPE_LEVEL_HIGH>;
154*4882a593Smuzhiyun			#dma-cells = <1>;
155*4882a593Smuzhiyun			arm,pl330-broken-no-flushp;
156*4882a593Smuzhiyun			arm,pl330-periph-burst;
157*4882a593Smuzhiyun			clocks = <&cru ACLK_DMAC_PERI>;
158*4882a593Smuzhiyun			clock-names = "apb_pclk";
159*4882a593Smuzhiyun		};
160*4882a593Smuzhiyun
161*4882a593Smuzhiyun		dmac_bus: dma-controller@ff600000 {
162*4882a593Smuzhiyun			compatible = "arm,pl330", "arm,primecell";
163*4882a593Smuzhiyun			reg = <0x0 0xff600000 0x0 0x4000>;
164*4882a593Smuzhiyun			interrupts = <GIC_SPI 0 IRQ_TYPE_LEVEL_HIGH>,
165*4882a593Smuzhiyun				     <GIC_SPI 1 IRQ_TYPE_LEVEL_HIGH>;
166*4882a593Smuzhiyun			#dma-cells = <1>;
167*4882a593Smuzhiyun			arm,pl330-broken-no-flushp;
168*4882a593Smuzhiyun			arm,pl330-periph-burst;
169*4882a593Smuzhiyun			clocks = <&cru ACLK_DMAC_BUS>;
170*4882a593Smuzhiyun			clock-names = "apb_pclk";
171*4882a593Smuzhiyun		};
172*4882a593Smuzhiyun	};
173*4882a593Smuzhiyun
174*4882a593Smuzhiyun	arm-pmu {
175*4882a593Smuzhiyun		compatible = "arm,armv8-pmuv3";
176*4882a593Smuzhiyun		interrupts = <GIC_SPI 112 IRQ_TYPE_LEVEL_HIGH>,
177*4882a593Smuzhiyun			     <GIC_SPI 113 IRQ_TYPE_LEVEL_HIGH>,
178*4882a593Smuzhiyun			     <GIC_SPI 114 IRQ_TYPE_LEVEL_HIGH>,
179*4882a593Smuzhiyun			     <GIC_SPI 115 IRQ_TYPE_LEVEL_HIGH>,
180*4882a593Smuzhiyun			     <GIC_SPI 116 IRQ_TYPE_LEVEL_HIGH>,
181*4882a593Smuzhiyun			     <GIC_SPI 117 IRQ_TYPE_LEVEL_HIGH>,
182*4882a593Smuzhiyun			     <GIC_SPI 118 IRQ_TYPE_LEVEL_HIGH>,
183*4882a593Smuzhiyun			     <GIC_SPI 119 IRQ_TYPE_LEVEL_HIGH>;
184*4882a593Smuzhiyun		interrupt-affinity = <&cpu_l0>, <&cpu_l1>, <&cpu_l2>,
185*4882a593Smuzhiyun				     <&cpu_l3>, <&cpu_b0>, <&cpu_b1>,
186*4882a593Smuzhiyun				     <&cpu_b2>, <&cpu_b3>;
187*4882a593Smuzhiyun	};
188*4882a593Smuzhiyun
189*4882a593Smuzhiyun	psci {
190*4882a593Smuzhiyun		compatible = "arm,psci-0.2";
191*4882a593Smuzhiyun		method = "smc";
192*4882a593Smuzhiyun	};
193*4882a593Smuzhiyun
194*4882a593Smuzhiyun	timer {
195*4882a593Smuzhiyun		compatible = "arm,armv8-timer";
196*4882a593Smuzhiyun		interrupts = <GIC_PPI 13
197*4882a593Smuzhiyun			(GIC_CPU_MASK_SIMPLE(8) | IRQ_TYPE_LEVEL_HIGH)>,
198*4882a593Smuzhiyun			     <GIC_PPI 14
199*4882a593Smuzhiyun			(GIC_CPU_MASK_SIMPLE(8) | IRQ_TYPE_LEVEL_HIGH)>,
200*4882a593Smuzhiyun			     <GIC_PPI 11
201*4882a593Smuzhiyun			(GIC_CPU_MASK_SIMPLE(8) | IRQ_TYPE_LEVEL_HIGH)>,
202*4882a593Smuzhiyun			     <GIC_PPI 10
203*4882a593Smuzhiyun			(GIC_CPU_MASK_SIMPLE(8) | IRQ_TYPE_LEVEL_HIGH)>;
204*4882a593Smuzhiyun	};
205*4882a593Smuzhiyun
206*4882a593Smuzhiyun	xin24m: oscillator {
207*4882a593Smuzhiyun		compatible = "fixed-clock";
208*4882a593Smuzhiyun		clock-frequency = <24000000>;
209*4882a593Smuzhiyun		clock-output-names = "xin24m";
210*4882a593Smuzhiyun		#clock-cells = <0>;
211*4882a593Smuzhiyun	};
212*4882a593Smuzhiyun
213*4882a593Smuzhiyun	sdmmc: mmc@ff0c0000 {
214*4882a593Smuzhiyun		compatible = "rockchip,rk3368-dw-mshc", "rockchip,rk3288-dw-mshc";
215*4882a593Smuzhiyun		reg = <0x0 0xff0c0000 0x0 0x4000>;
216*4882a593Smuzhiyun		max-frequency = <150000000>;
217*4882a593Smuzhiyun		clocks = <&cru HCLK_SDMMC>, <&cru SCLK_SDMMC>,
218*4882a593Smuzhiyun			 <&cru SCLK_SDMMC_DRV>, <&cru SCLK_SDMMC_SAMPLE>;
219*4882a593Smuzhiyun		clock-names = "biu", "ciu", "ciu-drive", "ciu-sample";
220*4882a593Smuzhiyun		fifo-depth = <0x100>;
221*4882a593Smuzhiyun		interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>;
222*4882a593Smuzhiyun		resets = <&cru SRST_MMC0>;
223*4882a593Smuzhiyun		reset-names = "reset";
224*4882a593Smuzhiyun		status = "disabled";
225*4882a593Smuzhiyun	};
226*4882a593Smuzhiyun
227*4882a593Smuzhiyun	sdio0: mmc@ff0d0000 {
228*4882a593Smuzhiyun		compatible = "rockchip,rk3368-dw-mshc", "rockchip,rk3288-dw-mshc";
229*4882a593Smuzhiyun		reg = <0x0 0xff0d0000 0x0 0x4000>;
230*4882a593Smuzhiyun		max-frequency = <150000000>;
231*4882a593Smuzhiyun		clocks = <&cru HCLK_SDIO0>, <&cru SCLK_SDIO0>,
232*4882a593Smuzhiyun			 <&cru SCLK_SDIO0_DRV>, <&cru SCLK_SDIO0_SAMPLE>;
233*4882a593Smuzhiyun		clock-names = "biu", "ciu", "ciu-drive", "ciu-sample";
234*4882a593Smuzhiyun		fifo-depth = <0x100>;
235*4882a593Smuzhiyun		interrupts = <GIC_SPI 33 IRQ_TYPE_LEVEL_HIGH>;
236*4882a593Smuzhiyun		resets = <&cru SRST_SDIO0>;
237*4882a593Smuzhiyun		reset-names = "reset";
238*4882a593Smuzhiyun		status = "disabled";
239*4882a593Smuzhiyun	};
240*4882a593Smuzhiyun
241*4882a593Smuzhiyun	emmc: mmc@ff0f0000 {
242*4882a593Smuzhiyun		compatible = "rockchip,rk3368-dw-mshc", "rockchip,rk3288-dw-mshc";
243*4882a593Smuzhiyun		reg = <0x0 0xff0f0000 0x0 0x4000>;
244*4882a593Smuzhiyun		max-frequency = <150000000>;
245*4882a593Smuzhiyun		clocks = <&cru HCLK_EMMC>, <&cru SCLK_EMMC>,
246*4882a593Smuzhiyun			 <&cru SCLK_EMMC_DRV>, <&cru SCLK_EMMC_SAMPLE>;
247*4882a593Smuzhiyun		clock-names = "biu", "ciu", "ciu-drive", "ciu-sample";
248*4882a593Smuzhiyun		fifo-depth = <0x100>;
249*4882a593Smuzhiyun		interrupts = <GIC_SPI 35 IRQ_TYPE_LEVEL_HIGH>;
250*4882a593Smuzhiyun		resets = <&cru SRST_EMMC>;
251*4882a593Smuzhiyun		reset-names = "reset";
252*4882a593Smuzhiyun		status = "disabled";
253*4882a593Smuzhiyun	};
254*4882a593Smuzhiyun
255*4882a593Smuzhiyun	saradc: saradc@ff100000 {
256*4882a593Smuzhiyun		compatible = "rockchip,saradc";
257*4882a593Smuzhiyun		reg = <0x0 0xff100000 0x0 0x100>;
258*4882a593Smuzhiyun		interrupts = <GIC_SPI 36 IRQ_TYPE_LEVEL_HIGH>;
259*4882a593Smuzhiyun		#io-channel-cells = <1>;
260*4882a593Smuzhiyun		clocks = <&cru SCLK_SARADC>, <&cru PCLK_SARADC>;
261*4882a593Smuzhiyun		clock-names = "saradc", "apb_pclk";
262*4882a593Smuzhiyun		resets = <&cru SRST_SARADC>;
263*4882a593Smuzhiyun		reset-names = "saradc-apb";
264*4882a593Smuzhiyun		status = "disabled";
265*4882a593Smuzhiyun	};
266*4882a593Smuzhiyun
267*4882a593Smuzhiyun	spi0: spi@ff110000 {
268*4882a593Smuzhiyun		compatible = "rockchip,rk3368-spi", "rockchip,rk3066-spi";
269*4882a593Smuzhiyun		reg = <0x0 0xff110000 0x0 0x1000>;
270*4882a593Smuzhiyun		clocks = <&cru SCLK_SPI0>, <&cru PCLK_SPI0>;
271*4882a593Smuzhiyun		clock-names = "spiclk", "apb_pclk";
272*4882a593Smuzhiyun		interrupts = <GIC_SPI 44 IRQ_TYPE_LEVEL_HIGH>;
273*4882a593Smuzhiyun		pinctrl-names = "default";
274*4882a593Smuzhiyun		pinctrl-0 = <&spi0_clk &spi0_tx &spi0_rx &spi0_cs0>;
275*4882a593Smuzhiyun		#address-cells = <1>;
276*4882a593Smuzhiyun		#size-cells = <0>;
277*4882a593Smuzhiyun		status = "disabled";
278*4882a593Smuzhiyun	};
279*4882a593Smuzhiyun
280*4882a593Smuzhiyun	spi1: spi@ff120000 {
281*4882a593Smuzhiyun		compatible = "rockchip,rk3368-spi", "rockchip,rk3066-spi";
282*4882a593Smuzhiyun		reg = <0x0 0xff120000 0x0 0x1000>;
283*4882a593Smuzhiyun		clocks = <&cru SCLK_SPI1>, <&cru PCLK_SPI1>;
284*4882a593Smuzhiyun		clock-names = "spiclk", "apb_pclk";
285*4882a593Smuzhiyun		interrupts = <GIC_SPI 45 IRQ_TYPE_LEVEL_HIGH>;
286*4882a593Smuzhiyun		pinctrl-names = "default";
287*4882a593Smuzhiyun		pinctrl-0 = <&spi1_clk &spi1_tx &spi1_rx &spi1_cs0>;
288*4882a593Smuzhiyun		#address-cells = <1>;
289*4882a593Smuzhiyun		#size-cells = <0>;
290*4882a593Smuzhiyun		status = "disabled";
291*4882a593Smuzhiyun	};
292*4882a593Smuzhiyun
293*4882a593Smuzhiyun	spi2: spi@ff130000 {
294*4882a593Smuzhiyun		compatible = "rockchip,rk3368-spi", "rockchip,rk3066-spi";
295*4882a593Smuzhiyun		reg = <0x0 0xff130000 0x0 0x1000>;
296*4882a593Smuzhiyun		clocks = <&cru SCLK_SPI2>, <&cru PCLK_SPI2>;
297*4882a593Smuzhiyun		clock-names = "spiclk", "apb_pclk";
298*4882a593Smuzhiyun		interrupts = <GIC_SPI 41 IRQ_TYPE_LEVEL_HIGH>;
299*4882a593Smuzhiyun		pinctrl-names = "default";
300*4882a593Smuzhiyun		pinctrl-0 = <&spi2_clk &spi2_tx &spi2_rx &spi2_cs0>;
301*4882a593Smuzhiyun		#address-cells = <1>;
302*4882a593Smuzhiyun		#size-cells = <0>;
303*4882a593Smuzhiyun		status = "disabled";
304*4882a593Smuzhiyun	};
305*4882a593Smuzhiyun
306*4882a593Smuzhiyun	i2c2: i2c@ff140000 {
307*4882a593Smuzhiyun		compatible = "rockchip,rk3368-i2c", "rockchip,rk3288-i2c";
308*4882a593Smuzhiyun		reg = <0x0 0xff140000 0x0 0x1000>;
309*4882a593Smuzhiyun		interrupts = <GIC_SPI 62 IRQ_TYPE_LEVEL_HIGH>;
310*4882a593Smuzhiyun		#address-cells = <1>;
311*4882a593Smuzhiyun		#size-cells = <0>;
312*4882a593Smuzhiyun		clock-names = "i2c";
313*4882a593Smuzhiyun		clocks = <&cru PCLK_I2C2>;
314*4882a593Smuzhiyun		pinctrl-names = "default";
315*4882a593Smuzhiyun		pinctrl-0 = <&i2c2_xfer>;
316*4882a593Smuzhiyun		status = "disabled";
317*4882a593Smuzhiyun	};
318*4882a593Smuzhiyun
319*4882a593Smuzhiyun	i2c3: i2c@ff150000 {
320*4882a593Smuzhiyun		compatible = "rockchip,rk3368-i2c", "rockchip,rk3288-i2c";
321*4882a593Smuzhiyun		reg = <0x0 0xff150000 0x0 0x1000>;
322*4882a593Smuzhiyun		interrupts = <GIC_SPI 63 IRQ_TYPE_LEVEL_HIGH>;
323*4882a593Smuzhiyun		#address-cells = <1>;
324*4882a593Smuzhiyun		#size-cells = <0>;
325*4882a593Smuzhiyun		clock-names = "i2c";
326*4882a593Smuzhiyun		clocks = <&cru PCLK_I2C3>;
327*4882a593Smuzhiyun		pinctrl-names = "default";
328*4882a593Smuzhiyun		pinctrl-0 = <&i2c3_xfer>;
329*4882a593Smuzhiyun		status = "disabled";
330*4882a593Smuzhiyun	};
331*4882a593Smuzhiyun
332*4882a593Smuzhiyun	i2c4: i2c@ff160000 {
333*4882a593Smuzhiyun		compatible = "rockchip,rk3368-i2c", "rockchip,rk3288-i2c";
334*4882a593Smuzhiyun		reg = <0x0 0xff160000 0x0 0x1000>;
335*4882a593Smuzhiyun		interrupts = <GIC_SPI 64 IRQ_TYPE_LEVEL_HIGH>;
336*4882a593Smuzhiyun		#address-cells = <1>;
337*4882a593Smuzhiyun		#size-cells = <0>;
338*4882a593Smuzhiyun		clock-names = "i2c";
339*4882a593Smuzhiyun		clocks = <&cru PCLK_I2C4>;
340*4882a593Smuzhiyun		pinctrl-names = "default";
341*4882a593Smuzhiyun		pinctrl-0 = <&i2c4_xfer>;
342*4882a593Smuzhiyun		status = "disabled";
343*4882a593Smuzhiyun	};
344*4882a593Smuzhiyun
345*4882a593Smuzhiyun	i2c5: i2c@ff170000 {
346*4882a593Smuzhiyun		compatible = "rockchip,rk3368-i2c", "rockchip,rk3288-i2c";
347*4882a593Smuzhiyun		reg = <0x0 0xff170000 0x0 0x1000>;
348*4882a593Smuzhiyun		interrupts = <GIC_SPI 65 IRQ_TYPE_LEVEL_HIGH>;
349*4882a593Smuzhiyun		#address-cells = <1>;
350*4882a593Smuzhiyun		#size-cells = <0>;
351*4882a593Smuzhiyun		clock-names = "i2c";
352*4882a593Smuzhiyun		clocks = <&cru PCLK_I2C5>;
353*4882a593Smuzhiyun		pinctrl-names = "default";
354*4882a593Smuzhiyun		pinctrl-0 = <&i2c5_xfer>;
355*4882a593Smuzhiyun		status = "disabled";
356*4882a593Smuzhiyun	};
357*4882a593Smuzhiyun
358*4882a593Smuzhiyun	uart0: serial@ff180000 {
359*4882a593Smuzhiyun		compatible = "rockchip,rk3368-uart", "snps,dw-apb-uart";
360*4882a593Smuzhiyun		reg = <0x0 0xff180000 0x0 0x100>;
361*4882a593Smuzhiyun		clock-frequency = <24000000>;
362*4882a593Smuzhiyun		clocks = <&cru SCLK_UART0>, <&cru PCLK_UART0>;
363*4882a593Smuzhiyun		clock-names = "baudclk", "apb_pclk";
364*4882a593Smuzhiyun		interrupts = <GIC_SPI 55 IRQ_TYPE_LEVEL_HIGH>;
365*4882a593Smuzhiyun		reg-shift = <2>;
366*4882a593Smuzhiyun		reg-io-width = <4>;
367*4882a593Smuzhiyun		status = "disabled";
368*4882a593Smuzhiyun	};
369*4882a593Smuzhiyun
370*4882a593Smuzhiyun	uart1: serial@ff190000 {
371*4882a593Smuzhiyun		compatible = "rockchip,rk3368-uart", "snps,dw-apb-uart";
372*4882a593Smuzhiyun		reg = <0x0 0xff190000 0x0 0x100>;
373*4882a593Smuzhiyun		clock-frequency = <24000000>;
374*4882a593Smuzhiyun		clocks = <&cru SCLK_UART1>, <&cru PCLK_UART1>;
375*4882a593Smuzhiyun		clock-names = "baudclk", "apb_pclk";
376*4882a593Smuzhiyun		interrupts = <GIC_SPI 56 IRQ_TYPE_LEVEL_HIGH>;
377*4882a593Smuzhiyun		reg-shift = <2>;
378*4882a593Smuzhiyun		reg-io-width = <4>;
379*4882a593Smuzhiyun		status = "disabled";
380*4882a593Smuzhiyun	};
381*4882a593Smuzhiyun
382*4882a593Smuzhiyun	uart3: serial@ff1b0000 {
383*4882a593Smuzhiyun		compatible = "rockchip,rk3368-uart", "snps,dw-apb-uart";
384*4882a593Smuzhiyun		reg = <0x0 0xff1b0000 0x0 0x100>;
385*4882a593Smuzhiyun		clock-frequency = <24000000>;
386*4882a593Smuzhiyun		clocks = <&cru SCLK_UART3>, <&cru PCLK_UART3>;
387*4882a593Smuzhiyun		clock-names = "baudclk", "apb_pclk";
388*4882a593Smuzhiyun		interrupts = <GIC_SPI 58 IRQ_TYPE_LEVEL_HIGH>;
389*4882a593Smuzhiyun		reg-shift = <2>;
390*4882a593Smuzhiyun		reg-io-width = <4>;
391*4882a593Smuzhiyun		status = "disabled";
392*4882a593Smuzhiyun	};
393*4882a593Smuzhiyun
394*4882a593Smuzhiyun	uart4: serial@ff1c0000 {
395*4882a593Smuzhiyun		compatible = "rockchip,rk3368-uart", "snps,dw-apb-uart";
396*4882a593Smuzhiyun		reg = <0x0 0xff1c0000 0x0 0x100>;
397*4882a593Smuzhiyun		clock-frequency = <24000000>;
398*4882a593Smuzhiyun		clocks = <&cru SCLK_UART4>, <&cru PCLK_UART4>;
399*4882a593Smuzhiyun		clock-names = "baudclk", "apb_pclk";
400*4882a593Smuzhiyun		interrupts = <GIC_SPI 59 IRQ_TYPE_LEVEL_HIGH>;
401*4882a593Smuzhiyun		reg-shift = <2>;
402*4882a593Smuzhiyun		reg-io-width = <4>;
403*4882a593Smuzhiyun		status = "disabled";
404*4882a593Smuzhiyun	};
405*4882a593Smuzhiyun
406*4882a593Smuzhiyun	thermal-zones {
407*4882a593Smuzhiyun		cpu {
408*4882a593Smuzhiyun			polling-delay-passive = <100>; /* milliseconds */
409*4882a593Smuzhiyun			polling-delay = <5000>; /* milliseconds */
410*4882a593Smuzhiyun
411*4882a593Smuzhiyun			thermal-sensors = <&tsadc 0>;
412*4882a593Smuzhiyun
413*4882a593Smuzhiyun			trips {
414*4882a593Smuzhiyun				cpu_alert0: cpu_alert0 {
415*4882a593Smuzhiyun					temperature = <75000>; /* millicelsius */
416*4882a593Smuzhiyun					hysteresis = <2000>; /* millicelsius */
417*4882a593Smuzhiyun					type = "passive";
418*4882a593Smuzhiyun				};
419*4882a593Smuzhiyun				cpu_alert1: cpu_alert1 {
420*4882a593Smuzhiyun					temperature = <80000>; /* millicelsius */
421*4882a593Smuzhiyun					hysteresis = <2000>; /* millicelsius */
422*4882a593Smuzhiyun					type = "passive";
423*4882a593Smuzhiyun				};
424*4882a593Smuzhiyun				cpu_crit: cpu_crit {
425*4882a593Smuzhiyun					temperature = <95000>; /* millicelsius */
426*4882a593Smuzhiyun					hysteresis = <2000>; /* millicelsius */
427*4882a593Smuzhiyun					type = "critical";
428*4882a593Smuzhiyun				};
429*4882a593Smuzhiyun			};
430*4882a593Smuzhiyun
431*4882a593Smuzhiyun			cooling-maps {
432*4882a593Smuzhiyun				map0 {
433*4882a593Smuzhiyun					trip = <&cpu_alert0>;
434*4882a593Smuzhiyun					cooling-device =
435*4882a593Smuzhiyun					<&cpu_b0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
436*4882a593Smuzhiyun					<&cpu_b1 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
437*4882a593Smuzhiyun					<&cpu_b2 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
438*4882a593Smuzhiyun					<&cpu_b3 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
439*4882a593Smuzhiyun				};
440*4882a593Smuzhiyun				map1 {
441*4882a593Smuzhiyun					trip = <&cpu_alert1>;
442*4882a593Smuzhiyun					cooling-device =
443*4882a593Smuzhiyun					<&cpu_l0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
444*4882a593Smuzhiyun					<&cpu_l1 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
445*4882a593Smuzhiyun					<&cpu_l2 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
446*4882a593Smuzhiyun					<&cpu_l3 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
447*4882a593Smuzhiyun				};
448*4882a593Smuzhiyun			};
449*4882a593Smuzhiyun		};
450*4882a593Smuzhiyun
451*4882a593Smuzhiyun		gpu {
452*4882a593Smuzhiyun			polling-delay-passive = <100>; /* milliseconds */
453*4882a593Smuzhiyun			polling-delay = <5000>; /* milliseconds */
454*4882a593Smuzhiyun
455*4882a593Smuzhiyun			thermal-sensors = <&tsadc 1>;
456*4882a593Smuzhiyun
457*4882a593Smuzhiyun			trips {
458*4882a593Smuzhiyun				gpu_alert0: gpu_alert0 {
459*4882a593Smuzhiyun					temperature = <80000>; /* millicelsius */
460*4882a593Smuzhiyun					hysteresis = <2000>; /* millicelsius */
461*4882a593Smuzhiyun					type = "passive";
462*4882a593Smuzhiyun				};
463*4882a593Smuzhiyun				gpu_crit: gpu_crit {
464*4882a593Smuzhiyun					temperature = <115000>; /* millicelsius */
465*4882a593Smuzhiyun					hysteresis = <2000>; /* millicelsius */
466*4882a593Smuzhiyun					type = "critical";
467*4882a593Smuzhiyun				};
468*4882a593Smuzhiyun			};
469*4882a593Smuzhiyun
470*4882a593Smuzhiyun			cooling-maps {
471*4882a593Smuzhiyun				map0 {
472*4882a593Smuzhiyun					trip = <&gpu_alert0>;
473*4882a593Smuzhiyun					cooling-device =
474*4882a593Smuzhiyun					<&cpu_b0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
475*4882a593Smuzhiyun					<&cpu_b1 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
476*4882a593Smuzhiyun					<&cpu_b2 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
477*4882a593Smuzhiyun					<&cpu_b3 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
478*4882a593Smuzhiyun				};
479*4882a593Smuzhiyun			};
480*4882a593Smuzhiyun		};
481*4882a593Smuzhiyun	};
482*4882a593Smuzhiyun
483*4882a593Smuzhiyun	tsadc: tsadc@ff280000 {
484*4882a593Smuzhiyun		compatible = "rockchip,rk3368-tsadc";
485*4882a593Smuzhiyun		reg = <0x0 0xff280000 0x0 0x100>;
486*4882a593Smuzhiyun		interrupts = <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>;
487*4882a593Smuzhiyun		clocks = <&cru SCLK_TSADC>, <&cru PCLK_TSADC>;
488*4882a593Smuzhiyun		clock-names = "tsadc", "apb_pclk";
489*4882a593Smuzhiyun		resets = <&cru SRST_TSADC>;
490*4882a593Smuzhiyun		reset-names = "tsadc-apb";
491*4882a593Smuzhiyun		pinctrl-names = "init", "default", "sleep";
492*4882a593Smuzhiyun		pinctrl-0 = <&otp_pin>;
493*4882a593Smuzhiyun		pinctrl-1 = <&otp_out>;
494*4882a593Smuzhiyun		pinctrl-2 = <&otp_pin>;
495*4882a593Smuzhiyun		#thermal-sensor-cells = <1>;
496*4882a593Smuzhiyun		rockchip,hw-tshut-temp = <95000>;
497*4882a593Smuzhiyun		status = "disabled";
498*4882a593Smuzhiyun	};
499*4882a593Smuzhiyun
500*4882a593Smuzhiyun	gmac: ethernet@ff290000 {
501*4882a593Smuzhiyun		compatible = "rockchip,rk3368-gmac";
502*4882a593Smuzhiyun		reg = <0x0 0xff290000 0x0 0x10000>;
503*4882a593Smuzhiyun		interrupts = <GIC_SPI 27 IRQ_TYPE_LEVEL_HIGH>;
504*4882a593Smuzhiyun		interrupt-names = "macirq";
505*4882a593Smuzhiyun		rockchip,grf = <&grf>;
506*4882a593Smuzhiyun		clocks = <&cru SCLK_MAC>,
507*4882a593Smuzhiyun			<&cru SCLK_MAC_RX>, <&cru SCLK_MAC_TX>,
508*4882a593Smuzhiyun			<&cru SCLK_MACREF>, <&cru SCLK_MACREF_OUT>,
509*4882a593Smuzhiyun			<&cru ACLK_GMAC>, <&cru PCLK_GMAC>;
510*4882a593Smuzhiyun		clock-names = "stmmaceth",
511*4882a593Smuzhiyun			"mac_clk_rx", "mac_clk_tx",
512*4882a593Smuzhiyun			"clk_mac_ref", "clk_mac_refout",
513*4882a593Smuzhiyun			"aclk_mac", "pclk_mac";
514*4882a593Smuzhiyun		status = "disabled";
515*4882a593Smuzhiyun	};
516*4882a593Smuzhiyun
517*4882a593Smuzhiyun	usb_host0_ehci: usb@ff500000 {
518*4882a593Smuzhiyun		compatible = "generic-ehci";
519*4882a593Smuzhiyun		reg = <0x0 0xff500000 0x0 0x100>;
520*4882a593Smuzhiyun		interrupts = <GIC_SPI 24 IRQ_TYPE_LEVEL_HIGH>;
521*4882a593Smuzhiyun		clocks = <&cru HCLK_HOST0>;
522*4882a593Smuzhiyun		status = "disabled";
523*4882a593Smuzhiyun	};
524*4882a593Smuzhiyun
525*4882a593Smuzhiyun	usb_otg: usb@ff580000 {
526*4882a593Smuzhiyun		compatible = "rockchip,rk3368-usb", "rockchip,rk3066-usb",
527*4882a593Smuzhiyun				"snps,dwc2";
528*4882a593Smuzhiyun		reg = <0x0 0xff580000 0x0 0x40000>;
529*4882a593Smuzhiyun		interrupts = <GIC_SPI 23 IRQ_TYPE_LEVEL_HIGH>;
530*4882a593Smuzhiyun		clocks = <&cru HCLK_OTG0>;
531*4882a593Smuzhiyun		clock-names = "otg";
532*4882a593Smuzhiyun		dr_mode = "otg";
533*4882a593Smuzhiyun		g-np-tx-fifo-size = <16>;
534*4882a593Smuzhiyun		g-rx-fifo-size = <275>;
535*4882a593Smuzhiyun		g-tx-fifo-size = <256 128 128 64 64 32>;
536*4882a593Smuzhiyun		status = "disabled";
537*4882a593Smuzhiyun	};
538*4882a593Smuzhiyun
539*4882a593Smuzhiyun	i2c0: i2c@ff650000 {
540*4882a593Smuzhiyun		compatible = "rockchip,rk3368-i2c", "rockchip,rk3288-i2c";
541*4882a593Smuzhiyun		reg = <0x0 0xff650000 0x0 0x1000>;
542*4882a593Smuzhiyun		clocks = <&cru PCLK_I2C0>;
543*4882a593Smuzhiyun		clock-names = "i2c";
544*4882a593Smuzhiyun		interrupts = <GIC_SPI 60 IRQ_TYPE_LEVEL_HIGH>;
545*4882a593Smuzhiyun		pinctrl-names = "default";
546*4882a593Smuzhiyun		pinctrl-0 = <&i2c0_xfer>;
547*4882a593Smuzhiyun		#address-cells = <1>;
548*4882a593Smuzhiyun		#size-cells = <0>;
549*4882a593Smuzhiyun		status = "disabled";
550*4882a593Smuzhiyun	};
551*4882a593Smuzhiyun
552*4882a593Smuzhiyun	i2c1: i2c@ff660000 {
553*4882a593Smuzhiyun		compatible = "rockchip,rk3368-i2c", "rockchip,rk3288-i2c";
554*4882a593Smuzhiyun		reg = <0x0 0xff660000 0x0 0x1000>;
555*4882a593Smuzhiyun		interrupts = <GIC_SPI 61 IRQ_TYPE_LEVEL_HIGH>;
556*4882a593Smuzhiyun		#address-cells = <1>;
557*4882a593Smuzhiyun		#size-cells = <0>;
558*4882a593Smuzhiyun		clock-names = "i2c";
559*4882a593Smuzhiyun		clocks = <&cru PCLK_I2C1>;
560*4882a593Smuzhiyun		pinctrl-names = "default";
561*4882a593Smuzhiyun		pinctrl-0 = <&i2c1_xfer>;
562*4882a593Smuzhiyun		status = "disabled";
563*4882a593Smuzhiyun	};
564*4882a593Smuzhiyun
565*4882a593Smuzhiyun	pwm0: pwm@ff680000 {
566*4882a593Smuzhiyun		compatible = "rockchip,rk3368-pwm", "rockchip,rk3288-pwm";
567*4882a593Smuzhiyun		reg = <0x0 0xff680000 0x0 0x10>;
568*4882a593Smuzhiyun		#pwm-cells = <3>;
569*4882a593Smuzhiyun		pinctrl-names = "active";
570*4882a593Smuzhiyun		pinctrl-0 = <&pwm0_pin>;
571*4882a593Smuzhiyun		clocks = <&cru PCLK_PWM1>;
572*4882a593Smuzhiyun		clock-names = "pwm";
573*4882a593Smuzhiyun		status = "disabled";
574*4882a593Smuzhiyun	};
575*4882a593Smuzhiyun
576*4882a593Smuzhiyun	pwm1: pwm@ff680010 {
577*4882a593Smuzhiyun		compatible = "rockchip,rk3368-pwm", "rockchip,rk3288-pwm";
578*4882a593Smuzhiyun		reg = <0x0 0xff680010 0x0 0x10>;
579*4882a593Smuzhiyun		#pwm-cells = <3>;
580*4882a593Smuzhiyun		pinctrl-names = "active";
581*4882a593Smuzhiyun		pinctrl-0 = <&pwm1_pin>;
582*4882a593Smuzhiyun		clocks = <&cru PCLK_PWM1>;
583*4882a593Smuzhiyun		clock-names = "pwm";
584*4882a593Smuzhiyun		status = "disabled";
585*4882a593Smuzhiyun	};
586*4882a593Smuzhiyun
587*4882a593Smuzhiyun	pwm2: pwm@ff680020 {
588*4882a593Smuzhiyun		compatible = "rockchip,rk3368-pwm", "rockchip,rk3288-pwm";
589*4882a593Smuzhiyun		reg = <0x0 0xff680020 0x0 0x10>;
590*4882a593Smuzhiyun		#pwm-cells = <3>;
591*4882a593Smuzhiyun		clocks = <&cru PCLK_PWM1>;
592*4882a593Smuzhiyun		clock-names = "pwm";
593*4882a593Smuzhiyun		status = "disabled";
594*4882a593Smuzhiyun	};
595*4882a593Smuzhiyun
596*4882a593Smuzhiyun	pwm3: pwm@ff680030 {
597*4882a593Smuzhiyun		compatible = "rockchip,rk3368-pwm", "rockchip,rk3288-pwm";
598*4882a593Smuzhiyun		reg = <0x0 0xff680030 0x0 0x10>;
599*4882a593Smuzhiyun		#pwm-cells = <3>;
600*4882a593Smuzhiyun		pinctrl-names = "active";
601*4882a593Smuzhiyun		pinctrl-0 = <&pwm3_pin>;
602*4882a593Smuzhiyun		clocks = <&cru PCLK_PWM1>;
603*4882a593Smuzhiyun		clock-names = "pwm";
604*4882a593Smuzhiyun		status = "disabled";
605*4882a593Smuzhiyun	};
606*4882a593Smuzhiyun
607*4882a593Smuzhiyun	uart2: serial@ff690000 {
608*4882a593Smuzhiyun		compatible = "rockchip,rk3368-uart", "snps,dw-apb-uart";
609*4882a593Smuzhiyun		reg = <0x0 0xff690000 0x0 0x100>;
610*4882a593Smuzhiyun		clocks = <&cru SCLK_UART2>, <&cru PCLK_UART2>;
611*4882a593Smuzhiyun		clock-names = "baudclk", "apb_pclk";
612*4882a593Smuzhiyun		interrupts = <GIC_SPI 57 IRQ_TYPE_LEVEL_HIGH>;
613*4882a593Smuzhiyun		pinctrl-names = "default";
614*4882a593Smuzhiyun		pinctrl-0 = <&uart2_xfer>;
615*4882a593Smuzhiyun		reg-shift = <2>;
616*4882a593Smuzhiyun		reg-io-width = <4>;
617*4882a593Smuzhiyun		status = "disabled";
618*4882a593Smuzhiyun	};
619*4882a593Smuzhiyun
620*4882a593Smuzhiyun	mbox: mbox@ff6b0000 {
621*4882a593Smuzhiyun		compatible = "rockchip,rk3368-mailbox";
622*4882a593Smuzhiyun		reg = <0x0 0xff6b0000 0x0 0x1000>;
623*4882a593Smuzhiyun		interrupts = <GIC_SPI 146 IRQ_TYPE_LEVEL_HIGH>,
624*4882a593Smuzhiyun			     <GIC_SPI 147 IRQ_TYPE_LEVEL_HIGH>,
625*4882a593Smuzhiyun			     <GIC_SPI 148 IRQ_TYPE_LEVEL_HIGH>,
626*4882a593Smuzhiyun			     <GIC_SPI 149 IRQ_TYPE_LEVEL_HIGH>;
627*4882a593Smuzhiyun		clocks = <&cru PCLK_MAILBOX>;
628*4882a593Smuzhiyun		clock-names = "pclk_mailbox";
629*4882a593Smuzhiyun		#mbox-cells = <1>;
630*4882a593Smuzhiyun		status = "disabled";
631*4882a593Smuzhiyun	};
632*4882a593Smuzhiyun
633*4882a593Smuzhiyun	pmugrf: syscon@ff738000 {
634*4882a593Smuzhiyun		compatible = "rockchip,rk3368-pmugrf", "syscon", "simple-mfd";
635*4882a593Smuzhiyun		reg = <0x0 0xff738000 0x0 0x1000>;
636*4882a593Smuzhiyun
637*4882a593Smuzhiyun		pmu_io_domains: io-domains {
638*4882a593Smuzhiyun			compatible = "rockchip,rk3368-pmu-io-voltage-domain";
639*4882a593Smuzhiyun			status = "disabled";
640*4882a593Smuzhiyun		};
641*4882a593Smuzhiyun
642*4882a593Smuzhiyun		reboot-mode {
643*4882a593Smuzhiyun			compatible = "syscon-reboot-mode";
644*4882a593Smuzhiyun			offset = <0x200>;
645*4882a593Smuzhiyun			mode-normal = <BOOT_NORMAL>;
646*4882a593Smuzhiyun			mode-recovery = <BOOT_RECOVERY>;
647*4882a593Smuzhiyun			mode-bootloader = <BOOT_FASTBOOT>;
648*4882a593Smuzhiyun			mode-loader = <BOOT_BL_DOWNLOAD>;
649*4882a593Smuzhiyun		};
650*4882a593Smuzhiyun	};
651*4882a593Smuzhiyun
652*4882a593Smuzhiyun	cru: clock-controller@ff760000 {
653*4882a593Smuzhiyun		compatible = "rockchip,rk3368-cru";
654*4882a593Smuzhiyun		reg = <0x0 0xff760000 0x0 0x1000>;
655*4882a593Smuzhiyun		rockchip,grf = <&grf>;
656*4882a593Smuzhiyun		#clock-cells = <1>;
657*4882a593Smuzhiyun		#reset-cells = <1>;
658*4882a593Smuzhiyun	};
659*4882a593Smuzhiyun
660*4882a593Smuzhiyun	grf: syscon@ff770000 {
661*4882a593Smuzhiyun		compatible = "rockchip,rk3368-grf", "syscon", "simple-mfd";
662*4882a593Smuzhiyun		reg = <0x0 0xff770000 0x0 0x1000>;
663*4882a593Smuzhiyun
664*4882a593Smuzhiyun		io_domains: io-domains {
665*4882a593Smuzhiyun			compatible = "rockchip,rk3368-io-voltage-domain";
666*4882a593Smuzhiyun			status = "disabled";
667*4882a593Smuzhiyun		};
668*4882a593Smuzhiyun	};
669*4882a593Smuzhiyun
670*4882a593Smuzhiyun	wdt: watchdog@ff800000 {
671*4882a593Smuzhiyun		compatible = "rockchip,rk3368-wdt", "snps,dw-wdt";
672*4882a593Smuzhiyun		reg = <0x0 0xff800000 0x0 0x100>;
673*4882a593Smuzhiyun		clocks = <&cru PCLK_WDT>;
674*4882a593Smuzhiyun		interrupts = <GIC_SPI 79 IRQ_TYPE_LEVEL_HIGH>;
675*4882a593Smuzhiyun		status = "disabled";
676*4882a593Smuzhiyun	};
677*4882a593Smuzhiyun
678*4882a593Smuzhiyun	timer@ff810000 {
679*4882a593Smuzhiyun		compatible = "rockchip,rk3368-timer", "rockchip,rk3288-timer";
680*4882a593Smuzhiyun		reg = <0x0 0xff810000 0x0 0x20>;
681*4882a593Smuzhiyun		interrupts = <GIC_SPI 66 IRQ_TYPE_LEVEL_HIGH>;
682*4882a593Smuzhiyun	};
683*4882a593Smuzhiyun
684*4882a593Smuzhiyun	spdif: spdif@ff880000 {
685*4882a593Smuzhiyun		compatible = "rockchip,rk3368-spdif";
686*4882a593Smuzhiyun		reg = <0x0 0xff880000 0x0 0x1000>;
687*4882a593Smuzhiyun		interrupts = <GIC_SPI 54 IRQ_TYPE_LEVEL_HIGH>;
688*4882a593Smuzhiyun		clocks = <&cru SCLK_SPDIF_8CH>, <&cru HCLK_SPDIF>;
689*4882a593Smuzhiyun		clock-names = "mclk", "hclk";
690*4882a593Smuzhiyun		dmas = <&dmac_bus 3>;
691*4882a593Smuzhiyun		dma-names = "tx";
692*4882a593Smuzhiyun		pinctrl-names = "default";
693*4882a593Smuzhiyun		pinctrl-0 = <&spdif_tx>;
694*4882a593Smuzhiyun		status = "disabled";
695*4882a593Smuzhiyun	};
696*4882a593Smuzhiyun
697*4882a593Smuzhiyun	i2s_2ch: i2s-2ch@ff890000 {
698*4882a593Smuzhiyun		compatible = "rockchip,rk3368-i2s", "rockchip,rk3066-i2s";
699*4882a593Smuzhiyun		reg = <0x0 0xff890000 0x0 0x1000>;
700*4882a593Smuzhiyun		interrupts = <GIC_SPI 40 IRQ_TYPE_LEVEL_HIGH>;
701*4882a593Smuzhiyun		clock-names = "i2s_clk", "i2s_hclk";
702*4882a593Smuzhiyun		clocks = <&cru SCLK_I2S_2CH>, <&cru HCLK_I2S_2CH>;
703*4882a593Smuzhiyun		dmas = <&dmac_bus 6>, <&dmac_bus 7>;
704*4882a593Smuzhiyun		dma-names = "tx", "rx";
705*4882a593Smuzhiyun		status = "disabled";
706*4882a593Smuzhiyun	};
707*4882a593Smuzhiyun
708*4882a593Smuzhiyun	i2s_8ch: i2s-8ch@ff898000 {
709*4882a593Smuzhiyun		compatible = "rockchip,rk3368-i2s", "rockchip,rk3066-i2s";
710*4882a593Smuzhiyun		reg = <0x0 0xff898000 0x0 0x1000>;
711*4882a593Smuzhiyun		interrupts = <GIC_SPI 53 IRQ_TYPE_LEVEL_HIGH>;
712*4882a593Smuzhiyun		clock-names = "i2s_clk", "i2s_hclk";
713*4882a593Smuzhiyun		clocks = <&cru SCLK_I2S_8CH>, <&cru HCLK_I2S_8CH>;
714*4882a593Smuzhiyun		dmas = <&dmac_bus 0>, <&dmac_bus 1>;
715*4882a593Smuzhiyun		dma-names = "tx", "rx";
716*4882a593Smuzhiyun		pinctrl-names = "default";
717*4882a593Smuzhiyun		pinctrl-0 = <&i2s_8ch_bus>;
718*4882a593Smuzhiyun		status = "disabled";
719*4882a593Smuzhiyun	};
720*4882a593Smuzhiyun
721*4882a593Smuzhiyun	iep_mmu: iommu@ff900800 {
722*4882a593Smuzhiyun		compatible = "rockchip,iommu";
723*4882a593Smuzhiyun		reg = <0x0 0xff900800 0x0 0x100>;
724*4882a593Smuzhiyun		interrupts = <GIC_SPI 17 IRQ_TYPE_LEVEL_HIGH>;
725*4882a593Smuzhiyun		interrupt-names = "iep_mmu";
726*4882a593Smuzhiyun		clocks = <&cru ACLK_IEP>, <&cru HCLK_IEP>;
727*4882a593Smuzhiyun		clock-names = "aclk", "iface";
728*4882a593Smuzhiyun		#iommu-cells = <0>;
729*4882a593Smuzhiyun		status = "disabled";
730*4882a593Smuzhiyun	};
731*4882a593Smuzhiyun
732*4882a593Smuzhiyun	isp_mmu: iommu@ff914000 {
733*4882a593Smuzhiyun		compatible = "rockchip,iommu";
734*4882a593Smuzhiyun		reg = <0x0 0xff914000 0x0 0x100>,
735*4882a593Smuzhiyun		      <0x0 0xff915000 0x0 0x100>;
736*4882a593Smuzhiyun		interrupts = <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>;
737*4882a593Smuzhiyun		interrupt-names = "isp_mmu";
738*4882a593Smuzhiyun		clocks = <&cru ACLK_ISP>, <&cru HCLK_ISP>;
739*4882a593Smuzhiyun		clock-names = "aclk", "iface";
740*4882a593Smuzhiyun		#iommu-cells = <0>;
741*4882a593Smuzhiyun		rockchip,disable-mmu-reset;
742*4882a593Smuzhiyun		status = "disabled";
743*4882a593Smuzhiyun	};
744*4882a593Smuzhiyun
745*4882a593Smuzhiyun	vop_mmu: iommu@ff930300 {
746*4882a593Smuzhiyun		compatible = "rockchip,iommu";
747*4882a593Smuzhiyun		reg = <0x0 0xff930300 0x0 0x100>;
748*4882a593Smuzhiyun		interrupts = <GIC_SPI 15 IRQ_TYPE_LEVEL_HIGH>;
749*4882a593Smuzhiyun		interrupt-names = "vop_mmu";
750*4882a593Smuzhiyun		clocks = <&cru ACLK_VOP>, <&cru HCLK_VOP>;
751*4882a593Smuzhiyun		clock-names = "aclk", "iface";
752*4882a593Smuzhiyun		#iommu-cells = <0>;
753*4882a593Smuzhiyun		status = "disabled";
754*4882a593Smuzhiyun	};
755*4882a593Smuzhiyun
756*4882a593Smuzhiyun	hevc_mmu: iommu@ff9a0440 {
757*4882a593Smuzhiyun		compatible = "rockchip,iommu";
758*4882a593Smuzhiyun		reg = <0x0 0xff9a0440 0x0 0x40>,
759*4882a593Smuzhiyun		      <0x0 0xff9a0480 0x0 0x40>;
760*4882a593Smuzhiyun		interrupts = <GIC_SPI 12 IRQ_TYPE_LEVEL_HIGH>;
761*4882a593Smuzhiyun		interrupt-names = "hevc_mmu";
762*4882a593Smuzhiyun		clocks = <&cru ACLK_VIDEO>, <&cru HCLK_VIDEO>;
763*4882a593Smuzhiyun		clock-names = "aclk", "iface";
764*4882a593Smuzhiyun		#iommu-cells = <0>;
765*4882a593Smuzhiyun		status = "disabled";
766*4882a593Smuzhiyun	};
767*4882a593Smuzhiyun
768*4882a593Smuzhiyun	vpu_mmu: iommu@ff9a0800 {
769*4882a593Smuzhiyun		compatible = "rockchip,iommu";
770*4882a593Smuzhiyun		reg = <0x0 0xff9a0800 0x0 0x100>;
771*4882a593Smuzhiyun		interrupts = <GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>,
772*4882a593Smuzhiyun			     <GIC_SPI 10 IRQ_TYPE_LEVEL_HIGH>;
773*4882a593Smuzhiyun		interrupt-names = "vepu_mmu", "vdpu_mmu";
774*4882a593Smuzhiyun		clocks = <&cru ACLK_VIDEO>, <&cru HCLK_VIDEO>;
775*4882a593Smuzhiyun		clock-names = "aclk", "iface";
776*4882a593Smuzhiyun		#iommu-cells = <0>;
777*4882a593Smuzhiyun		status = "disabled";
778*4882a593Smuzhiyun	};
779*4882a593Smuzhiyun
780*4882a593Smuzhiyun	efuse256: efuse@ffb00000 {
781*4882a593Smuzhiyun		compatible = "rockchip,rk3368-efuse";
782*4882a593Smuzhiyun		reg = <0x0 0xffb00000 0x0 0x20>;
783*4882a593Smuzhiyun		#address-cells = <1>;
784*4882a593Smuzhiyun		#size-cells = <1>;
785*4882a593Smuzhiyun		clocks = <&cru PCLK_EFUSE256>;
786*4882a593Smuzhiyun		clock-names = "pclk_efuse";
787*4882a593Smuzhiyun
788*4882a593Smuzhiyun		cpu_leakage: cpu-leakage@17 {
789*4882a593Smuzhiyun			reg = <0x17 0x1>;
790*4882a593Smuzhiyun		};
791*4882a593Smuzhiyun		temp_adjust: temp-adjust@1f {
792*4882a593Smuzhiyun			reg = <0x1f 0x1>;
793*4882a593Smuzhiyun		};
794*4882a593Smuzhiyun	};
795*4882a593Smuzhiyun
796*4882a593Smuzhiyun	gic: interrupt-controller@ffb71000 {
797*4882a593Smuzhiyun		compatible = "arm,gic-400";
798*4882a593Smuzhiyun		interrupt-controller;
799*4882a593Smuzhiyun		#interrupt-cells = <3>;
800*4882a593Smuzhiyun		#address-cells = <0>;
801*4882a593Smuzhiyun
802*4882a593Smuzhiyun		reg = <0x0 0xffb71000 0x0 0x1000>,
803*4882a593Smuzhiyun		      <0x0 0xffb72000 0x0 0x2000>,
804*4882a593Smuzhiyun		      <0x0 0xffb74000 0x0 0x2000>,
805*4882a593Smuzhiyun		      <0x0 0xffb76000 0x0 0x2000>;
806*4882a593Smuzhiyun		interrupts = <GIC_PPI 9
807*4882a593Smuzhiyun		      (GIC_CPU_MASK_SIMPLE(8) | IRQ_TYPE_LEVEL_HIGH)>;
808*4882a593Smuzhiyun	};
809*4882a593Smuzhiyun
810*4882a593Smuzhiyun	pinctrl: pinctrl {
811*4882a593Smuzhiyun		compatible = "rockchip,rk3368-pinctrl";
812*4882a593Smuzhiyun		rockchip,grf = <&grf>;
813*4882a593Smuzhiyun		rockchip,pmu = <&pmugrf>;
814*4882a593Smuzhiyun		#address-cells = <0x2>;
815*4882a593Smuzhiyun		#size-cells = <0x2>;
816*4882a593Smuzhiyun		ranges;
817*4882a593Smuzhiyun
818*4882a593Smuzhiyun		gpio0: gpio0@ff750000 {
819*4882a593Smuzhiyun			compatible = "rockchip,gpio-bank";
820*4882a593Smuzhiyun			reg = <0x0 0xff750000 0x0 0x100>;
821*4882a593Smuzhiyun			clocks = <&cru PCLK_GPIO0>;
822*4882a593Smuzhiyun			interrupts = <GIC_SPI 0x51 IRQ_TYPE_LEVEL_HIGH>;
823*4882a593Smuzhiyun
824*4882a593Smuzhiyun			gpio-controller;
825*4882a593Smuzhiyun			#gpio-cells = <0x2>;
826*4882a593Smuzhiyun
827*4882a593Smuzhiyun			interrupt-controller;
828*4882a593Smuzhiyun			#interrupt-cells = <0x2>;
829*4882a593Smuzhiyun		};
830*4882a593Smuzhiyun
831*4882a593Smuzhiyun		gpio1: gpio1@ff780000 {
832*4882a593Smuzhiyun			compatible = "rockchip,gpio-bank";
833*4882a593Smuzhiyun			reg = <0x0 0xff780000 0x0 0x100>;
834*4882a593Smuzhiyun			clocks = <&cru PCLK_GPIO1>;
835*4882a593Smuzhiyun			interrupts = <GIC_SPI 0x52 IRQ_TYPE_LEVEL_HIGH>;
836*4882a593Smuzhiyun
837*4882a593Smuzhiyun			gpio-controller;
838*4882a593Smuzhiyun			#gpio-cells = <0x2>;
839*4882a593Smuzhiyun
840*4882a593Smuzhiyun			interrupt-controller;
841*4882a593Smuzhiyun			#interrupt-cells = <0x2>;
842*4882a593Smuzhiyun		};
843*4882a593Smuzhiyun
844*4882a593Smuzhiyun		gpio2: gpio2@ff790000 {
845*4882a593Smuzhiyun			compatible = "rockchip,gpio-bank";
846*4882a593Smuzhiyun			reg = <0x0 0xff790000 0x0 0x100>;
847*4882a593Smuzhiyun			clocks = <&cru PCLK_GPIO2>;
848*4882a593Smuzhiyun			interrupts = <GIC_SPI 0x53 IRQ_TYPE_LEVEL_HIGH>;
849*4882a593Smuzhiyun
850*4882a593Smuzhiyun			gpio-controller;
851*4882a593Smuzhiyun			#gpio-cells = <0x2>;
852*4882a593Smuzhiyun
853*4882a593Smuzhiyun			interrupt-controller;
854*4882a593Smuzhiyun			#interrupt-cells = <0x2>;
855*4882a593Smuzhiyun		};
856*4882a593Smuzhiyun
857*4882a593Smuzhiyun		gpio3: gpio3@ff7a0000 {
858*4882a593Smuzhiyun			compatible = "rockchip,gpio-bank";
859*4882a593Smuzhiyun			reg = <0x0 0xff7a0000 0x0 0x100>;
860*4882a593Smuzhiyun			clocks = <&cru PCLK_GPIO3>;
861*4882a593Smuzhiyun			interrupts = <GIC_SPI 0x54 IRQ_TYPE_LEVEL_HIGH>;
862*4882a593Smuzhiyun
863*4882a593Smuzhiyun			gpio-controller;
864*4882a593Smuzhiyun			#gpio-cells = <0x2>;
865*4882a593Smuzhiyun
866*4882a593Smuzhiyun			interrupt-controller;
867*4882a593Smuzhiyun			#interrupt-cells = <0x2>;
868*4882a593Smuzhiyun		};
869*4882a593Smuzhiyun
870*4882a593Smuzhiyun		pcfg_pull_up: pcfg-pull-up {
871*4882a593Smuzhiyun			bias-pull-up;
872*4882a593Smuzhiyun		};
873*4882a593Smuzhiyun
874*4882a593Smuzhiyun		pcfg_pull_down: pcfg-pull-down {
875*4882a593Smuzhiyun			bias-pull-down;
876*4882a593Smuzhiyun		};
877*4882a593Smuzhiyun
878*4882a593Smuzhiyun		pcfg_pull_none: pcfg-pull-none {
879*4882a593Smuzhiyun			bias-disable;
880*4882a593Smuzhiyun		};
881*4882a593Smuzhiyun
882*4882a593Smuzhiyun		pcfg_pull_none_12ma: pcfg-pull-none-12ma {
883*4882a593Smuzhiyun			bias-disable;
884*4882a593Smuzhiyun			drive-strength = <12>;
885*4882a593Smuzhiyun		};
886*4882a593Smuzhiyun
887*4882a593Smuzhiyun		emmc {
888*4882a593Smuzhiyun			emmc_clk: emmc-clk {
889*4882a593Smuzhiyun				rockchip,pins = <2 RK_PA4 2 &pcfg_pull_none>;
890*4882a593Smuzhiyun			};
891*4882a593Smuzhiyun
892*4882a593Smuzhiyun			emmc_cmd: emmc-cmd {
893*4882a593Smuzhiyun				rockchip,pins = <1 RK_PD2 2 &pcfg_pull_up>;
894*4882a593Smuzhiyun			};
895*4882a593Smuzhiyun
896*4882a593Smuzhiyun			emmc_pwr: emmc-pwr {
897*4882a593Smuzhiyun				rockchip,pins = <1 RK_PD3 2 &pcfg_pull_up>;
898*4882a593Smuzhiyun			};
899*4882a593Smuzhiyun
900*4882a593Smuzhiyun			emmc_bus1: emmc-bus1 {
901*4882a593Smuzhiyun				rockchip,pins = <1 RK_PC2 2 &pcfg_pull_up>;
902*4882a593Smuzhiyun			};
903*4882a593Smuzhiyun
904*4882a593Smuzhiyun			emmc_bus4: emmc-bus4 {
905*4882a593Smuzhiyun				rockchip,pins = <1 RK_PC2 2 &pcfg_pull_up>,
906*4882a593Smuzhiyun						<1 RK_PC3 2 &pcfg_pull_up>,
907*4882a593Smuzhiyun						<1 RK_PC4 2 &pcfg_pull_up>,
908*4882a593Smuzhiyun						<1 RK_PC5 2 &pcfg_pull_up>;
909*4882a593Smuzhiyun			};
910*4882a593Smuzhiyun
911*4882a593Smuzhiyun			emmc_bus8: emmc-bus8 {
912*4882a593Smuzhiyun				rockchip,pins = <1 RK_PC2 2 &pcfg_pull_up>,
913*4882a593Smuzhiyun						<1 RK_PC3 2 &pcfg_pull_up>,
914*4882a593Smuzhiyun						<1 RK_PC4 2 &pcfg_pull_up>,
915*4882a593Smuzhiyun						<1 RK_PC5 2 &pcfg_pull_up>,
916*4882a593Smuzhiyun						<1 RK_PC6 2 &pcfg_pull_up>,
917*4882a593Smuzhiyun						<1 RK_PC7 2 &pcfg_pull_up>,
918*4882a593Smuzhiyun						<1 RK_PD0 2 &pcfg_pull_up>,
919*4882a593Smuzhiyun						<1 RK_PD1 2 &pcfg_pull_up>;
920*4882a593Smuzhiyun			};
921*4882a593Smuzhiyun		};
922*4882a593Smuzhiyun
923*4882a593Smuzhiyun		gmac {
924*4882a593Smuzhiyun			rgmii_pins: rgmii-pins {
925*4882a593Smuzhiyun				rockchip,pins =	<3 RK_PC6 1 &pcfg_pull_none>,
926*4882a593Smuzhiyun						<3 RK_PD0 1 &pcfg_pull_none>,
927*4882a593Smuzhiyun						<3 RK_PC3 1 &pcfg_pull_none>,
928*4882a593Smuzhiyun						<3 RK_PB0 1 &pcfg_pull_none_12ma>,
929*4882a593Smuzhiyun						<3 RK_PB1 1 &pcfg_pull_none_12ma>,
930*4882a593Smuzhiyun						<3 RK_PB2 1 &pcfg_pull_none_12ma>,
931*4882a593Smuzhiyun						<3 RK_PB6 1 &pcfg_pull_none_12ma>,
932*4882a593Smuzhiyun						<3 RK_PD4 1 &pcfg_pull_none_12ma>,
933*4882a593Smuzhiyun						<3 RK_PB5 1 &pcfg_pull_none_12ma>,
934*4882a593Smuzhiyun						<3 RK_PB7 1 &pcfg_pull_none>,
935*4882a593Smuzhiyun						<3 RK_PC0 1 &pcfg_pull_none>,
936*4882a593Smuzhiyun						<3 RK_PC1 1 &pcfg_pull_none>,
937*4882a593Smuzhiyun						<3 RK_PC2 1 &pcfg_pull_none>,
938*4882a593Smuzhiyun						<3 RK_PD1 1 &pcfg_pull_none>,
939*4882a593Smuzhiyun						<3 RK_PC4 1 &pcfg_pull_none>;
940*4882a593Smuzhiyun			};
941*4882a593Smuzhiyun
942*4882a593Smuzhiyun			rmii_pins: rmii-pins {
943*4882a593Smuzhiyun				rockchip,pins =	<3 RK_PC6 1 &pcfg_pull_none>,
944*4882a593Smuzhiyun						<3 RK_PD0 1 &pcfg_pull_none>,
945*4882a593Smuzhiyun						<3 RK_PC3 1 &pcfg_pull_none>,
946*4882a593Smuzhiyun						<3 RK_PB0 1 &pcfg_pull_none_12ma>,
947*4882a593Smuzhiyun						<3 RK_PB1 1 &pcfg_pull_none_12ma>,
948*4882a593Smuzhiyun						<3 RK_PB5 1 &pcfg_pull_none_12ma>,
949*4882a593Smuzhiyun						<3 RK_PB7 1 &pcfg_pull_none>,
950*4882a593Smuzhiyun						<3 RK_PC0 1 &pcfg_pull_none>,
951*4882a593Smuzhiyun						<3 RK_PC4 1 &pcfg_pull_none>,
952*4882a593Smuzhiyun						<3 RK_PC5 1 &pcfg_pull_none>;
953*4882a593Smuzhiyun			};
954*4882a593Smuzhiyun		};
955*4882a593Smuzhiyun
956*4882a593Smuzhiyun		i2c0 {
957*4882a593Smuzhiyun			i2c0_xfer: i2c0-xfer {
958*4882a593Smuzhiyun				rockchip,pins = <0 RK_PA6 1 &pcfg_pull_none>,
959*4882a593Smuzhiyun						<0 RK_PA7 1 &pcfg_pull_none>;
960*4882a593Smuzhiyun			};
961*4882a593Smuzhiyun		};
962*4882a593Smuzhiyun
963*4882a593Smuzhiyun		i2c1 {
964*4882a593Smuzhiyun			i2c1_xfer: i2c1-xfer {
965*4882a593Smuzhiyun				rockchip,pins = <2 RK_PC5 1 &pcfg_pull_none>,
966*4882a593Smuzhiyun						<2 RK_PC6 1 &pcfg_pull_none>;
967*4882a593Smuzhiyun			};
968*4882a593Smuzhiyun		};
969*4882a593Smuzhiyun
970*4882a593Smuzhiyun		i2c2 {
971*4882a593Smuzhiyun			i2c2_xfer: i2c2-xfer {
972*4882a593Smuzhiyun				rockchip,pins = <0 RK_PB1 2 &pcfg_pull_none>,
973*4882a593Smuzhiyun						<3 RK_PD7 2 &pcfg_pull_none>;
974*4882a593Smuzhiyun			};
975*4882a593Smuzhiyun		};
976*4882a593Smuzhiyun
977*4882a593Smuzhiyun		i2c3 {
978*4882a593Smuzhiyun			i2c3_xfer: i2c3-xfer {
979*4882a593Smuzhiyun				rockchip,pins = <1 RK_PC0 1 &pcfg_pull_none>,
980*4882a593Smuzhiyun						<1 RK_PC1 1 &pcfg_pull_none>;
981*4882a593Smuzhiyun			};
982*4882a593Smuzhiyun		};
983*4882a593Smuzhiyun
984*4882a593Smuzhiyun		i2c4 {
985*4882a593Smuzhiyun			i2c4_xfer: i2c4-xfer {
986*4882a593Smuzhiyun				rockchip,pins = <3 RK_PD0 2 &pcfg_pull_none>,
987*4882a593Smuzhiyun						<3 RK_PD1 2 &pcfg_pull_none>;
988*4882a593Smuzhiyun			};
989*4882a593Smuzhiyun		};
990*4882a593Smuzhiyun
991*4882a593Smuzhiyun		i2c5 {
992*4882a593Smuzhiyun			i2c5_xfer: i2c5-xfer {
993*4882a593Smuzhiyun				rockchip,pins = <3 RK_PD2 2 &pcfg_pull_none>,
994*4882a593Smuzhiyun						<3 RK_PD3 2 &pcfg_pull_none>;
995*4882a593Smuzhiyun			};
996*4882a593Smuzhiyun		};
997*4882a593Smuzhiyun
998*4882a593Smuzhiyun		i2s {
999*4882a593Smuzhiyun			i2s_8ch_bus: i2s-8ch-bus {
1000*4882a593Smuzhiyun				rockchip,pins = <2 RK_PB4 1 &pcfg_pull_none>,
1001*4882a593Smuzhiyun						<2 RK_PB5 1 &pcfg_pull_none>,
1002*4882a593Smuzhiyun						<2 RK_PB6 1 &pcfg_pull_none>,
1003*4882a593Smuzhiyun						<2 RK_PB7 1 &pcfg_pull_none>,
1004*4882a593Smuzhiyun						<2 RK_PC0 1 &pcfg_pull_none>,
1005*4882a593Smuzhiyun						<2 RK_PC1 1 &pcfg_pull_none>,
1006*4882a593Smuzhiyun						<2 RK_PC2 1 &pcfg_pull_none>,
1007*4882a593Smuzhiyun						<2 RK_PC3 1 &pcfg_pull_none>,
1008*4882a593Smuzhiyun						<2 RK_PC4 1 &pcfg_pull_none>;
1009*4882a593Smuzhiyun			};
1010*4882a593Smuzhiyun		};
1011*4882a593Smuzhiyun
1012*4882a593Smuzhiyun		pwm0 {
1013*4882a593Smuzhiyun			pwm0_pin: pwm0-pin {
1014*4882a593Smuzhiyun				rockchip,pins = <3 RK_PB0 2 &pcfg_pull_none>;
1015*4882a593Smuzhiyun			};
1016*4882a593Smuzhiyun
1017*4882a593Smuzhiyun			pwm0_pin_pull_down: pwm0-pin-pull-down {
1018*4882a593Smuzhiyun				rockchip,pins = <3 RK_PB0 2 &pcfg_pull_down>;
1019*4882a593Smuzhiyun			};
1020*4882a593Smuzhiyun
1021*4882a593Smuzhiyun			vop_pwm_pin: vop-pwm {
1022*4882a593Smuzhiyun				rockchip,pins = <3 RK_PB0 3 &pcfg_pull_none>;
1023*4882a593Smuzhiyun			};
1024*4882a593Smuzhiyun		};
1025*4882a593Smuzhiyun
1026*4882a593Smuzhiyun		pwm1 {
1027*4882a593Smuzhiyun			pwm1_pin: pwm1-pin {
1028*4882a593Smuzhiyun				rockchip,pins = <0 RK_PB0 2 &pcfg_pull_none>;
1029*4882a593Smuzhiyun			};
1030*4882a593Smuzhiyun
1031*4882a593Smuzhiyun			pwm1_pin_pull_down: pwm1-pin-pull-down {
1032*4882a593Smuzhiyun				rockchip,pins = <0 RK_PB0 2 &pcfg_pull_down>;
1033*4882a593Smuzhiyun			};
1034*4882a593Smuzhiyun		};
1035*4882a593Smuzhiyun
1036*4882a593Smuzhiyun		pwm3 {
1037*4882a593Smuzhiyun			pwm3_pin: pwm3-pin {
1038*4882a593Smuzhiyun				rockchip,pins = <3 RK_PD6 3 &pcfg_pull_none>;
1039*4882a593Smuzhiyun			};
1040*4882a593Smuzhiyun
1041*4882a593Smuzhiyun			pwm3_pin_pull_down: pwm3-pin-pull-down {
1042*4882a593Smuzhiyun				rockchip,pins = <3 RK_PD6 3 &pcfg_pull_down>;
1043*4882a593Smuzhiyun			};
1044*4882a593Smuzhiyun		};
1045*4882a593Smuzhiyun
1046*4882a593Smuzhiyun		sdio0 {
1047*4882a593Smuzhiyun			sdio0_bus1: sdio0-bus1 {
1048*4882a593Smuzhiyun				rockchip,pins = <2 RK_PD4 1 &pcfg_pull_up>;
1049*4882a593Smuzhiyun			};
1050*4882a593Smuzhiyun
1051*4882a593Smuzhiyun			sdio0_bus4: sdio0-bus4 {
1052*4882a593Smuzhiyun				rockchip,pins = <2 RK_PD4 1 &pcfg_pull_up>,
1053*4882a593Smuzhiyun						<2 RK_PD5 1 &pcfg_pull_up>,
1054*4882a593Smuzhiyun						<2 RK_PD6 1 &pcfg_pull_up>,
1055*4882a593Smuzhiyun						<2 RK_PD7 1 &pcfg_pull_up>;
1056*4882a593Smuzhiyun			};
1057*4882a593Smuzhiyun
1058*4882a593Smuzhiyun			sdio0_cmd: sdio0-cmd {
1059*4882a593Smuzhiyun				rockchip,pins = <3 RK_PA0 1 &pcfg_pull_up>;
1060*4882a593Smuzhiyun			};
1061*4882a593Smuzhiyun
1062*4882a593Smuzhiyun			sdio0_clk: sdio0-clk {
1063*4882a593Smuzhiyun				rockchip,pins = <3 RK_PA1 1 &pcfg_pull_none>;
1064*4882a593Smuzhiyun			};
1065*4882a593Smuzhiyun
1066*4882a593Smuzhiyun			sdio0_cd: sdio0-cd {
1067*4882a593Smuzhiyun				rockchip,pins = <3 RK_PA2 1 &pcfg_pull_up>;
1068*4882a593Smuzhiyun			};
1069*4882a593Smuzhiyun
1070*4882a593Smuzhiyun			sdio0_wp: sdio0-wp {
1071*4882a593Smuzhiyun				rockchip,pins = <3 RK_PA3 1 &pcfg_pull_up>;
1072*4882a593Smuzhiyun			};
1073*4882a593Smuzhiyun
1074*4882a593Smuzhiyun			sdio0_pwr: sdio0-pwr {
1075*4882a593Smuzhiyun				rockchip,pins = <3 RK_PA4 1 &pcfg_pull_up>;
1076*4882a593Smuzhiyun			};
1077*4882a593Smuzhiyun
1078*4882a593Smuzhiyun			sdio0_bkpwr: sdio0-bkpwr {
1079*4882a593Smuzhiyun				rockchip,pins = <3 RK_PA5 1 &pcfg_pull_up>;
1080*4882a593Smuzhiyun			};
1081*4882a593Smuzhiyun
1082*4882a593Smuzhiyun			sdio0_int: sdio0-int {
1083*4882a593Smuzhiyun				rockchip,pins = <3 RK_PA6 1 &pcfg_pull_up>;
1084*4882a593Smuzhiyun			};
1085*4882a593Smuzhiyun		};
1086*4882a593Smuzhiyun
1087*4882a593Smuzhiyun		sdmmc {
1088*4882a593Smuzhiyun			sdmmc_clk: sdmmc-clk {
1089*4882a593Smuzhiyun				rockchip,pins = <2 RK_PB1 1 &pcfg_pull_none>;
1090*4882a593Smuzhiyun			};
1091*4882a593Smuzhiyun
1092*4882a593Smuzhiyun			sdmmc_cmd: sdmmc-cmd {
1093*4882a593Smuzhiyun				rockchip,pins = <2 RK_PB2 1 &pcfg_pull_up>;
1094*4882a593Smuzhiyun			};
1095*4882a593Smuzhiyun
1096*4882a593Smuzhiyun			sdmmc_cd: sdmmc-cd {
1097*4882a593Smuzhiyun				rockchip,pins = <2 RK_PB3 1 &pcfg_pull_up>;
1098*4882a593Smuzhiyun			};
1099*4882a593Smuzhiyun
1100*4882a593Smuzhiyun			sdmmc_bus1: sdmmc-bus1 {
1101*4882a593Smuzhiyun				rockchip,pins = <2 RK_PA5 1 &pcfg_pull_up>;
1102*4882a593Smuzhiyun			};
1103*4882a593Smuzhiyun
1104*4882a593Smuzhiyun			sdmmc_bus4: sdmmc-bus4 {
1105*4882a593Smuzhiyun				rockchip,pins = <2 RK_PA5 1 &pcfg_pull_up>,
1106*4882a593Smuzhiyun						<2 RK_PA6 1 &pcfg_pull_up>,
1107*4882a593Smuzhiyun						<2 RK_PA7 1 &pcfg_pull_up>,
1108*4882a593Smuzhiyun						<2 RK_PB0 1 &pcfg_pull_up>;
1109*4882a593Smuzhiyun			};
1110*4882a593Smuzhiyun		};
1111*4882a593Smuzhiyun
1112*4882a593Smuzhiyun		spdif {
1113*4882a593Smuzhiyun			spdif_tx: spdif-tx {
1114*4882a593Smuzhiyun				rockchip,pins =	<2 RK_PC7 1 &pcfg_pull_none>;
1115*4882a593Smuzhiyun			};
1116*4882a593Smuzhiyun		};
1117*4882a593Smuzhiyun
1118*4882a593Smuzhiyun		spi0 {
1119*4882a593Smuzhiyun			spi0_clk: spi0-clk {
1120*4882a593Smuzhiyun				rockchip,pins = <1 RK_PD5 2 &pcfg_pull_up>;
1121*4882a593Smuzhiyun			};
1122*4882a593Smuzhiyun			spi0_cs0: spi0-cs0 {
1123*4882a593Smuzhiyun				rockchip,pins = <1 RK_PD0 3 &pcfg_pull_up>;
1124*4882a593Smuzhiyun			};
1125*4882a593Smuzhiyun			spi0_cs1: spi0-cs1 {
1126*4882a593Smuzhiyun				rockchip,pins = <1 RK_PD1 3 &pcfg_pull_up>;
1127*4882a593Smuzhiyun			};
1128*4882a593Smuzhiyun			spi0_tx: spi0-tx {
1129*4882a593Smuzhiyun				rockchip,pins = <1 RK_PC7 3 &pcfg_pull_up>;
1130*4882a593Smuzhiyun			};
1131*4882a593Smuzhiyun			spi0_rx: spi0-rx {
1132*4882a593Smuzhiyun				rockchip,pins = <1 RK_PC6 3 &pcfg_pull_up>;
1133*4882a593Smuzhiyun			};
1134*4882a593Smuzhiyun		};
1135*4882a593Smuzhiyun
1136*4882a593Smuzhiyun		spi1 {
1137*4882a593Smuzhiyun			spi1_clk: spi1-clk {
1138*4882a593Smuzhiyun				rockchip,pins = <1 RK_PB6 2 &pcfg_pull_up>;
1139*4882a593Smuzhiyun			};
1140*4882a593Smuzhiyun			spi1_cs0: spi1-cs0 {
1141*4882a593Smuzhiyun				rockchip,pins = <1 RK_PB7 2 &pcfg_pull_up>;
1142*4882a593Smuzhiyun			};
1143*4882a593Smuzhiyun			spi1_cs1: spi1-cs1 {
1144*4882a593Smuzhiyun				rockchip,pins = <3 RK_PD4 2 &pcfg_pull_up>;
1145*4882a593Smuzhiyun			};
1146*4882a593Smuzhiyun			spi1_rx: spi1-rx {
1147*4882a593Smuzhiyun				rockchip,pins = <1 RK_PC0 2 &pcfg_pull_up>;
1148*4882a593Smuzhiyun			};
1149*4882a593Smuzhiyun			spi1_tx: spi1-tx {
1150*4882a593Smuzhiyun				rockchip,pins = <1 RK_PC1 2 &pcfg_pull_up>;
1151*4882a593Smuzhiyun			};
1152*4882a593Smuzhiyun		};
1153*4882a593Smuzhiyun
1154*4882a593Smuzhiyun		spi2 {
1155*4882a593Smuzhiyun			spi2_clk: spi2-clk {
1156*4882a593Smuzhiyun				rockchip,pins = <0 RK_PB4 2 &pcfg_pull_up>;
1157*4882a593Smuzhiyun			};
1158*4882a593Smuzhiyun			spi2_cs0: spi2-cs0 {
1159*4882a593Smuzhiyun				rockchip,pins = <0 RK_PB5 2 &pcfg_pull_up>;
1160*4882a593Smuzhiyun			};
1161*4882a593Smuzhiyun			spi2_rx: spi2-rx {
1162*4882a593Smuzhiyun				rockchip,pins = <0 RK_PB2 2 &pcfg_pull_up>;
1163*4882a593Smuzhiyun			};
1164*4882a593Smuzhiyun			spi2_tx: spi2-tx {
1165*4882a593Smuzhiyun				rockchip,pins = <0 RK_PB3 2 &pcfg_pull_up>;
1166*4882a593Smuzhiyun			};
1167*4882a593Smuzhiyun		};
1168*4882a593Smuzhiyun
1169*4882a593Smuzhiyun		tsadc {
1170*4882a593Smuzhiyun			otp_pin: otp-pin {
1171*4882a593Smuzhiyun				rockchip,pins = <0 RK_PA3 RK_FUNC_GPIO &pcfg_pull_none>;
1172*4882a593Smuzhiyun			};
1173*4882a593Smuzhiyun
1174*4882a593Smuzhiyun			otp_out: otp-out {
1175*4882a593Smuzhiyun				rockchip,pins = <0 RK_PA3 1 &pcfg_pull_none>;
1176*4882a593Smuzhiyun			};
1177*4882a593Smuzhiyun		};
1178*4882a593Smuzhiyun
1179*4882a593Smuzhiyun		uart0 {
1180*4882a593Smuzhiyun			uart0_xfer: uart0-xfer {
1181*4882a593Smuzhiyun				rockchip,pins = <2 RK_PD0 1 &pcfg_pull_up>,
1182*4882a593Smuzhiyun						<2 RK_PD1 1 &pcfg_pull_none>;
1183*4882a593Smuzhiyun			};
1184*4882a593Smuzhiyun
1185*4882a593Smuzhiyun			uart0_cts: uart0-cts {
1186*4882a593Smuzhiyun				rockchip,pins = <2 RK_PD2 1 &pcfg_pull_none>;
1187*4882a593Smuzhiyun			};
1188*4882a593Smuzhiyun
1189*4882a593Smuzhiyun			uart0_rts: uart0-rts {
1190*4882a593Smuzhiyun				rockchip,pins = <2 RK_PD3 1 &pcfg_pull_none>;
1191*4882a593Smuzhiyun			};
1192*4882a593Smuzhiyun		};
1193*4882a593Smuzhiyun
1194*4882a593Smuzhiyun		uart1 {
1195*4882a593Smuzhiyun			uart1_xfer: uart1-xfer {
1196*4882a593Smuzhiyun				rockchip,pins = <0 RK_PC4 3 &pcfg_pull_up>,
1197*4882a593Smuzhiyun						<0 RK_PC5 3 &pcfg_pull_none>;
1198*4882a593Smuzhiyun			};
1199*4882a593Smuzhiyun
1200*4882a593Smuzhiyun			uart1_cts: uart1-cts {
1201*4882a593Smuzhiyun				rockchip,pins = <0 RK_PC6 3 &pcfg_pull_none>;
1202*4882a593Smuzhiyun			};
1203*4882a593Smuzhiyun
1204*4882a593Smuzhiyun			uart1_rts: uart1-rts {
1205*4882a593Smuzhiyun				rockchip,pins = <0 RK_PC7 3 &pcfg_pull_none>;
1206*4882a593Smuzhiyun			};
1207*4882a593Smuzhiyun		};
1208*4882a593Smuzhiyun
1209*4882a593Smuzhiyun		uart2 {
1210*4882a593Smuzhiyun			uart2_xfer: uart2-xfer {
1211*4882a593Smuzhiyun				rockchip,pins = <2 RK_PA6 2 &pcfg_pull_up>,
1212*4882a593Smuzhiyun						<2 RK_PA5 2 &pcfg_pull_none>;
1213*4882a593Smuzhiyun			};
1214*4882a593Smuzhiyun			/* no rts / cts for uart2 */
1215*4882a593Smuzhiyun		};
1216*4882a593Smuzhiyun
1217*4882a593Smuzhiyun		uart3 {
1218*4882a593Smuzhiyun			uart3_xfer: uart3-xfer {
1219*4882a593Smuzhiyun				rockchip,pins = <3 RK_PD5 2 &pcfg_pull_up>,
1220*4882a593Smuzhiyun						<3 RK_PD6 3 &pcfg_pull_none>;
1221*4882a593Smuzhiyun			};
1222*4882a593Smuzhiyun
1223*4882a593Smuzhiyun			uart3_cts: uart3-cts {
1224*4882a593Smuzhiyun				rockchip,pins = <3 RK_PC0 2 &pcfg_pull_none>;
1225*4882a593Smuzhiyun			};
1226*4882a593Smuzhiyun
1227*4882a593Smuzhiyun			uart3_rts: uart3-rts {
1228*4882a593Smuzhiyun				rockchip,pins = <3 RK_PC1 2 &pcfg_pull_none>;
1229*4882a593Smuzhiyun			};
1230*4882a593Smuzhiyun		};
1231*4882a593Smuzhiyun
1232*4882a593Smuzhiyun		uart4 {
1233*4882a593Smuzhiyun			uart4_xfer: uart4-xfer {
1234*4882a593Smuzhiyun				rockchip,pins = <0 RK_PD3 3 &pcfg_pull_up>,
1235*4882a593Smuzhiyun						<0 RK_PD2 3 &pcfg_pull_none>;
1236*4882a593Smuzhiyun			};
1237*4882a593Smuzhiyun
1238*4882a593Smuzhiyun			uart4_cts: uart4-cts {
1239*4882a593Smuzhiyun				rockchip,pins = <0 RK_PD0 3 &pcfg_pull_none>;
1240*4882a593Smuzhiyun			};
1241*4882a593Smuzhiyun
1242*4882a593Smuzhiyun			uart4_rts: uart4-rts {
1243*4882a593Smuzhiyun				rockchip,pins = <0 RK_PD1 3 &pcfg_pull_none>;
1244*4882a593Smuzhiyun			};
1245*4882a593Smuzhiyun		};
1246*4882a593Smuzhiyun	};
1247*4882a593Smuzhiyun};
1248