1*4882a593Smuzhiyun// SPDX-License-Identifier: (GPL-2.0+ OR MIT) 2*4882a593Smuzhiyun/* 3*4882a593Smuzhiyun * Copyright (c) 2021 Rockchip Electronics Co., Ltd. 4*4882a593Smuzhiyun * 5*4882a593Smuzhiyun */ 6*4882a593Smuzhiyun 7*4882a593Smuzhiyun#include "px30.dtsi" 8*4882a593Smuzhiyun 9*4882a593Smuzhiyun&cpu0_opp_table { 10*4882a593Smuzhiyun /delete-node/ opp-408000000; 11*4882a593Smuzhiyun /delete-node/ opp-600000000; 12*4882a593Smuzhiyun /delete-node/ opp-816000000; 13*4882a593Smuzhiyun /delete-node/ opp-1008000000; 14*4882a593Smuzhiyun /delete-node/ opp-1200000000; 15*4882a593Smuzhiyun /delete-node/ opp-1248000000; 16*4882a593Smuzhiyun /delete-node/ opp-1296000000; 17*4882a593Smuzhiyun /delete-node/ opp-1416000000; 18*4882a593Smuzhiyun /delete-node/ opp-1512000000; 19*4882a593Smuzhiyun 20*4882a593Smuzhiyun opp-1008000000 { 21*4882a593Smuzhiyun opp-hz = /bits/ 64 <1008000000>; 22*4882a593Smuzhiyun opp-microvolt = <1125000 1125000 1125000>; 23*4882a593Smuzhiyun clock-latency-ns = <40000>; 24*4882a593Smuzhiyun }; 25*4882a593Smuzhiyun}; 26*4882a593Smuzhiyun 27*4882a593Smuzhiyun&cru { 28*4882a593Smuzhiyun assigned-clocks = <&cru PLL_NPLL>; 29*4882a593Smuzhiyun assigned-clock-rates = <1040000000>; 30*4882a593Smuzhiyun}; 31*4882a593Smuzhiyun 32*4882a593Smuzhiyun&display_subsystem { 33*4882a593Smuzhiyun status = "disabled"; 34*4882a593Smuzhiyun ports = <&vopb_out>, <&vopl_out>; 35*4882a593Smuzhiyun logo-memory-region = <&drm_logo>; 36*4882a593Smuzhiyun 37*4882a593Smuzhiyun route { 38*4882a593Smuzhiyun route_lvds: route-lvds { 39*4882a593Smuzhiyun status = "disabled"; 40*4882a593Smuzhiyun logo,uboot = "logo.bmp"; 41*4882a593Smuzhiyun logo,kernel = "logo_kernel.bmp"; 42*4882a593Smuzhiyun logo,mode = "center"; 43*4882a593Smuzhiyun charge_logo,mode = "center"; 44*4882a593Smuzhiyun connect = <&vopb_out_lvds>; 45*4882a593Smuzhiyun }; 46*4882a593Smuzhiyun 47*4882a593Smuzhiyun route_dsi: route-dsi { 48*4882a593Smuzhiyun status = "disabled"; 49*4882a593Smuzhiyun logo,uboot = "logo.bmp"; 50*4882a593Smuzhiyun logo,kernel = "logo_kernel.bmp"; 51*4882a593Smuzhiyun logo,mode = "center"; 52*4882a593Smuzhiyun charge_logo,mode = "center"; 53*4882a593Smuzhiyun connect = <&vopb_out_dsi>; 54*4882a593Smuzhiyun }; 55*4882a593Smuzhiyun 56*4882a593Smuzhiyun route_rgb: route-rgb { 57*4882a593Smuzhiyun status = "disabled"; 58*4882a593Smuzhiyun logo,uboot = "logo.bmp"; 59*4882a593Smuzhiyun logo,kernel = "logo_kernel.bmp"; 60*4882a593Smuzhiyun logo,mode = "center"; 61*4882a593Smuzhiyun charge_logo,mode = "center"; 62*4882a593Smuzhiyun connect = <&vopb_out_rgb>; 63*4882a593Smuzhiyun }; 64*4882a593Smuzhiyun }; 65*4882a593Smuzhiyun}; 66*4882a593Smuzhiyun 67*4882a593Smuzhiyun&dmc_opp_table { 68*4882a593Smuzhiyun /delete-node/ opp-194000000; 69*4882a593Smuzhiyun /delete-node/ opp-328000000; 70*4882a593Smuzhiyun /delete-node/ opp-450000000; 71*4882a593Smuzhiyun /delete-node/ opp-528000000; 72*4882a593Smuzhiyun /delete-node/ opp-666000000; 73*4882a593Smuzhiyun 74*4882a593Smuzhiyun opp-666000000 { 75*4882a593Smuzhiyun opp-hz = /bits/ 64 <666000000>; 76*4882a593Smuzhiyun opp-microvolt = <1050000>; 77*4882a593Smuzhiyun }; 78*4882a593Smuzhiyun}; 79*4882a593Smuzhiyun 80*4882a593Smuzhiyun&gpu_opp_table { 81*4882a593Smuzhiyun /delete-node/ opp-200000000; 82*4882a593Smuzhiyun /delete-node/ opp-300000000; 83*4882a593Smuzhiyun /delete-node/ opp-400000000; 84*4882a593Smuzhiyun /delete-node/ opp-480000000; 85*4882a593Smuzhiyun 86*4882a593Smuzhiyun opp-520000000 { 87*4882a593Smuzhiyun opp-hz = /bits/ 64 <520000000>; 88*4882a593Smuzhiyun opp-microvolt = <1125000>; 89*4882a593Smuzhiyun }; 90*4882a593Smuzhiyun}; 91*4882a593Smuzhiyun 92*4882a593Smuzhiyun&rgb { 93*4882a593Smuzhiyun phys = <&video_phy>; 94*4882a593Smuzhiyun phy-names = "phy"; 95*4882a593Smuzhiyun pinctrl-names = "default", "sleep"; 96*4882a593Smuzhiyun pinctrl-0 = <&lcdc_m1_rgb_pins>; 97*4882a593Smuzhiyun pinctrl-1 = <&lcdc_m1_sleep_pins>; 98*4882a593Smuzhiyun}; 99*4882a593Smuzhiyun 100*4882a593Smuzhiyun&pinctrl { 101*4882a593Smuzhiyun lcdc { 102*4882a593Smuzhiyun lcdc_m1_rgb_pins: lcdc-m1-rgb-pins { 103*4882a593Smuzhiyun rockchip,pins = 104*4882a593Smuzhiyun <3 RK_PA0 1 &pcfg_pull_none_8ma>, /* LCDC_DCLK */ 105*4882a593Smuzhiyun <3 RK_PA4 1 &pcfg_pull_none_8ma>, /* LCDC_D0 */ 106*4882a593Smuzhiyun <3 RK_PA6 1 &pcfg_pull_none_8ma>, /* LCDC_D2 */ 107*4882a593Smuzhiyun <3 RK_PB2 1 &pcfg_pull_none_8ma>, /* LCDC_D6 */ 108*4882a593Smuzhiyun <3 RK_PB3 1 &pcfg_pull_none_8ma>, /* LCDC_D7 */ 109*4882a593Smuzhiyun <3 RK_PB5 1 &pcfg_pull_none_8ma>, /* LCDC_D9 */ 110*4882a593Smuzhiyun <3 RK_PC0 1 &pcfg_pull_none_8ma>, /* LCDC_D12 */ 111*4882a593Smuzhiyun <3 RK_PC1 1 &pcfg_pull_none_8ma>, /* LCDC_D13 */ 112*4882a593Smuzhiyun <3 RK_PC2 1 &pcfg_pull_none_8ma>, /* LCDC_D14 */ 113*4882a593Smuzhiyun <3 RK_PC3 1 &pcfg_pull_none_8ma>, /* LCDC_D15 */ 114*4882a593Smuzhiyun <3 RK_PC4 1 &pcfg_pull_none_8ma>, /* LCDC_D16 */ 115*4882a593Smuzhiyun <3 RK_PC5 1 &pcfg_pull_none_8ma>, /* LCDC_D17 */ 116*4882a593Smuzhiyun <3 RK_PC6 1 &pcfg_pull_none_8ma>, /* LCDC_D18 */ 117*4882a593Smuzhiyun <3 RK_PC7 1 &pcfg_pull_none_8ma>, /* LCDC_D19 */ 118*4882a593Smuzhiyun <3 RK_PD0 1 &pcfg_pull_none_8ma>, /* LCDC_D20 */ 119*4882a593Smuzhiyun <3 RK_PD1 1 &pcfg_pull_none_8ma>, /* LCDC_D21 */ 120*4882a593Smuzhiyun <3 RK_PD2 1 &pcfg_pull_none_8ma>, /* LCDC_D22 */ 121*4882a593Smuzhiyun <3 RK_PD3 1 &pcfg_pull_none_8ma>; /* LCDC_D23 */ 122*4882a593Smuzhiyun }; 123*4882a593Smuzhiyun 124*4882a593Smuzhiyun lcdc_m1_sleep_pins: lcdc-m1-sleep-pins { 125*4882a593Smuzhiyun rockchip,pins = 126*4882a593Smuzhiyun <3 RK_PA0 RK_FUNC_GPIO &pcfg_pull_none>, /* LCDC_DCLK */ 127*4882a593Smuzhiyun <3 RK_PA4 RK_FUNC_GPIO &pcfg_pull_none>, /* LCDC_D0 */ 128*4882a593Smuzhiyun <3 RK_PA6 RK_FUNC_GPIO &pcfg_pull_none>, /* LCDC_D2 */ 129*4882a593Smuzhiyun <3 RK_PB2 RK_FUNC_GPIO &pcfg_pull_none>, /* LCDC_D6 */ 130*4882a593Smuzhiyun <3 RK_PB3 RK_FUNC_GPIO &pcfg_pull_none>, /* LCDC_D7 */ 131*4882a593Smuzhiyun <3 RK_PB5 RK_FUNC_GPIO &pcfg_pull_none>, /* LCDC_D9 */ 132*4882a593Smuzhiyun <3 RK_PC0 RK_FUNC_GPIO &pcfg_pull_none>, /* LCDC_D12 */ 133*4882a593Smuzhiyun <3 RK_PC1 RK_FUNC_GPIO &pcfg_pull_none>, /* LCDC_D13 */ 134*4882a593Smuzhiyun <3 RK_PC2 RK_FUNC_GPIO &pcfg_pull_none>, /* LCDC_D14 */ 135*4882a593Smuzhiyun <3 RK_PC3 RK_FUNC_GPIO &pcfg_pull_none>, /* LCDC_D15 */ 136*4882a593Smuzhiyun <3 RK_PC4 RK_FUNC_GPIO &pcfg_pull_none>, /* LCDC_D16 */ 137*4882a593Smuzhiyun <3 RK_PC5 RK_FUNC_GPIO &pcfg_pull_none>, /* LCDC_D17 */ 138*4882a593Smuzhiyun <3 RK_PC6 RK_FUNC_GPIO &pcfg_pull_none>, /* LCDC_D18 */ 139*4882a593Smuzhiyun <3 RK_PC7 RK_FUNC_GPIO &pcfg_pull_none>, /* LCDC_D19 */ 140*4882a593Smuzhiyun <3 RK_PD0 RK_FUNC_GPIO &pcfg_pull_none>, /* LCDC_D20 */ 141*4882a593Smuzhiyun <3 RK_PD1 RK_FUNC_GPIO &pcfg_pull_none>, /* LCDC_D21 */ 142*4882a593Smuzhiyun <3 RK_PD2 RK_FUNC_GPIO &pcfg_pull_none>, /* LCDC_D22 */ 143*4882a593Smuzhiyun <3 RK_PD3 RK_FUNC_GPIO &pcfg_pull_none>; /* LCDC_D23 */ 144*4882a593Smuzhiyun }; 145*4882a593Smuzhiyun }; 146*4882a593Smuzhiyun}; 147