xref: /OK3568_Linux_fs/kernel/arch/arm64/boot/dts/rockchip/rk3326-evb-lp3-v10-linux.dts (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun// SPDX-License-Identifier: (GPL-2.0+ OR MIT)
2*4882a593Smuzhiyun/*
3*4882a593Smuzhiyun * Copyright (c) 2018 Fuzhou Rockchip Electronics Co., Ltd
4*4882a593Smuzhiyun */
5*4882a593Smuzhiyun
6*4882a593Smuzhiyun/dts-v1/;
7*4882a593Smuzhiyun#include "rk3326.dtsi"
8*4882a593Smuzhiyun#include "rk3326-linux.dtsi"
9*4882a593Smuzhiyun#include "rk3326-evb-lp3-v10.dtsi"
10*4882a593Smuzhiyun
11*4882a593Smuzhiyun/ {
12*4882a593Smuzhiyun	model = "Rockchip rk3326 evb lpddr3 v10 board for linux";
13*4882a593Smuzhiyun	compatible = "rockchip,rk3326-evb-lp3-v10-linux", "rockchip,rk3326";
14*4882a593Smuzhiyun
15*4882a593Smuzhiyun	chosen {
16*4882a593Smuzhiyun                bootargs = "earlycon=uart8250,mmio32,0xff160000 console=ttyFIQ0 rw root=PARTUUID=614e0000-0000 rootfstype=ext4 rootwait";
17*4882a593Smuzhiyun        };
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun	/delete-node/ test-power;
20*4882a593Smuzhiyun};
21*4882a593Smuzhiyun
22*4882a593Smuzhiyun&cif_new {
23*4882a593Smuzhiyun	status = "okay";
24*4882a593Smuzhiyun
25*4882a593Smuzhiyun	port {
26*4882a593Smuzhiyun		cif_in: endpoint {
27*4882a593Smuzhiyun			remote-endpoint = <&gc2155_out>;
28*4882a593Smuzhiyun			vsync-active = <0>;
29*4882a593Smuzhiyun			hsync-active = <1>;
30*4882a593Smuzhiyun		};
31*4882a593Smuzhiyun	};
32*4882a593Smuzhiyun};
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun&i2c2 {
35*4882a593Smuzhiyun	status = "okay";
36*4882a593Smuzhiyun	clock-frequency = <400000>;
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun	/* 24M mclk is shared for multiple cameras */
39*4882a593Smuzhiyun	pinctrl-0 = <&i2c2_xfer &cif_clkout_m0>;
40*4882a593Smuzhiyun
41*4882a593Smuzhiyun	/* These are relatively safe rise/fall times; TODO: measure */
42*4882a593Smuzhiyun	i2c-scl-falling-time-ns = <50>;
43*4882a593Smuzhiyun	i2c-scl-rising-time-ns = <300>;
44*4882a593Smuzhiyun
45*4882a593Smuzhiyun	gc2155: gc2155@3c {
46*4882a593Smuzhiyun		compatible = "gc,gc2155";
47*4882a593Smuzhiyun		reg = <0x3c>;
48*4882a593Smuzhiyun		pinctrl-names = "default";
49*4882a593Smuzhiyun		pinctrl-0 = <&cif_pin_m0>;
50*4882a593Smuzhiyun
51*4882a593Smuzhiyun		clocks = <&cru SCLK_CIF_OUT>;
52*4882a593Smuzhiyun		clock-names = "xvclk";
53*4882a593Smuzhiyun
54*4882a593Smuzhiyun		avdd-supply = <&vcc2v8_dvp>;
55*4882a593Smuzhiyun		dovdd-supply = <&vcc1v8_dvp>;
56*4882a593Smuzhiyun		dvdd-supply = <&vcc1v8_dvp>;
57*4882a593Smuzhiyun
58*4882a593Smuzhiyun		/* hw changed the pwdn to gpio2_b5 */
59*4882a593Smuzhiyun		pwdn-gpios = <&gpio2 13 GPIO_ACTIVE_HIGH>;
60*4882a593Smuzhiyun
61*4882a593Smuzhiyun		port {
62*4882a593Smuzhiyun			gc2155_out: endpoint {
63*4882a593Smuzhiyun				remote-endpoint = <&cif_in>;
64*4882a593Smuzhiyun			};
65*4882a593Smuzhiyun		};
66*4882a593Smuzhiyun	};
67*4882a593Smuzhiyun
68*4882a593Smuzhiyun	ov5695: ov5695@36 {
69*4882a593Smuzhiyun		compatible = "ovti,ov5695";
70*4882a593Smuzhiyun		reg = <0x36>;
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun		clocks = <&cru SCLK_CIF_OUT>;
73*4882a593Smuzhiyun		clock-names = "xvclk";
74*4882a593Smuzhiyun
75*4882a593Smuzhiyun		avdd-supply = <&vcc2v8_dvp>;
76*4882a593Smuzhiyun		dovdd-supply = <&vcc1v8_dvp>;
77*4882a593Smuzhiyun		dvdd-supply = <&vdd1v5_dvp>;
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun		/*reset-gpios = <&gpio2 14 GPIO_ACTIVE_HIGH>;*/
80*4882a593Smuzhiyun		pwdn-gpios = <&gpio2 14 GPIO_ACTIVE_HIGH>;
81*4882a593Smuzhiyun
82*4882a593Smuzhiyun		rockchip,camera-module-index = <0>;
83*4882a593Smuzhiyun		rockchip,camera-module-facing = "back";
84*4882a593Smuzhiyun		rockchip,camera-module-name = "TongJu";
85*4882a593Smuzhiyun		rockchip,camera-module-lens-name = "CHT842-MD";
86*4882a593Smuzhiyun
87*4882a593Smuzhiyun		port {
88*4882a593Smuzhiyun			ucam_out: endpoint {
89*4882a593Smuzhiyun				remote-endpoint = <&mipi_in_ucam>;
90*4882a593Smuzhiyun				data-lanes = <1 2>;
91*4882a593Smuzhiyun			};
92*4882a593Smuzhiyun		};
93*4882a593Smuzhiyun	};
94*4882a593Smuzhiyun};
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun&mipi_dphy_rx0 {
97*4882a593Smuzhiyun	status = "okay";
98*4882a593Smuzhiyun
99*4882a593Smuzhiyun	ports {
100*4882a593Smuzhiyun		#address-cells = <1>;
101*4882a593Smuzhiyun		#size-cells = <0>;
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun		port@0 {
104*4882a593Smuzhiyun			reg = <0>;
105*4882a593Smuzhiyun			#address-cells = <1>;
106*4882a593Smuzhiyun			#size-cells = <0>;
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun			mipi_in_ucam: endpoint@1 {
109*4882a593Smuzhiyun				reg = <1>;
110*4882a593Smuzhiyun				remote-endpoint = <&ucam_out>;
111*4882a593Smuzhiyun				data-lanes = <1 2>;
112*4882a593Smuzhiyun			};
113*4882a593Smuzhiyun		};
114*4882a593Smuzhiyun
115*4882a593Smuzhiyun		port@1 {
116*4882a593Smuzhiyun			reg = <1>;
117*4882a593Smuzhiyun			#address-cells = <1>;
118*4882a593Smuzhiyun			#size-cells = <0>;
119*4882a593Smuzhiyun
120*4882a593Smuzhiyun			dphy_rx0_out: endpoint@0 {
121*4882a593Smuzhiyun				reg = <0>;
122*4882a593Smuzhiyun				remote-endpoint = <&isp0_mipi_in>;
123*4882a593Smuzhiyun			};
124*4882a593Smuzhiyun		};
125*4882a593Smuzhiyun	};
126*4882a593Smuzhiyun};
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun&pinctrl {
129*4882a593Smuzhiyun	cif-pin-m0 {
130*4882a593Smuzhiyun		cif_pin_m0: cif-pin-m0 {
131*4882a593Smuzhiyun			rockchip,pins =
132*4882a593Smuzhiyun				<2 RK_PA0 1 &pcfg_pull_none>,/* cif_data2 */
133*4882a593Smuzhiyun				<2 RK_PA1 1 &pcfg_pull_none>,/* cif_data3 */
134*4882a593Smuzhiyun				<2 RK_PA2 1 &pcfg_pull_none>,/* cif_data4 */
135*4882a593Smuzhiyun				<2 RK_PA3 1 &pcfg_pull_none>,/* cif_data5 */
136*4882a593Smuzhiyun				<2 RK_PA4 1 &pcfg_pull_none>,/* cif_data6 */
137*4882a593Smuzhiyun				<2 RK_PA5 1 &pcfg_pull_none>,/* cif_data7 */
138*4882a593Smuzhiyun				<2 RK_PA6 1 &pcfg_pull_none>,/* cif_data8 */
139*4882a593Smuzhiyun				<2 RK_PA7 1 &pcfg_pull_none>,/* cif_data9 */
140*4882a593Smuzhiyun				<2 RK_PB0 1 &pcfg_pull_none>,/* cif_sync */
141*4882a593Smuzhiyun				<2 RK_PB1 1 &pcfg_pull_none>,/* cif_href */
142*4882a593Smuzhiyun				<2 RK_PB2 1 &pcfg_pull_none>;/* cif_clkin */
143*4882a593Smuzhiyun		};
144*4882a593Smuzhiyun	};
145*4882a593Smuzhiyun};
146*4882a593Smuzhiyun
147*4882a593Smuzhiyun&rkisp1 {
148*4882a593Smuzhiyun	status = "okay";
149*4882a593Smuzhiyun
150*4882a593Smuzhiyun	port {
151*4882a593Smuzhiyun		#address-cells = <1>;
152*4882a593Smuzhiyun		#size-cells = <0>;
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun		isp0_mipi_in: endpoint@0 {
155*4882a593Smuzhiyun			reg = <0>;
156*4882a593Smuzhiyun			remote-endpoint = <&dphy_rx0_out>;
157*4882a593Smuzhiyun		};
158*4882a593Smuzhiyun	};
159*4882a593Smuzhiyun};
160*4882a593Smuzhiyun
161*4882a593Smuzhiyun&vip_mmu {
162*4882a593Smuzhiyun	status = "okay";
163*4882a593Smuzhiyun};
164