xref: /OK3568_Linux_fs/kernel/arch/arm64/boot/dts/renesas/r8a77980-condor.dts (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun// SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun/*
3*4882a593Smuzhiyun * Device Tree Source for the Condor board
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 2018 Renesas Electronics Corp.
6*4882a593Smuzhiyun * Copyright (C) 2018 Cogent Embedded, Inc.
7*4882a593Smuzhiyun */
8*4882a593Smuzhiyun
9*4882a593Smuzhiyun/dts-v1/;
10*4882a593Smuzhiyun#include "r8a77980.dtsi"
11*4882a593Smuzhiyun
12*4882a593Smuzhiyun/ {
13*4882a593Smuzhiyun	model = "Renesas Condor board based on r8a77980";
14*4882a593Smuzhiyun	compatible = "renesas,condor", "renesas,r8a77980";
15*4882a593Smuzhiyun
16*4882a593Smuzhiyun	aliases {
17*4882a593Smuzhiyun		serial0 = &scif0;
18*4882a593Smuzhiyun		ethernet0 = &gether;
19*4882a593Smuzhiyun	};
20*4882a593Smuzhiyun
21*4882a593Smuzhiyun	chosen {
22*4882a593Smuzhiyun		stdout-path = "serial0:115200n8";
23*4882a593Smuzhiyun	};
24*4882a593Smuzhiyun
25*4882a593Smuzhiyun	d1_8v: regulator-2 {
26*4882a593Smuzhiyun		compatible = "regulator-fixed";
27*4882a593Smuzhiyun		regulator-name = "D1.8V";
28*4882a593Smuzhiyun		regulator-min-microvolt = <1800000>;
29*4882a593Smuzhiyun		regulator-max-microvolt = <1800000>;
30*4882a593Smuzhiyun		regulator-boot-on;
31*4882a593Smuzhiyun		regulator-always-on;
32*4882a593Smuzhiyun	};
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun	d3_3v: regulator-0 {
35*4882a593Smuzhiyun		compatible = "regulator-fixed";
36*4882a593Smuzhiyun		regulator-name = "D3.3V";
37*4882a593Smuzhiyun		regulator-min-microvolt = <3300000>;
38*4882a593Smuzhiyun		regulator-max-microvolt = <3300000>;
39*4882a593Smuzhiyun		regulator-boot-on;
40*4882a593Smuzhiyun		regulator-always-on;
41*4882a593Smuzhiyun	};
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun	hdmi-out {
44*4882a593Smuzhiyun		compatible = "hdmi-connector";
45*4882a593Smuzhiyun		type = "a";
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun		port {
48*4882a593Smuzhiyun			hdmi_con: endpoint {
49*4882a593Smuzhiyun				remote-endpoint = <&adv7511_out>;
50*4882a593Smuzhiyun			};
51*4882a593Smuzhiyun		};
52*4882a593Smuzhiyun	};
53*4882a593Smuzhiyun
54*4882a593Smuzhiyun	lvds-decoder {
55*4882a593Smuzhiyun		compatible = "thine,thc63lvd1024";
56*4882a593Smuzhiyun		vcc-supply = <&d3_3v>;
57*4882a593Smuzhiyun
58*4882a593Smuzhiyun		ports {
59*4882a593Smuzhiyun			#address-cells = <1>;
60*4882a593Smuzhiyun			#size-cells = <0>;
61*4882a593Smuzhiyun
62*4882a593Smuzhiyun			port@0 {
63*4882a593Smuzhiyun				reg = <0>;
64*4882a593Smuzhiyun				thc63lvd1024_in: endpoint {
65*4882a593Smuzhiyun					remote-endpoint = <&lvds0_out>;
66*4882a593Smuzhiyun				};
67*4882a593Smuzhiyun			};
68*4882a593Smuzhiyun
69*4882a593Smuzhiyun			port@2 {
70*4882a593Smuzhiyun				reg = <2>;
71*4882a593Smuzhiyun				thc63lvd1024_out: endpoint {
72*4882a593Smuzhiyun					remote-endpoint = <&adv7511_in>;
73*4882a593Smuzhiyun				};
74*4882a593Smuzhiyun			};
75*4882a593Smuzhiyun		};
76*4882a593Smuzhiyun	};
77*4882a593Smuzhiyun
78*4882a593Smuzhiyun	memory@48000000 {
79*4882a593Smuzhiyun		device_type = "memory";
80*4882a593Smuzhiyun		/* first 128MB is reserved for secure area. */
81*4882a593Smuzhiyun		reg = <0 0x48000000 0 0x78000000>;
82*4882a593Smuzhiyun	};
83*4882a593Smuzhiyun
84*4882a593Smuzhiyun	vddq_vin01: regulator-1 {
85*4882a593Smuzhiyun		compatible = "regulator-fixed";
86*4882a593Smuzhiyun		regulator-name = "VDDQ_VIN01";
87*4882a593Smuzhiyun		regulator-min-microvolt = <1800000>;
88*4882a593Smuzhiyun		regulator-max-microvolt = <1800000>;
89*4882a593Smuzhiyun		regulator-boot-on;
90*4882a593Smuzhiyun		regulator-always-on;
91*4882a593Smuzhiyun	};
92*4882a593Smuzhiyun
93*4882a593Smuzhiyun	x1_clk: x1-clock {
94*4882a593Smuzhiyun		compatible = "fixed-clock";
95*4882a593Smuzhiyun		#clock-cells = <0>;
96*4882a593Smuzhiyun		clock-frequency = <148500000>;
97*4882a593Smuzhiyun	};
98*4882a593Smuzhiyun};
99*4882a593Smuzhiyun
100*4882a593Smuzhiyun&canfd {
101*4882a593Smuzhiyun	pinctrl-0 = <&canfd0_pins>;
102*4882a593Smuzhiyun	pinctrl-names = "default";
103*4882a593Smuzhiyun	status = "okay";
104*4882a593Smuzhiyun
105*4882a593Smuzhiyun	channel0 {
106*4882a593Smuzhiyun		status = "okay";
107*4882a593Smuzhiyun	};
108*4882a593Smuzhiyun};
109*4882a593Smuzhiyun
110*4882a593Smuzhiyun&du {
111*4882a593Smuzhiyun	clocks = <&cpg CPG_MOD 724>,
112*4882a593Smuzhiyun		 <&x1_clk>;
113*4882a593Smuzhiyun	clock-names = "du.0", "dclkin.0";
114*4882a593Smuzhiyun	status = "okay";
115*4882a593Smuzhiyun};
116*4882a593Smuzhiyun
117*4882a593Smuzhiyun&extal_clk {
118*4882a593Smuzhiyun	clock-frequency = <16666666>;
119*4882a593Smuzhiyun};
120*4882a593Smuzhiyun
121*4882a593Smuzhiyun&extalr_clk {
122*4882a593Smuzhiyun	clock-frequency = <32768>;
123*4882a593Smuzhiyun};
124*4882a593Smuzhiyun
125*4882a593Smuzhiyun&gether {
126*4882a593Smuzhiyun	pinctrl-0 = <&gether_pins>;
127*4882a593Smuzhiyun	pinctrl-names = "default";
128*4882a593Smuzhiyun
129*4882a593Smuzhiyun	phy-mode = "rgmii-id";
130*4882a593Smuzhiyun	phy-handle = <&phy0>;
131*4882a593Smuzhiyun	renesas,no-ether-link;
132*4882a593Smuzhiyun	status = "okay";
133*4882a593Smuzhiyun
134*4882a593Smuzhiyun	phy0: ethernet-phy@0 {
135*4882a593Smuzhiyun		rxc-skew-ps = <1500>;
136*4882a593Smuzhiyun		reg = <0>;
137*4882a593Smuzhiyun		interrupt-parent = <&gpio4>;
138*4882a593Smuzhiyun		interrupts = <23 IRQ_TYPE_LEVEL_LOW>;
139*4882a593Smuzhiyun	};
140*4882a593Smuzhiyun};
141*4882a593Smuzhiyun
142*4882a593Smuzhiyun&i2c0 {
143*4882a593Smuzhiyun	pinctrl-0 = <&i2c0_pins>;
144*4882a593Smuzhiyun	pinctrl-names = "default";
145*4882a593Smuzhiyun
146*4882a593Smuzhiyun	status = "okay";
147*4882a593Smuzhiyun	clock-frequency = <400000>;
148*4882a593Smuzhiyun
149*4882a593Smuzhiyun	io_expander0: gpio@20 {
150*4882a593Smuzhiyun		compatible = "onnn,pca9654";
151*4882a593Smuzhiyun		reg = <0x20>;
152*4882a593Smuzhiyun		gpio-controller;
153*4882a593Smuzhiyun		#gpio-cells = <2>;
154*4882a593Smuzhiyun	};
155*4882a593Smuzhiyun
156*4882a593Smuzhiyun	io_expander1: gpio@21 {
157*4882a593Smuzhiyun		compatible = "onnn,pca9654";
158*4882a593Smuzhiyun		reg = <0x21>;
159*4882a593Smuzhiyun		gpio-controller;
160*4882a593Smuzhiyun		#gpio-cells = <2>;
161*4882a593Smuzhiyun	};
162*4882a593Smuzhiyun
163*4882a593Smuzhiyun	hdmi@39 {
164*4882a593Smuzhiyun		compatible = "adi,adv7511w";
165*4882a593Smuzhiyun		reg = <0x39>;
166*4882a593Smuzhiyun		interrupt-parent = <&gpio1>;
167*4882a593Smuzhiyun		interrupts = <20 IRQ_TYPE_LEVEL_LOW>;
168*4882a593Smuzhiyun		avdd-supply = <&d1_8v>;
169*4882a593Smuzhiyun		dvdd-supply = <&d1_8v>;
170*4882a593Smuzhiyun		pvdd-supply = <&d1_8v>;
171*4882a593Smuzhiyun		bgvdd-supply = <&d1_8v>;
172*4882a593Smuzhiyun		dvdd-3v-supply = <&d3_3v>;
173*4882a593Smuzhiyun
174*4882a593Smuzhiyun		adi,input-depth = <8>;
175*4882a593Smuzhiyun		adi,input-colorspace = "rgb";
176*4882a593Smuzhiyun		adi,input-clock = "1x";
177*4882a593Smuzhiyun
178*4882a593Smuzhiyun		ports {
179*4882a593Smuzhiyun			#address-cells = <1>;
180*4882a593Smuzhiyun			#size-cells = <0>;
181*4882a593Smuzhiyun
182*4882a593Smuzhiyun			port@0 {
183*4882a593Smuzhiyun				reg = <0>;
184*4882a593Smuzhiyun				adv7511_in: endpoint {
185*4882a593Smuzhiyun					remote-endpoint = <&thc63lvd1024_out>;
186*4882a593Smuzhiyun				};
187*4882a593Smuzhiyun			};
188*4882a593Smuzhiyun
189*4882a593Smuzhiyun			port@1 {
190*4882a593Smuzhiyun				reg = <1>;
191*4882a593Smuzhiyun				adv7511_out: endpoint {
192*4882a593Smuzhiyun					remote-endpoint = <&hdmi_con>;
193*4882a593Smuzhiyun				};
194*4882a593Smuzhiyun			};
195*4882a593Smuzhiyun		};
196*4882a593Smuzhiyun	};
197*4882a593Smuzhiyun};
198*4882a593Smuzhiyun
199*4882a593Smuzhiyun&lvds0 {
200*4882a593Smuzhiyun	status = "okay";
201*4882a593Smuzhiyun
202*4882a593Smuzhiyun	ports {
203*4882a593Smuzhiyun		port@1 {
204*4882a593Smuzhiyun			lvds0_out: endpoint {
205*4882a593Smuzhiyun				remote-endpoint = <&thc63lvd1024_in>;
206*4882a593Smuzhiyun			};
207*4882a593Smuzhiyun		};
208*4882a593Smuzhiyun	};
209*4882a593Smuzhiyun};
210*4882a593Smuzhiyun
211*4882a593Smuzhiyun&mmc0 {
212*4882a593Smuzhiyun	pinctrl-0 = <&mmc_pins>;
213*4882a593Smuzhiyun	pinctrl-1 = <&mmc_pins_uhs>;
214*4882a593Smuzhiyun	pinctrl-names = "default", "state_uhs";
215*4882a593Smuzhiyun
216*4882a593Smuzhiyun	vmmc-supply = <&d3_3v>;
217*4882a593Smuzhiyun	vqmmc-supply = <&vddq_vin01>;
218*4882a593Smuzhiyun	mmc-hs200-1_8v;
219*4882a593Smuzhiyun	bus-width = <8>;
220*4882a593Smuzhiyun	non-removable;
221*4882a593Smuzhiyun	status = "okay";
222*4882a593Smuzhiyun};
223*4882a593Smuzhiyun
224*4882a593Smuzhiyun&pciec {
225*4882a593Smuzhiyun	status = "okay";
226*4882a593Smuzhiyun};
227*4882a593Smuzhiyun
228*4882a593Smuzhiyun&pcie_bus_clk {
229*4882a593Smuzhiyun	clock-frequency = <100000000>;
230*4882a593Smuzhiyun};
231*4882a593Smuzhiyun
232*4882a593Smuzhiyun&pcie_phy {
233*4882a593Smuzhiyun	status = "okay";
234*4882a593Smuzhiyun};
235*4882a593Smuzhiyun
236*4882a593Smuzhiyun&pfc {
237*4882a593Smuzhiyun	canfd0_pins: canfd0 {
238*4882a593Smuzhiyun		groups = "canfd0_data_a";
239*4882a593Smuzhiyun		function = "canfd0";
240*4882a593Smuzhiyun	};
241*4882a593Smuzhiyun
242*4882a593Smuzhiyun	gether_pins: gether {
243*4882a593Smuzhiyun		groups = "gether_mdio_a", "gether_rgmii",
244*4882a593Smuzhiyun			 "gether_txcrefclk", "gether_txcrefclk_mega";
245*4882a593Smuzhiyun		function = "gether";
246*4882a593Smuzhiyun	};
247*4882a593Smuzhiyun
248*4882a593Smuzhiyun	i2c0_pins: i2c0 {
249*4882a593Smuzhiyun		groups = "i2c0";
250*4882a593Smuzhiyun		function = "i2c0";
251*4882a593Smuzhiyun	};
252*4882a593Smuzhiyun
253*4882a593Smuzhiyun	mmc_pins: mmc {
254*4882a593Smuzhiyun		groups = "mmc_data8", "mmc_ctrl", "mmc_ds";
255*4882a593Smuzhiyun		function = "mmc";
256*4882a593Smuzhiyun		power-source = <3300>;
257*4882a593Smuzhiyun	};
258*4882a593Smuzhiyun
259*4882a593Smuzhiyun	mmc_pins_uhs: mmc_uhs {
260*4882a593Smuzhiyun		groups = "mmc_data8", "mmc_ctrl", "mmc_ds";
261*4882a593Smuzhiyun		function = "mmc";
262*4882a593Smuzhiyun		power-source = <1800>;
263*4882a593Smuzhiyun	};
264*4882a593Smuzhiyun
265*4882a593Smuzhiyun	qspi0_pins: qspi0 {
266*4882a593Smuzhiyun		groups = "qspi0_ctrl", "qspi0_data4";
267*4882a593Smuzhiyun		function = "qspi0";
268*4882a593Smuzhiyun	};
269*4882a593Smuzhiyun
270*4882a593Smuzhiyun	scif0_pins: scif0 {
271*4882a593Smuzhiyun		groups = "scif0_data";
272*4882a593Smuzhiyun		function = "scif0";
273*4882a593Smuzhiyun	};
274*4882a593Smuzhiyun
275*4882a593Smuzhiyun	scif_clk_pins: scif_clk {
276*4882a593Smuzhiyun		groups = "scif_clk_b";
277*4882a593Smuzhiyun		function = "scif_clk";
278*4882a593Smuzhiyun	};
279*4882a593Smuzhiyun};
280*4882a593Smuzhiyun
281*4882a593Smuzhiyun&rpc {
282*4882a593Smuzhiyun	pinctrl-0 = <&qspi0_pins>;
283*4882a593Smuzhiyun	pinctrl-names = "default";
284*4882a593Smuzhiyun
285*4882a593Smuzhiyun	status = "okay";
286*4882a593Smuzhiyun
287*4882a593Smuzhiyun	flash@0 {
288*4882a593Smuzhiyun		compatible = "spansion,s25fs512s", "jedec,spi-nor";
289*4882a593Smuzhiyun		reg = <0>;
290*4882a593Smuzhiyun		spi-max-frequency = <50000000>;
291*4882a593Smuzhiyun		spi-rx-bus-width = <4>;
292*4882a593Smuzhiyun
293*4882a593Smuzhiyun		partitions {
294*4882a593Smuzhiyun			compatible = "fixed-partitions";
295*4882a593Smuzhiyun			#address-cells = <1>;
296*4882a593Smuzhiyun			#size-cells = <1>;
297*4882a593Smuzhiyun
298*4882a593Smuzhiyun			bootparam@0 {
299*4882a593Smuzhiyun				reg = <0x00000000 0x040000>;
300*4882a593Smuzhiyun				read-only;
301*4882a593Smuzhiyun			};
302*4882a593Smuzhiyun			cr7@40000 {
303*4882a593Smuzhiyun				reg = <0x00040000 0x080000>;
304*4882a593Smuzhiyun				read-only;
305*4882a593Smuzhiyun			};
306*4882a593Smuzhiyun			cert_header_sa3@c0000 {
307*4882a593Smuzhiyun				reg = <0x000c0000 0x080000>;
308*4882a593Smuzhiyun				read-only;
309*4882a593Smuzhiyun			};
310*4882a593Smuzhiyun			bl2@140000 {
311*4882a593Smuzhiyun				reg = <0x00140000 0x040000>;
312*4882a593Smuzhiyun				read-only;
313*4882a593Smuzhiyun			};
314*4882a593Smuzhiyun			cert_header_sa6@180000 {
315*4882a593Smuzhiyun				reg = <0x00180000 0x040000>;
316*4882a593Smuzhiyun				read-only;
317*4882a593Smuzhiyun			};
318*4882a593Smuzhiyun			bl31@1c0000 {
319*4882a593Smuzhiyun				reg = <0x001c0000 0x460000>;
320*4882a593Smuzhiyun				read-only;
321*4882a593Smuzhiyun			};
322*4882a593Smuzhiyun			uboot@640000 {
323*4882a593Smuzhiyun				reg = <0x00640000 0x0c0000>;
324*4882a593Smuzhiyun				read-only;
325*4882a593Smuzhiyun			};
326*4882a593Smuzhiyun			uboot-env@700000 {
327*4882a593Smuzhiyun				reg = <0x00700000 0x040000>;
328*4882a593Smuzhiyun				read-only;
329*4882a593Smuzhiyun			};
330*4882a593Smuzhiyun			dtb@740000 {
331*4882a593Smuzhiyun				reg = <0x00740000 0x080000>;
332*4882a593Smuzhiyun			};
333*4882a593Smuzhiyun			kernel@7c0000 {
334*4882a593Smuzhiyun				reg = <0x007c0000 0x1400000>;
335*4882a593Smuzhiyun			};
336*4882a593Smuzhiyun			user@1bc0000 {
337*4882a593Smuzhiyun				reg = <0x01bc0000 0x2440000>;
338*4882a593Smuzhiyun			};
339*4882a593Smuzhiyun		};
340*4882a593Smuzhiyun	};
341*4882a593Smuzhiyun};
342*4882a593Smuzhiyun
343*4882a593Smuzhiyun&rwdt {
344*4882a593Smuzhiyun	timeout-sec = <60>;
345*4882a593Smuzhiyun	status = "okay";
346*4882a593Smuzhiyun};
347*4882a593Smuzhiyun
348*4882a593Smuzhiyun&scif0 {
349*4882a593Smuzhiyun	pinctrl-0 = <&scif0_pins>, <&scif_clk_pins>;
350*4882a593Smuzhiyun	pinctrl-names = "default";
351*4882a593Smuzhiyun
352*4882a593Smuzhiyun	status = "okay";
353*4882a593Smuzhiyun};
354*4882a593Smuzhiyun
355*4882a593Smuzhiyun&scif_clk {
356*4882a593Smuzhiyun	clock-frequency = <14745600>;
357*4882a593Smuzhiyun};
358