1*4882a593Smuzhiyun// SPDX-License-Identifier: GPL-2.0 2*4882a593Smuzhiyun/* 3*4882a593Smuzhiyun * Device Tree Source for the r8a774a1 SoC 4*4882a593Smuzhiyun * 5*4882a593Smuzhiyun * Copyright (C) 2018 Renesas Electronics Corp. 6*4882a593Smuzhiyun */ 7*4882a593Smuzhiyun 8*4882a593Smuzhiyun#include <dt-bindings/interrupt-controller/irq.h> 9*4882a593Smuzhiyun#include <dt-bindings/interrupt-controller/arm-gic.h> 10*4882a593Smuzhiyun#include <dt-bindings/clock/r8a774a1-cpg-mssr.h> 11*4882a593Smuzhiyun#include <dt-bindings/power/r8a774a1-sysc.h> 12*4882a593Smuzhiyun 13*4882a593Smuzhiyun#define CPG_AUDIO_CLK_I R8A774A1_CLK_S0D4 14*4882a593Smuzhiyun 15*4882a593Smuzhiyun/ { 16*4882a593Smuzhiyun compatible = "renesas,r8a774a1"; 17*4882a593Smuzhiyun #address-cells = <2>; 18*4882a593Smuzhiyun #size-cells = <2>; 19*4882a593Smuzhiyun 20*4882a593Smuzhiyun aliases { 21*4882a593Smuzhiyun i2c0 = &i2c0; 22*4882a593Smuzhiyun i2c1 = &i2c1; 23*4882a593Smuzhiyun i2c2 = &i2c2; 24*4882a593Smuzhiyun i2c3 = &i2c3; 25*4882a593Smuzhiyun i2c4 = &i2c4; 26*4882a593Smuzhiyun i2c5 = &i2c5; 27*4882a593Smuzhiyun i2c6 = &i2c6; 28*4882a593Smuzhiyun i2c7 = &i2c_dvfs; 29*4882a593Smuzhiyun }; 30*4882a593Smuzhiyun 31*4882a593Smuzhiyun /* 32*4882a593Smuzhiyun * The external audio clocks are configured as 0 Hz fixed frequency 33*4882a593Smuzhiyun * clocks by default. 34*4882a593Smuzhiyun * Boards that provide audio clocks should override them. 35*4882a593Smuzhiyun */ 36*4882a593Smuzhiyun audio_clk_a: audio_clk_a { 37*4882a593Smuzhiyun compatible = "fixed-clock"; 38*4882a593Smuzhiyun #clock-cells = <0>; 39*4882a593Smuzhiyun clock-frequency = <0>; 40*4882a593Smuzhiyun }; 41*4882a593Smuzhiyun 42*4882a593Smuzhiyun audio_clk_b: audio_clk_b { 43*4882a593Smuzhiyun compatible = "fixed-clock"; 44*4882a593Smuzhiyun #clock-cells = <0>; 45*4882a593Smuzhiyun clock-frequency = <0>; 46*4882a593Smuzhiyun }; 47*4882a593Smuzhiyun 48*4882a593Smuzhiyun audio_clk_c: audio_clk_c { 49*4882a593Smuzhiyun compatible = "fixed-clock"; 50*4882a593Smuzhiyun #clock-cells = <0>; 51*4882a593Smuzhiyun clock-frequency = <0>; 52*4882a593Smuzhiyun }; 53*4882a593Smuzhiyun 54*4882a593Smuzhiyun /* External CAN clock - to be overridden by boards that provide it */ 55*4882a593Smuzhiyun can_clk: can { 56*4882a593Smuzhiyun compatible = "fixed-clock"; 57*4882a593Smuzhiyun #clock-cells = <0>; 58*4882a593Smuzhiyun clock-frequency = <0>; 59*4882a593Smuzhiyun }; 60*4882a593Smuzhiyun 61*4882a593Smuzhiyun cluster0_opp: opp_table0 { 62*4882a593Smuzhiyun compatible = "operating-points-v2"; 63*4882a593Smuzhiyun opp-shared; 64*4882a593Smuzhiyun 65*4882a593Smuzhiyun opp-500000000 { 66*4882a593Smuzhiyun opp-hz = /bits/ 64 <500000000>; 67*4882a593Smuzhiyun opp-microvolt = <820000>; 68*4882a593Smuzhiyun clock-latency-ns = <300000>; 69*4882a593Smuzhiyun }; 70*4882a593Smuzhiyun opp-1000000000 { 71*4882a593Smuzhiyun opp-hz = /bits/ 64 <1000000000>; 72*4882a593Smuzhiyun opp-microvolt = <820000>; 73*4882a593Smuzhiyun clock-latency-ns = <300000>; 74*4882a593Smuzhiyun }; 75*4882a593Smuzhiyun opp-1500000000 { 76*4882a593Smuzhiyun opp-hz = /bits/ 64 <1500000000>; 77*4882a593Smuzhiyun opp-microvolt = <820000>; 78*4882a593Smuzhiyun clock-latency-ns = <300000>; 79*4882a593Smuzhiyun opp-suspend; 80*4882a593Smuzhiyun }; 81*4882a593Smuzhiyun }; 82*4882a593Smuzhiyun 83*4882a593Smuzhiyun cluster1_opp: opp_table1 { 84*4882a593Smuzhiyun compatible = "operating-points-v2"; 85*4882a593Smuzhiyun opp-shared; 86*4882a593Smuzhiyun 87*4882a593Smuzhiyun opp-800000000 { 88*4882a593Smuzhiyun opp-hz = /bits/ 64 <800000000>; 89*4882a593Smuzhiyun opp-microvolt = <820000>; 90*4882a593Smuzhiyun clock-latency-ns = <300000>; 91*4882a593Smuzhiyun }; 92*4882a593Smuzhiyun opp-1000000000 { 93*4882a593Smuzhiyun opp-hz = /bits/ 64 <1000000000>; 94*4882a593Smuzhiyun opp-microvolt = <820000>; 95*4882a593Smuzhiyun clock-latency-ns = <300000>; 96*4882a593Smuzhiyun }; 97*4882a593Smuzhiyun opp-1200000000 { 98*4882a593Smuzhiyun opp-hz = /bits/ 64 <1200000000>; 99*4882a593Smuzhiyun opp-microvolt = <820000>; 100*4882a593Smuzhiyun clock-latency-ns = <300000>; 101*4882a593Smuzhiyun }; 102*4882a593Smuzhiyun }; 103*4882a593Smuzhiyun 104*4882a593Smuzhiyun cpus { 105*4882a593Smuzhiyun #address-cells = <1>; 106*4882a593Smuzhiyun #size-cells = <0>; 107*4882a593Smuzhiyun 108*4882a593Smuzhiyun cpu-map { 109*4882a593Smuzhiyun cluster0 { 110*4882a593Smuzhiyun core0 { 111*4882a593Smuzhiyun cpu = <&a57_0>; 112*4882a593Smuzhiyun }; 113*4882a593Smuzhiyun core1 { 114*4882a593Smuzhiyun cpu = <&a57_1>; 115*4882a593Smuzhiyun }; 116*4882a593Smuzhiyun }; 117*4882a593Smuzhiyun 118*4882a593Smuzhiyun cluster1 { 119*4882a593Smuzhiyun core0 { 120*4882a593Smuzhiyun cpu = <&a53_0>; 121*4882a593Smuzhiyun }; 122*4882a593Smuzhiyun core1 { 123*4882a593Smuzhiyun cpu = <&a53_1>; 124*4882a593Smuzhiyun }; 125*4882a593Smuzhiyun core2 { 126*4882a593Smuzhiyun cpu = <&a53_2>; 127*4882a593Smuzhiyun }; 128*4882a593Smuzhiyun core3 { 129*4882a593Smuzhiyun cpu = <&a53_3>; 130*4882a593Smuzhiyun }; 131*4882a593Smuzhiyun }; 132*4882a593Smuzhiyun }; 133*4882a593Smuzhiyun 134*4882a593Smuzhiyun a57_0: cpu@0 { 135*4882a593Smuzhiyun compatible = "arm,cortex-a57"; 136*4882a593Smuzhiyun reg = <0x0>; 137*4882a593Smuzhiyun device_type = "cpu"; 138*4882a593Smuzhiyun power-domains = <&sysc R8A774A1_PD_CA57_CPU0>; 139*4882a593Smuzhiyun next-level-cache = <&L2_CA57>; 140*4882a593Smuzhiyun enable-method = "psci"; 141*4882a593Smuzhiyun dynamic-power-coefficient = <854>; 142*4882a593Smuzhiyun clocks = <&cpg CPG_CORE R8A774A1_CLK_Z>; 143*4882a593Smuzhiyun operating-points-v2 = <&cluster0_opp>; 144*4882a593Smuzhiyun capacity-dmips-mhz = <1024>; 145*4882a593Smuzhiyun #cooling-cells = <2>; 146*4882a593Smuzhiyun }; 147*4882a593Smuzhiyun 148*4882a593Smuzhiyun a57_1: cpu@1 { 149*4882a593Smuzhiyun compatible = "arm,cortex-a57"; 150*4882a593Smuzhiyun reg = <0x1>; 151*4882a593Smuzhiyun device_type = "cpu"; 152*4882a593Smuzhiyun power-domains = <&sysc R8A774A1_PD_CA57_CPU1>; 153*4882a593Smuzhiyun next-level-cache = <&L2_CA57>; 154*4882a593Smuzhiyun enable-method = "psci"; 155*4882a593Smuzhiyun clocks = <&cpg CPG_CORE R8A774A1_CLK_Z>; 156*4882a593Smuzhiyun operating-points-v2 = <&cluster0_opp>; 157*4882a593Smuzhiyun capacity-dmips-mhz = <1024>; 158*4882a593Smuzhiyun #cooling-cells = <2>; 159*4882a593Smuzhiyun }; 160*4882a593Smuzhiyun 161*4882a593Smuzhiyun a53_0: cpu@100 { 162*4882a593Smuzhiyun compatible = "arm,cortex-a53"; 163*4882a593Smuzhiyun reg = <0x100>; 164*4882a593Smuzhiyun device_type = "cpu"; 165*4882a593Smuzhiyun power-domains = <&sysc R8A774A1_PD_CA53_CPU0>; 166*4882a593Smuzhiyun next-level-cache = <&L2_CA53>; 167*4882a593Smuzhiyun enable-method = "psci"; 168*4882a593Smuzhiyun #cooling-cells = <2>; 169*4882a593Smuzhiyun dynamic-power-coefficient = <277>; 170*4882a593Smuzhiyun clocks = <&cpg CPG_CORE R8A774A1_CLK_Z2>; 171*4882a593Smuzhiyun operating-points-v2 = <&cluster1_opp>; 172*4882a593Smuzhiyun capacity-dmips-mhz = <560>; 173*4882a593Smuzhiyun }; 174*4882a593Smuzhiyun 175*4882a593Smuzhiyun a53_1: cpu@101 { 176*4882a593Smuzhiyun compatible = "arm,cortex-a53"; 177*4882a593Smuzhiyun reg = <0x101>; 178*4882a593Smuzhiyun device_type = "cpu"; 179*4882a593Smuzhiyun power-domains = <&sysc R8A774A1_PD_CA53_CPU1>; 180*4882a593Smuzhiyun next-level-cache = <&L2_CA53>; 181*4882a593Smuzhiyun enable-method = "psci"; 182*4882a593Smuzhiyun clocks = <&cpg CPG_CORE R8A774A1_CLK_Z2>; 183*4882a593Smuzhiyun operating-points-v2 = <&cluster1_opp>; 184*4882a593Smuzhiyun capacity-dmips-mhz = <560>; 185*4882a593Smuzhiyun }; 186*4882a593Smuzhiyun 187*4882a593Smuzhiyun a53_2: cpu@102 { 188*4882a593Smuzhiyun compatible = "arm,cortex-a53"; 189*4882a593Smuzhiyun reg = <0x102>; 190*4882a593Smuzhiyun device_type = "cpu"; 191*4882a593Smuzhiyun power-domains = <&sysc R8A774A1_PD_CA53_CPU2>; 192*4882a593Smuzhiyun next-level-cache = <&L2_CA53>; 193*4882a593Smuzhiyun enable-method = "psci"; 194*4882a593Smuzhiyun clocks = <&cpg CPG_CORE R8A774A1_CLK_Z2>; 195*4882a593Smuzhiyun operating-points-v2 = <&cluster1_opp>; 196*4882a593Smuzhiyun capacity-dmips-mhz = <560>; 197*4882a593Smuzhiyun }; 198*4882a593Smuzhiyun 199*4882a593Smuzhiyun a53_3: cpu@103 { 200*4882a593Smuzhiyun compatible = "arm,cortex-a53"; 201*4882a593Smuzhiyun reg = <0x103>; 202*4882a593Smuzhiyun device_type = "cpu"; 203*4882a593Smuzhiyun power-domains = <&sysc R8A774A1_PD_CA53_CPU3>; 204*4882a593Smuzhiyun next-level-cache = <&L2_CA53>; 205*4882a593Smuzhiyun enable-method = "psci"; 206*4882a593Smuzhiyun clocks = <&cpg CPG_CORE R8A774A1_CLK_Z2>; 207*4882a593Smuzhiyun operating-points-v2 = <&cluster1_opp>; 208*4882a593Smuzhiyun capacity-dmips-mhz = <560>; 209*4882a593Smuzhiyun }; 210*4882a593Smuzhiyun 211*4882a593Smuzhiyun L2_CA57: cache-controller-0 { 212*4882a593Smuzhiyun compatible = "cache"; 213*4882a593Smuzhiyun power-domains = <&sysc R8A774A1_PD_CA57_SCU>; 214*4882a593Smuzhiyun cache-unified; 215*4882a593Smuzhiyun cache-level = <2>; 216*4882a593Smuzhiyun }; 217*4882a593Smuzhiyun 218*4882a593Smuzhiyun L2_CA53: cache-controller-1 { 219*4882a593Smuzhiyun compatible = "cache"; 220*4882a593Smuzhiyun power-domains = <&sysc R8A774A1_PD_CA53_SCU>; 221*4882a593Smuzhiyun cache-unified; 222*4882a593Smuzhiyun cache-level = <2>; 223*4882a593Smuzhiyun }; 224*4882a593Smuzhiyun }; 225*4882a593Smuzhiyun 226*4882a593Smuzhiyun extal_clk: extal { 227*4882a593Smuzhiyun compatible = "fixed-clock"; 228*4882a593Smuzhiyun #clock-cells = <0>; 229*4882a593Smuzhiyun /* This value must be overridden by the board */ 230*4882a593Smuzhiyun clock-frequency = <0>; 231*4882a593Smuzhiyun }; 232*4882a593Smuzhiyun 233*4882a593Smuzhiyun extalr_clk: extalr { 234*4882a593Smuzhiyun compatible = "fixed-clock"; 235*4882a593Smuzhiyun #clock-cells = <0>; 236*4882a593Smuzhiyun /* This value must be overridden by the board */ 237*4882a593Smuzhiyun clock-frequency = <0>; 238*4882a593Smuzhiyun }; 239*4882a593Smuzhiyun 240*4882a593Smuzhiyun /* External PCIe clock - can be overridden by the board */ 241*4882a593Smuzhiyun pcie_bus_clk: pcie_bus { 242*4882a593Smuzhiyun compatible = "fixed-clock"; 243*4882a593Smuzhiyun #clock-cells = <0>; 244*4882a593Smuzhiyun clock-frequency = <0>; 245*4882a593Smuzhiyun }; 246*4882a593Smuzhiyun 247*4882a593Smuzhiyun pmu_a53 { 248*4882a593Smuzhiyun compatible = "arm,cortex-a53-pmu"; 249*4882a593Smuzhiyun interrupts-extended = <&gic GIC_SPI 84 IRQ_TYPE_LEVEL_HIGH>, 250*4882a593Smuzhiyun <&gic GIC_SPI 85 IRQ_TYPE_LEVEL_HIGH>, 251*4882a593Smuzhiyun <&gic GIC_SPI 86 IRQ_TYPE_LEVEL_HIGH>, 252*4882a593Smuzhiyun <&gic GIC_SPI 87 IRQ_TYPE_LEVEL_HIGH>; 253*4882a593Smuzhiyun interrupt-affinity = <&a53_0>, <&a53_1>, <&a53_2>, <&a53_3>; 254*4882a593Smuzhiyun }; 255*4882a593Smuzhiyun 256*4882a593Smuzhiyun pmu_a57 { 257*4882a593Smuzhiyun compatible = "arm,cortex-a57-pmu"; 258*4882a593Smuzhiyun interrupts-extended = <&gic GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>, 259*4882a593Smuzhiyun <&gic GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>; 260*4882a593Smuzhiyun interrupt-affinity = <&a57_0>, <&a57_1>; 261*4882a593Smuzhiyun }; 262*4882a593Smuzhiyun 263*4882a593Smuzhiyun psci { 264*4882a593Smuzhiyun compatible = "arm,psci-1.0", "arm,psci-0.2"; 265*4882a593Smuzhiyun method = "smc"; 266*4882a593Smuzhiyun }; 267*4882a593Smuzhiyun 268*4882a593Smuzhiyun /* External SCIF clock - to be overridden by boards that provide it */ 269*4882a593Smuzhiyun scif_clk: scif { 270*4882a593Smuzhiyun compatible = "fixed-clock"; 271*4882a593Smuzhiyun #clock-cells = <0>; 272*4882a593Smuzhiyun clock-frequency = <0>; 273*4882a593Smuzhiyun }; 274*4882a593Smuzhiyun 275*4882a593Smuzhiyun soc { 276*4882a593Smuzhiyun compatible = "simple-bus"; 277*4882a593Smuzhiyun interrupt-parent = <&gic>; 278*4882a593Smuzhiyun #address-cells = <2>; 279*4882a593Smuzhiyun #size-cells = <2>; 280*4882a593Smuzhiyun ranges; 281*4882a593Smuzhiyun 282*4882a593Smuzhiyun rwdt: watchdog@e6020000 { 283*4882a593Smuzhiyun compatible = "renesas,r8a774a1-wdt", 284*4882a593Smuzhiyun "renesas,rcar-gen3-wdt"; 285*4882a593Smuzhiyun reg = <0 0xe6020000 0 0x0c>; 286*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 402>; 287*4882a593Smuzhiyun power-domains = <&sysc R8A774A1_PD_ALWAYS_ON>; 288*4882a593Smuzhiyun resets = <&cpg 402>; 289*4882a593Smuzhiyun status = "disabled"; 290*4882a593Smuzhiyun }; 291*4882a593Smuzhiyun 292*4882a593Smuzhiyun gpio0: gpio@e6050000 { 293*4882a593Smuzhiyun compatible = "renesas,gpio-r8a774a1", 294*4882a593Smuzhiyun "renesas,rcar-gen3-gpio"; 295*4882a593Smuzhiyun reg = <0 0xe6050000 0 0x50>; 296*4882a593Smuzhiyun interrupts = <GIC_SPI 4 IRQ_TYPE_LEVEL_HIGH>; 297*4882a593Smuzhiyun #gpio-cells = <2>; 298*4882a593Smuzhiyun gpio-controller; 299*4882a593Smuzhiyun gpio-ranges = <&pfc 0 0 16>; 300*4882a593Smuzhiyun #interrupt-cells = <2>; 301*4882a593Smuzhiyun interrupt-controller; 302*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 912>; 303*4882a593Smuzhiyun power-domains = <&sysc R8A774A1_PD_ALWAYS_ON>; 304*4882a593Smuzhiyun resets = <&cpg 912>; 305*4882a593Smuzhiyun }; 306*4882a593Smuzhiyun 307*4882a593Smuzhiyun gpio1: gpio@e6051000 { 308*4882a593Smuzhiyun compatible = "renesas,gpio-r8a774a1", 309*4882a593Smuzhiyun "renesas,rcar-gen3-gpio"; 310*4882a593Smuzhiyun reg = <0 0xe6051000 0 0x50>; 311*4882a593Smuzhiyun interrupts = <GIC_SPI 5 IRQ_TYPE_LEVEL_HIGH>; 312*4882a593Smuzhiyun #gpio-cells = <2>; 313*4882a593Smuzhiyun gpio-controller; 314*4882a593Smuzhiyun gpio-ranges = <&pfc 0 32 29>; 315*4882a593Smuzhiyun #interrupt-cells = <2>; 316*4882a593Smuzhiyun interrupt-controller; 317*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 911>; 318*4882a593Smuzhiyun power-domains = <&sysc R8A774A1_PD_ALWAYS_ON>; 319*4882a593Smuzhiyun resets = <&cpg 911>; 320*4882a593Smuzhiyun }; 321*4882a593Smuzhiyun 322*4882a593Smuzhiyun gpio2: gpio@e6052000 { 323*4882a593Smuzhiyun compatible = "renesas,gpio-r8a774a1", 324*4882a593Smuzhiyun "renesas,rcar-gen3-gpio"; 325*4882a593Smuzhiyun reg = <0 0xe6052000 0 0x50>; 326*4882a593Smuzhiyun interrupts = <GIC_SPI 6 IRQ_TYPE_LEVEL_HIGH>; 327*4882a593Smuzhiyun #gpio-cells = <2>; 328*4882a593Smuzhiyun gpio-controller; 329*4882a593Smuzhiyun gpio-ranges = <&pfc 0 64 15>; 330*4882a593Smuzhiyun #interrupt-cells = <2>; 331*4882a593Smuzhiyun interrupt-controller; 332*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 910>; 333*4882a593Smuzhiyun power-domains = <&sysc R8A774A1_PD_ALWAYS_ON>; 334*4882a593Smuzhiyun resets = <&cpg 910>; 335*4882a593Smuzhiyun }; 336*4882a593Smuzhiyun 337*4882a593Smuzhiyun gpio3: gpio@e6053000 { 338*4882a593Smuzhiyun compatible = "renesas,gpio-r8a774a1", 339*4882a593Smuzhiyun "renesas,rcar-gen3-gpio"; 340*4882a593Smuzhiyun reg = <0 0xe6053000 0 0x50>; 341*4882a593Smuzhiyun interrupts = <GIC_SPI 7 IRQ_TYPE_LEVEL_HIGH>; 342*4882a593Smuzhiyun #gpio-cells = <2>; 343*4882a593Smuzhiyun gpio-controller; 344*4882a593Smuzhiyun gpio-ranges = <&pfc 0 96 16>; 345*4882a593Smuzhiyun #interrupt-cells = <2>; 346*4882a593Smuzhiyun interrupt-controller; 347*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 909>; 348*4882a593Smuzhiyun power-domains = <&sysc R8A774A1_PD_ALWAYS_ON>; 349*4882a593Smuzhiyun resets = <&cpg 909>; 350*4882a593Smuzhiyun }; 351*4882a593Smuzhiyun 352*4882a593Smuzhiyun gpio4: gpio@e6054000 { 353*4882a593Smuzhiyun compatible = "renesas,gpio-r8a774a1", 354*4882a593Smuzhiyun "renesas,rcar-gen3-gpio"; 355*4882a593Smuzhiyun reg = <0 0xe6054000 0 0x50>; 356*4882a593Smuzhiyun interrupts = <GIC_SPI 8 IRQ_TYPE_LEVEL_HIGH>; 357*4882a593Smuzhiyun #gpio-cells = <2>; 358*4882a593Smuzhiyun gpio-controller; 359*4882a593Smuzhiyun gpio-ranges = <&pfc 0 128 18>; 360*4882a593Smuzhiyun #interrupt-cells = <2>; 361*4882a593Smuzhiyun interrupt-controller; 362*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 908>; 363*4882a593Smuzhiyun power-domains = <&sysc R8A774A1_PD_ALWAYS_ON>; 364*4882a593Smuzhiyun resets = <&cpg 908>; 365*4882a593Smuzhiyun }; 366*4882a593Smuzhiyun 367*4882a593Smuzhiyun gpio5: gpio@e6055000 { 368*4882a593Smuzhiyun compatible = "renesas,gpio-r8a774a1", 369*4882a593Smuzhiyun "renesas,rcar-gen3-gpio"; 370*4882a593Smuzhiyun reg = <0 0xe6055000 0 0x50>; 371*4882a593Smuzhiyun interrupts = <GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>; 372*4882a593Smuzhiyun #gpio-cells = <2>; 373*4882a593Smuzhiyun gpio-controller; 374*4882a593Smuzhiyun gpio-ranges = <&pfc 0 160 26>; 375*4882a593Smuzhiyun #interrupt-cells = <2>; 376*4882a593Smuzhiyun interrupt-controller; 377*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 907>; 378*4882a593Smuzhiyun power-domains = <&sysc R8A774A1_PD_ALWAYS_ON>; 379*4882a593Smuzhiyun resets = <&cpg 907>; 380*4882a593Smuzhiyun }; 381*4882a593Smuzhiyun 382*4882a593Smuzhiyun gpio6: gpio@e6055400 { 383*4882a593Smuzhiyun compatible = "renesas,gpio-r8a774a1", 384*4882a593Smuzhiyun "renesas,rcar-gen3-gpio"; 385*4882a593Smuzhiyun reg = <0 0xe6055400 0 0x50>; 386*4882a593Smuzhiyun interrupts = <GIC_SPI 10 IRQ_TYPE_LEVEL_HIGH>; 387*4882a593Smuzhiyun #gpio-cells = <2>; 388*4882a593Smuzhiyun gpio-controller; 389*4882a593Smuzhiyun gpio-ranges = <&pfc 0 192 32>; 390*4882a593Smuzhiyun #interrupt-cells = <2>; 391*4882a593Smuzhiyun interrupt-controller; 392*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 906>; 393*4882a593Smuzhiyun power-domains = <&sysc R8A774A1_PD_ALWAYS_ON>; 394*4882a593Smuzhiyun resets = <&cpg 906>; 395*4882a593Smuzhiyun }; 396*4882a593Smuzhiyun 397*4882a593Smuzhiyun gpio7: gpio@e6055800 { 398*4882a593Smuzhiyun compatible = "renesas,gpio-r8a774a1", 399*4882a593Smuzhiyun "renesas,rcar-gen3-gpio"; 400*4882a593Smuzhiyun reg = <0 0xe6055800 0 0x50>; 401*4882a593Smuzhiyun interrupts = <GIC_SPI 11 IRQ_TYPE_LEVEL_HIGH>; 402*4882a593Smuzhiyun #gpio-cells = <2>; 403*4882a593Smuzhiyun gpio-controller; 404*4882a593Smuzhiyun gpio-ranges = <&pfc 0 224 4>; 405*4882a593Smuzhiyun #interrupt-cells = <2>; 406*4882a593Smuzhiyun interrupt-controller; 407*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 905>; 408*4882a593Smuzhiyun power-domains = <&sysc R8A774A1_PD_ALWAYS_ON>; 409*4882a593Smuzhiyun resets = <&cpg 905>; 410*4882a593Smuzhiyun }; 411*4882a593Smuzhiyun 412*4882a593Smuzhiyun pfc: pinctrl@e6060000 { 413*4882a593Smuzhiyun compatible = "renesas,pfc-r8a774a1"; 414*4882a593Smuzhiyun reg = <0 0xe6060000 0 0x50c>; 415*4882a593Smuzhiyun }; 416*4882a593Smuzhiyun 417*4882a593Smuzhiyun cmt0: timer@e60f0000 { 418*4882a593Smuzhiyun compatible = "renesas,r8a774a1-cmt0", 419*4882a593Smuzhiyun "renesas,rcar-gen3-cmt0"; 420*4882a593Smuzhiyun reg = <0 0xe60f0000 0 0x1004>; 421*4882a593Smuzhiyun interrupts = <GIC_SPI 142 IRQ_TYPE_LEVEL_HIGH>, 422*4882a593Smuzhiyun <GIC_SPI 143 IRQ_TYPE_LEVEL_HIGH>; 423*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 303>; 424*4882a593Smuzhiyun clock-names = "fck"; 425*4882a593Smuzhiyun power-domains = <&sysc R8A774A1_PD_ALWAYS_ON>; 426*4882a593Smuzhiyun resets = <&cpg 303>; 427*4882a593Smuzhiyun status = "disabled"; 428*4882a593Smuzhiyun }; 429*4882a593Smuzhiyun 430*4882a593Smuzhiyun cmt1: timer@e6130000 { 431*4882a593Smuzhiyun compatible = "renesas,r8a774a1-cmt1", 432*4882a593Smuzhiyun "renesas,rcar-gen3-cmt1"; 433*4882a593Smuzhiyun reg = <0 0xe6130000 0 0x1004>; 434*4882a593Smuzhiyun interrupts = <GIC_SPI 120 IRQ_TYPE_LEVEL_HIGH>, 435*4882a593Smuzhiyun <GIC_SPI 121 IRQ_TYPE_LEVEL_HIGH>, 436*4882a593Smuzhiyun <GIC_SPI 122 IRQ_TYPE_LEVEL_HIGH>, 437*4882a593Smuzhiyun <GIC_SPI 123 IRQ_TYPE_LEVEL_HIGH>, 438*4882a593Smuzhiyun <GIC_SPI 124 IRQ_TYPE_LEVEL_HIGH>, 439*4882a593Smuzhiyun <GIC_SPI 125 IRQ_TYPE_LEVEL_HIGH>, 440*4882a593Smuzhiyun <GIC_SPI 126 IRQ_TYPE_LEVEL_HIGH>, 441*4882a593Smuzhiyun <GIC_SPI 127 IRQ_TYPE_LEVEL_HIGH>; 442*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 302>; 443*4882a593Smuzhiyun clock-names = "fck"; 444*4882a593Smuzhiyun power-domains = <&sysc R8A774A1_PD_ALWAYS_ON>; 445*4882a593Smuzhiyun resets = <&cpg 302>; 446*4882a593Smuzhiyun status = "disabled"; 447*4882a593Smuzhiyun }; 448*4882a593Smuzhiyun 449*4882a593Smuzhiyun cmt2: timer@e6140000 { 450*4882a593Smuzhiyun compatible = "renesas,r8a774a1-cmt1", 451*4882a593Smuzhiyun "renesas,rcar-gen3-cmt1"; 452*4882a593Smuzhiyun reg = <0 0xe6140000 0 0x1004>; 453*4882a593Smuzhiyun interrupts = <GIC_SPI 398 IRQ_TYPE_LEVEL_HIGH>, 454*4882a593Smuzhiyun <GIC_SPI 399 IRQ_TYPE_LEVEL_HIGH>, 455*4882a593Smuzhiyun <GIC_SPI 400 IRQ_TYPE_LEVEL_HIGH>, 456*4882a593Smuzhiyun <GIC_SPI 401 IRQ_TYPE_LEVEL_HIGH>, 457*4882a593Smuzhiyun <GIC_SPI 402 IRQ_TYPE_LEVEL_HIGH>, 458*4882a593Smuzhiyun <GIC_SPI 403 IRQ_TYPE_LEVEL_HIGH>, 459*4882a593Smuzhiyun <GIC_SPI 404 IRQ_TYPE_LEVEL_HIGH>, 460*4882a593Smuzhiyun <GIC_SPI 405 IRQ_TYPE_LEVEL_HIGH>; 461*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 301>; 462*4882a593Smuzhiyun clock-names = "fck"; 463*4882a593Smuzhiyun power-domains = <&sysc R8A774A1_PD_ALWAYS_ON>; 464*4882a593Smuzhiyun resets = <&cpg 301>; 465*4882a593Smuzhiyun status = "disabled"; 466*4882a593Smuzhiyun }; 467*4882a593Smuzhiyun 468*4882a593Smuzhiyun cmt3: timer@e6148000 { 469*4882a593Smuzhiyun compatible = "renesas,r8a774a1-cmt1", 470*4882a593Smuzhiyun "renesas,rcar-gen3-cmt1"; 471*4882a593Smuzhiyun reg = <0 0xe6148000 0 0x1004>; 472*4882a593Smuzhiyun interrupts = <GIC_SPI 470 IRQ_TYPE_LEVEL_HIGH>, 473*4882a593Smuzhiyun <GIC_SPI 471 IRQ_TYPE_LEVEL_HIGH>, 474*4882a593Smuzhiyun <GIC_SPI 472 IRQ_TYPE_LEVEL_HIGH>, 475*4882a593Smuzhiyun <GIC_SPI 473 IRQ_TYPE_LEVEL_HIGH>, 476*4882a593Smuzhiyun <GIC_SPI 474 IRQ_TYPE_LEVEL_HIGH>, 477*4882a593Smuzhiyun <GIC_SPI 475 IRQ_TYPE_LEVEL_HIGH>, 478*4882a593Smuzhiyun <GIC_SPI 476 IRQ_TYPE_LEVEL_HIGH>, 479*4882a593Smuzhiyun <GIC_SPI 477 IRQ_TYPE_LEVEL_HIGH>; 480*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 300>; 481*4882a593Smuzhiyun clock-names = "fck"; 482*4882a593Smuzhiyun power-domains = <&sysc R8A774A1_PD_ALWAYS_ON>; 483*4882a593Smuzhiyun resets = <&cpg 300>; 484*4882a593Smuzhiyun status = "disabled"; 485*4882a593Smuzhiyun }; 486*4882a593Smuzhiyun 487*4882a593Smuzhiyun cpg: clock-controller@e6150000 { 488*4882a593Smuzhiyun compatible = "renesas,r8a774a1-cpg-mssr"; 489*4882a593Smuzhiyun reg = <0 0xe6150000 0 0x0bb0>; 490*4882a593Smuzhiyun clocks = <&extal_clk>, <&extalr_clk>; 491*4882a593Smuzhiyun clock-names = "extal", "extalr"; 492*4882a593Smuzhiyun #clock-cells = <2>; 493*4882a593Smuzhiyun #power-domain-cells = <0>; 494*4882a593Smuzhiyun #reset-cells = <1>; 495*4882a593Smuzhiyun }; 496*4882a593Smuzhiyun 497*4882a593Smuzhiyun rst: reset-controller@e6160000 { 498*4882a593Smuzhiyun compatible = "renesas,r8a774a1-rst"; 499*4882a593Smuzhiyun reg = <0 0xe6160000 0 0x018c>; 500*4882a593Smuzhiyun }; 501*4882a593Smuzhiyun 502*4882a593Smuzhiyun sysc: system-controller@e6180000 { 503*4882a593Smuzhiyun compatible = "renesas,r8a774a1-sysc"; 504*4882a593Smuzhiyun reg = <0 0xe6180000 0 0x0400>; 505*4882a593Smuzhiyun #power-domain-cells = <1>; 506*4882a593Smuzhiyun }; 507*4882a593Smuzhiyun 508*4882a593Smuzhiyun tsc: thermal@e6198000 { 509*4882a593Smuzhiyun compatible = "renesas,r8a774a1-thermal"; 510*4882a593Smuzhiyun reg = <0 0xe6198000 0 0x100>, 511*4882a593Smuzhiyun <0 0xe61a0000 0 0x100>, 512*4882a593Smuzhiyun <0 0xe61a8000 0 0x100>; 513*4882a593Smuzhiyun interrupts = <GIC_SPI 67 IRQ_TYPE_LEVEL_HIGH>, 514*4882a593Smuzhiyun <GIC_SPI 68 IRQ_TYPE_LEVEL_HIGH>, 515*4882a593Smuzhiyun <GIC_SPI 69 IRQ_TYPE_LEVEL_HIGH>; 516*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 522>; 517*4882a593Smuzhiyun power-domains = <&sysc R8A774A1_PD_ALWAYS_ON>; 518*4882a593Smuzhiyun resets = <&cpg 522>; 519*4882a593Smuzhiyun #thermal-sensor-cells = <1>; 520*4882a593Smuzhiyun }; 521*4882a593Smuzhiyun 522*4882a593Smuzhiyun intc_ex: interrupt-controller@e61c0000 { 523*4882a593Smuzhiyun compatible = "renesas,intc-ex-r8a774a1", "renesas,irqc"; 524*4882a593Smuzhiyun #interrupt-cells = <2>; 525*4882a593Smuzhiyun interrupt-controller; 526*4882a593Smuzhiyun reg = <0 0xe61c0000 0 0x200>; 527*4882a593Smuzhiyun interrupts = <GIC_SPI 0 IRQ_TYPE_LEVEL_HIGH>, 528*4882a593Smuzhiyun <GIC_SPI 1 IRQ_TYPE_LEVEL_HIGH>, 529*4882a593Smuzhiyun <GIC_SPI 2 IRQ_TYPE_LEVEL_HIGH>, 530*4882a593Smuzhiyun <GIC_SPI 3 IRQ_TYPE_LEVEL_HIGH>, 531*4882a593Smuzhiyun <GIC_SPI 18 IRQ_TYPE_LEVEL_HIGH>, 532*4882a593Smuzhiyun <GIC_SPI 161 IRQ_TYPE_LEVEL_HIGH>; 533*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 407>; 534*4882a593Smuzhiyun power-domains = <&sysc R8A774A1_PD_ALWAYS_ON>; 535*4882a593Smuzhiyun resets = <&cpg 407>; 536*4882a593Smuzhiyun }; 537*4882a593Smuzhiyun 538*4882a593Smuzhiyun tmu0: timer@e61e0000 { 539*4882a593Smuzhiyun compatible = "renesas,tmu-r8a774a1", "renesas,tmu"; 540*4882a593Smuzhiyun reg = <0 0xe61e0000 0 0x30>; 541*4882a593Smuzhiyun interrupts = <GIC_SPI 136 IRQ_TYPE_LEVEL_HIGH>, 542*4882a593Smuzhiyun <GIC_SPI 137 IRQ_TYPE_LEVEL_HIGH>, 543*4882a593Smuzhiyun <GIC_SPI 138 IRQ_TYPE_LEVEL_HIGH>; 544*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 125>; 545*4882a593Smuzhiyun clock-names = "fck"; 546*4882a593Smuzhiyun power-domains = <&sysc R8A774A1_PD_ALWAYS_ON>; 547*4882a593Smuzhiyun resets = <&cpg 125>; 548*4882a593Smuzhiyun status = "disabled"; 549*4882a593Smuzhiyun }; 550*4882a593Smuzhiyun 551*4882a593Smuzhiyun tmu1: timer@e6fc0000 { 552*4882a593Smuzhiyun compatible = "renesas,tmu-r8a774a1", "renesas,tmu"; 553*4882a593Smuzhiyun reg = <0 0xe6fc0000 0 0x30>; 554*4882a593Smuzhiyun interrupts = <GIC_SPI 128 IRQ_TYPE_LEVEL_HIGH>, 555*4882a593Smuzhiyun <GIC_SPI 129 IRQ_TYPE_LEVEL_HIGH>, 556*4882a593Smuzhiyun <GIC_SPI 130 IRQ_TYPE_LEVEL_HIGH>; 557*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 124>; 558*4882a593Smuzhiyun clock-names = "fck"; 559*4882a593Smuzhiyun power-domains = <&sysc R8A774A1_PD_ALWAYS_ON>; 560*4882a593Smuzhiyun resets = <&cpg 124>; 561*4882a593Smuzhiyun status = "disabled"; 562*4882a593Smuzhiyun }; 563*4882a593Smuzhiyun 564*4882a593Smuzhiyun tmu2: timer@e6fd0000 { 565*4882a593Smuzhiyun compatible = "renesas,tmu-r8a774a1", "renesas,tmu"; 566*4882a593Smuzhiyun reg = <0 0xe6fd0000 0 0x30>; 567*4882a593Smuzhiyun interrupts = <GIC_SPI 303 IRQ_TYPE_LEVEL_HIGH>, 568*4882a593Smuzhiyun <GIC_SPI 304 IRQ_TYPE_LEVEL_HIGH>, 569*4882a593Smuzhiyun <GIC_SPI 305 IRQ_TYPE_LEVEL_HIGH>; 570*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 123>; 571*4882a593Smuzhiyun clock-names = "fck"; 572*4882a593Smuzhiyun power-domains = <&sysc R8A774A1_PD_ALWAYS_ON>; 573*4882a593Smuzhiyun resets = <&cpg 123>; 574*4882a593Smuzhiyun status = "disabled"; 575*4882a593Smuzhiyun }; 576*4882a593Smuzhiyun 577*4882a593Smuzhiyun tmu3: timer@e6fe0000 { 578*4882a593Smuzhiyun compatible = "renesas,tmu-r8a774a1", "renesas,tmu"; 579*4882a593Smuzhiyun reg = <0 0xe6fe0000 0 0x30>; 580*4882a593Smuzhiyun interrupts = <GIC_SPI 131 IRQ_TYPE_LEVEL_HIGH>, 581*4882a593Smuzhiyun <GIC_SPI 132 IRQ_TYPE_LEVEL_HIGH>, 582*4882a593Smuzhiyun <GIC_SPI 133 IRQ_TYPE_LEVEL_HIGH>; 583*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 122>; 584*4882a593Smuzhiyun clock-names = "fck"; 585*4882a593Smuzhiyun power-domains = <&sysc R8A774A1_PD_ALWAYS_ON>; 586*4882a593Smuzhiyun resets = <&cpg 122>; 587*4882a593Smuzhiyun status = "disabled"; 588*4882a593Smuzhiyun }; 589*4882a593Smuzhiyun 590*4882a593Smuzhiyun tmu4: timer@ffc00000 { 591*4882a593Smuzhiyun compatible = "renesas,tmu-r8a774a1", "renesas,tmu"; 592*4882a593Smuzhiyun reg = <0 0xffc00000 0 0x30>; 593*4882a593Smuzhiyun interrupts = <GIC_SPI 406 IRQ_TYPE_LEVEL_HIGH>, 594*4882a593Smuzhiyun <GIC_SPI 407 IRQ_TYPE_LEVEL_HIGH>, 595*4882a593Smuzhiyun <GIC_SPI 408 IRQ_TYPE_LEVEL_HIGH>; 596*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 121>; 597*4882a593Smuzhiyun clock-names = "fck"; 598*4882a593Smuzhiyun power-domains = <&sysc R8A774A1_PD_ALWAYS_ON>; 599*4882a593Smuzhiyun resets = <&cpg 121>; 600*4882a593Smuzhiyun status = "disabled"; 601*4882a593Smuzhiyun }; 602*4882a593Smuzhiyun 603*4882a593Smuzhiyun i2c0: i2c@e6500000 { 604*4882a593Smuzhiyun #address-cells = <1>; 605*4882a593Smuzhiyun #size-cells = <0>; 606*4882a593Smuzhiyun compatible = "renesas,i2c-r8a774a1", 607*4882a593Smuzhiyun "renesas,rcar-gen3-i2c"; 608*4882a593Smuzhiyun reg = <0 0xe6500000 0 0x40>; 609*4882a593Smuzhiyun interrupts = <GIC_SPI 287 IRQ_TYPE_LEVEL_HIGH>; 610*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 931>; 611*4882a593Smuzhiyun power-domains = <&sysc R8A774A1_PD_ALWAYS_ON>; 612*4882a593Smuzhiyun resets = <&cpg 931>; 613*4882a593Smuzhiyun dmas = <&dmac1 0x91>, <&dmac1 0x90>, 614*4882a593Smuzhiyun <&dmac2 0x91>, <&dmac2 0x90>; 615*4882a593Smuzhiyun dma-names = "tx", "rx", "tx", "rx"; 616*4882a593Smuzhiyun i2c-scl-internal-delay-ns = <110>; 617*4882a593Smuzhiyun status = "disabled"; 618*4882a593Smuzhiyun }; 619*4882a593Smuzhiyun 620*4882a593Smuzhiyun i2c1: i2c@e6508000 { 621*4882a593Smuzhiyun #address-cells = <1>; 622*4882a593Smuzhiyun #size-cells = <0>; 623*4882a593Smuzhiyun compatible = "renesas,i2c-r8a774a1", 624*4882a593Smuzhiyun "renesas,rcar-gen3-i2c"; 625*4882a593Smuzhiyun reg = <0 0xe6508000 0 0x40>; 626*4882a593Smuzhiyun interrupts = <GIC_SPI 288 IRQ_TYPE_LEVEL_HIGH>; 627*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 930>; 628*4882a593Smuzhiyun power-domains = <&sysc R8A774A1_PD_ALWAYS_ON>; 629*4882a593Smuzhiyun resets = <&cpg 930>; 630*4882a593Smuzhiyun dmas = <&dmac1 0x93>, <&dmac1 0x92>, 631*4882a593Smuzhiyun <&dmac2 0x93>, <&dmac2 0x92>; 632*4882a593Smuzhiyun dma-names = "tx", "rx", "tx", "rx"; 633*4882a593Smuzhiyun i2c-scl-internal-delay-ns = <6>; 634*4882a593Smuzhiyun status = "disabled"; 635*4882a593Smuzhiyun }; 636*4882a593Smuzhiyun 637*4882a593Smuzhiyun i2c2: i2c@e6510000 { 638*4882a593Smuzhiyun #address-cells = <1>; 639*4882a593Smuzhiyun #size-cells = <0>; 640*4882a593Smuzhiyun compatible = "renesas,i2c-r8a774a1", 641*4882a593Smuzhiyun "renesas,rcar-gen3-i2c"; 642*4882a593Smuzhiyun reg = <0 0xe6510000 0 0x40>; 643*4882a593Smuzhiyun interrupts = <GIC_SPI 286 IRQ_TYPE_LEVEL_HIGH>; 644*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 929>; 645*4882a593Smuzhiyun power-domains = <&sysc R8A774A1_PD_ALWAYS_ON>; 646*4882a593Smuzhiyun resets = <&cpg 929>; 647*4882a593Smuzhiyun dmas = <&dmac1 0x95>, <&dmac1 0x94>, 648*4882a593Smuzhiyun <&dmac2 0x95>, <&dmac2 0x94>; 649*4882a593Smuzhiyun dma-names = "tx", "rx", "tx", "rx"; 650*4882a593Smuzhiyun i2c-scl-internal-delay-ns = <6>; 651*4882a593Smuzhiyun status = "disabled"; 652*4882a593Smuzhiyun }; 653*4882a593Smuzhiyun 654*4882a593Smuzhiyun i2c3: i2c@e66d0000 { 655*4882a593Smuzhiyun #address-cells = <1>; 656*4882a593Smuzhiyun #size-cells = <0>; 657*4882a593Smuzhiyun compatible = "renesas,i2c-r8a774a1", 658*4882a593Smuzhiyun "renesas,rcar-gen3-i2c"; 659*4882a593Smuzhiyun reg = <0 0xe66d0000 0 0x40>; 660*4882a593Smuzhiyun interrupts = <GIC_SPI 290 IRQ_TYPE_LEVEL_HIGH>; 661*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 928>; 662*4882a593Smuzhiyun power-domains = <&sysc R8A774A1_PD_ALWAYS_ON>; 663*4882a593Smuzhiyun resets = <&cpg 928>; 664*4882a593Smuzhiyun dmas = <&dmac0 0x97>, <&dmac0 0x96>; 665*4882a593Smuzhiyun dma-names = "tx", "rx"; 666*4882a593Smuzhiyun i2c-scl-internal-delay-ns = <110>; 667*4882a593Smuzhiyun status = "disabled"; 668*4882a593Smuzhiyun }; 669*4882a593Smuzhiyun 670*4882a593Smuzhiyun i2c4: i2c@e66d8000 { 671*4882a593Smuzhiyun #address-cells = <1>; 672*4882a593Smuzhiyun #size-cells = <0>; 673*4882a593Smuzhiyun compatible = "renesas,i2c-r8a774a1", 674*4882a593Smuzhiyun "renesas,rcar-gen3-i2c"; 675*4882a593Smuzhiyun reg = <0 0xe66d8000 0 0x40>; 676*4882a593Smuzhiyun interrupts = <GIC_SPI 19 IRQ_TYPE_LEVEL_HIGH>; 677*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 927>; 678*4882a593Smuzhiyun power-domains = <&sysc R8A774A1_PD_ALWAYS_ON>; 679*4882a593Smuzhiyun resets = <&cpg 927>; 680*4882a593Smuzhiyun dmas = <&dmac0 0x99>, <&dmac0 0x98>; 681*4882a593Smuzhiyun dma-names = "tx", "rx"; 682*4882a593Smuzhiyun i2c-scl-internal-delay-ns = <110>; 683*4882a593Smuzhiyun status = "disabled"; 684*4882a593Smuzhiyun }; 685*4882a593Smuzhiyun 686*4882a593Smuzhiyun i2c5: i2c@e66e0000 { 687*4882a593Smuzhiyun #address-cells = <1>; 688*4882a593Smuzhiyun #size-cells = <0>; 689*4882a593Smuzhiyun compatible = "renesas,i2c-r8a774a1", 690*4882a593Smuzhiyun "renesas,rcar-gen3-i2c"; 691*4882a593Smuzhiyun reg = <0 0xe66e0000 0 0x40>; 692*4882a593Smuzhiyun interrupts = <GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH>; 693*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 919>; 694*4882a593Smuzhiyun power-domains = <&sysc R8A774A1_PD_ALWAYS_ON>; 695*4882a593Smuzhiyun resets = <&cpg 919>; 696*4882a593Smuzhiyun dmas = <&dmac0 0x9b>, <&dmac0 0x9a>; 697*4882a593Smuzhiyun dma-names = "tx", "rx"; 698*4882a593Smuzhiyun i2c-scl-internal-delay-ns = <110>; 699*4882a593Smuzhiyun status = "disabled"; 700*4882a593Smuzhiyun }; 701*4882a593Smuzhiyun 702*4882a593Smuzhiyun i2c6: i2c@e66e8000 { 703*4882a593Smuzhiyun #address-cells = <1>; 704*4882a593Smuzhiyun #size-cells = <0>; 705*4882a593Smuzhiyun compatible = "renesas,i2c-r8a774a1", 706*4882a593Smuzhiyun "renesas,rcar-gen3-i2c"; 707*4882a593Smuzhiyun reg = <0 0xe66e8000 0 0x40>; 708*4882a593Smuzhiyun interrupts = <GIC_SPI 21 IRQ_TYPE_LEVEL_HIGH>; 709*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 918>; 710*4882a593Smuzhiyun power-domains = <&sysc R8A774A1_PD_ALWAYS_ON>; 711*4882a593Smuzhiyun resets = <&cpg 918>; 712*4882a593Smuzhiyun dmas = <&dmac0 0x9d>, <&dmac0 0x9c>; 713*4882a593Smuzhiyun dma-names = "tx", "rx"; 714*4882a593Smuzhiyun i2c-scl-internal-delay-ns = <6>; 715*4882a593Smuzhiyun status = "disabled"; 716*4882a593Smuzhiyun }; 717*4882a593Smuzhiyun 718*4882a593Smuzhiyun i2c_dvfs: i2c@e60b0000 { 719*4882a593Smuzhiyun #address-cells = <1>; 720*4882a593Smuzhiyun #size-cells = <0>; 721*4882a593Smuzhiyun compatible = "renesas,iic-r8a774a1", 722*4882a593Smuzhiyun "renesas,rcar-gen3-iic", 723*4882a593Smuzhiyun "renesas,rmobile-iic"; 724*4882a593Smuzhiyun reg = <0 0xe60b0000 0 0x425>; 725*4882a593Smuzhiyun interrupts = <GIC_SPI 173 IRQ_TYPE_LEVEL_HIGH>; 726*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 926>; 727*4882a593Smuzhiyun power-domains = <&sysc R8A774A1_PD_ALWAYS_ON>; 728*4882a593Smuzhiyun resets = <&cpg 926>; 729*4882a593Smuzhiyun dmas = <&dmac0 0x11>, <&dmac0 0x10>; 730*4882a593Smuzhiyun dma-names = "tx", "rx"; 731*4882a593Smuzhiyun status = "disabled"; 732*4882a593Smuzhiyun }; 733*4882a593Smuzhiyun 734*4882a593Smuzhiyun hscif0: serial@e6540000 { 735*4882a593Smuzhiyun compatible = "renesas,hscif-r8a774a1", 736*4882a593Smuzhiyun "renesas,rcar-gen3-hscif", 737*4882a593Smuzhiyun "renesas,hscif"; 738*4882a593Smuzhiyun reg = <0 0xe6540000 0 0x60>; 739*4882a593Smuzhiyun interrupts = <GIC_SPI 154 IRQ_TYPE_LEVEL_HIGH>; 740*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 520>, 741*4882a593Smuzhiyun <&cpg CPG_CORE R8A774A1_CLK_S3D1>, 742*4882a593Smuzhiyun <&scif_clk>; 743*4882a593Smuzhiyun clock-names = "fck", "brg_int", "scif_clk"; 744*4882a593Smuzhiyun dmas = <&dmac1 0x31>, <&dmac1 0x30>, 745*4882a593Smuzhiyun <&dmac2 0x31>, <&dmac2 0x30>; 746*4882a593Smuzhiyun dma-names = "tx", "rx", "tx", "rx"; 747*4882a593Smuzhiyun power-domains = <&sysc R8A774A1_PD_ALWAYS_ON>; 748*4882a593Smuzhiyun resets = <&cpg 520>; 749*4882a593Smuzhiyun status = "disabled"; 750*4882a593Smuzhiyun }; 751*4882a593Smuzhiyun 752*4882a593Smuzhiyun hscif1: serial@e6550000 { 753*4882a593Smuzhiyun compatible = "renesas,hscif-r8a774a1", 754*4882a593Smuzhiyun "renesas,rcar-gen3-hscif", 755*4882a593Smuzhiyun "renesas,hscif"; 756*4882a593Smuzhiyun reg = <0 0xe6550000 0 0x60>; 757*4882a593Smuzhiyun interrupts = <GIC_SPI 155 IRQ_TYPE_LEVEL_HIGH>; 758*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 519>, 759*4882a593Smuzhiyun <&cpg CPG_CORE R8A774A1_CLK_S3D1>, 760*4882a593Smuzhiyun <&scif_clk>; 761*4882a593Smuzhiyun clock-names = "fck", "brg_int", "scif_clk"; 762*4882a593Smuzhiyun dmas = <&dmac1 0x33>, <&dmac1 0x32>, 763*4882a593Smuzhiyun <&dmac2 0x33>, <&dmac2 0x32>; 764*4882a593Smuzhiyun dma-names = "tx", "rx", "tx", "rx"; 765*4882a593Smuzhiyun power-domains = <&sysc R8A774A1_PD_ALWAYS_ON>; 766*4882a593Smuzhiyun resets = <&cpg 519>; 767*4882a593Smuzhiyun status = "disabled"; 768*4882a593Smuzhiyun }; 769*4882a593Smuzhiyun 770*4882a593Smuzhiyun hscif2: serial@e6560000 { 771*4882a593Smuzhiyun compatible = "renesas,hscif-r8a774a1", 772*4882a593Smuzhiyun "renesas,rcar-gen3-hscif", 773*4882a593Smuzhiyun "renesas,hscif"; 774*4882a593Smuzhiyun reg = <0 0xe6560000 0 0x60>; 775*4882a593Smuzhiyun interrupts = <GIC_SPI 144 IRQ_TYPE_LEVEL_HIGH>; 776*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 518>, 777*4882a593Smuzhiyun <&cpg CPG_CORE R8A774A1_CLK_S3D1>, 778*4882a593Smuzhiyun <&scif_clk>; 779*4882a593Smuzhiyun clock-names = "fck", "brg_int", "scif_clk"; 780*4882a593Smuzhiyun dmas = <&dmac1 0x35>, <&dmac1 0x34>, 781*4882a593Smuzhiyun <&dmac2 0x35>, <&dmac2 0x34>; 782*4882a593Smuzhiyun dma-names = "tx", "rx", "tx", "rx"; 783*4882a593Smuzhiyun power-domains = <&sysc R8A774A1_PD_ALWAYS_ON>; 784*4882a593Smuzhiyun resets = <&cpg 518>; 785*4882a593Smuzhiyun status = "disabled"; 786*4882a593Smuzhiyun }; 787*4882a593Smuzhiyun 788*4882a593Smuzhiyun hscif3: serial@e66a0000 { 789*4882a593Smuzhiyun compatible = "renesas,hscif-r8a774a1", 790*4882a593Smuzhiyun "renesas,rcar-gen3-hscif", 791*4882a593Smuzhiyun "renesas,hscif"; 792*4882a593Smuzhiyun reg = <0 0xe66a0000 0 0x60>; 793*4882a593Smuzhiyun interrupts = <GIC_SPI 145 IRQ_TYPE_LEVEL_HIGH>; 794*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 517>, 795*4882a593Smuzhiyun <&cpg CPG_CORE R8A774A1_CLK_S3D1>, 796*4882a593Smuzhiyun <&scif_clk>; 797*4882a593Smuzhiyun clock-names = "fck", "brg_int", "scif_clk"; 798*4882a593Smuzhiyun dmas = <&dmac0 0x37>, <&dmac0 0x36>; 799*4882a593Smuzhiyun dma-names = "tx", "rx"; 800*4882a593Smuzhiyun power-domains = <&sysc R8A774A1_PD_ALWAYS_ON>; 801*4882a593Smuzhiyun resets = <&cpg 517>; 802*4882a593Smuzhiyun status = "disabled"; 803*4882a593Smuzhiyun }; 804*4882a593Smuzhiyun 805*4882a593Smuzhiyun hscif4: serial@e66b0000 { 806*4882a593Smuzhiyun compatible = "renesas,hscif-r8a774a1", 807*4882a593Smuzhiyun "renesas,rcar-gen3-hscif", 808*4882a593Smuzhiyun "renesas,hscif"; 809*4882a593Smuzhiyun reg = <0 0xe66b0000 0 0x60>; 810*4882a593Smuzhiyun interrupts = <GIC_SPI 146 IRQ_TYPE_LEVEL_HIGH>; 811*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 516>, 812*4882a593Smuzhiyun <&cpg CPG_CORE R8A774A1_CLK_S3D1>, 813*4882a593Smuzhiyun <&scif_clk>; 814*4882a593Smuzhiyun clock-names = "fck", "brg_int", "scif_clk"; 815*4882a593Smuzhiyun dmas = <&dmac0 0x39>, <&dmac0 0x38>; 816*4882a593Smuzhiyun dma-names = "tx", "rx"; 817*4882a593Smuzhiyun power-domains = <&sysc R8A774A1_PD_ALWAYS_ON>; 818*4882a593Smuzhiyun resets = <&cpg 516>; 819*4882a593Smuzhiyun status = "disabled"; 820*4882a593Smuzhiyun }; 821*4882a593Smuzhiyun 822*4882a593Smuzhiyun hsusb: usb@e6590000 { 823*4882a593Smuzhiyun compatible = "renesas,usbhs-r8a774a1", 824*4882a593Smuzhiyun "renesas,rcar-gen3-usbhs"; 825*4882a593Smuzhiyun reg = <0 0xe6590000 0 0x200>; 826*4882a593Smuzhiyun interrupts = <GIC_SPI 107 IRQ_TYPE_LEVEL_HIGH>; 827*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 704>, <&cpg CPG_MOD 703>; 828*4882a593Smuzhiyun dmas = <&usb_dmac0 0>, <&usb_dmac0 1>, 829*4882a593Smuzhiyun <&usb_dmac1 0>, <&usb_dmac1 1>; 830*4882a593Smuzhiyun dma-names = "ch0", "ch1", "ch2", "ch3"; 831*4882a593Smuzhiyun renesas,buswait = <11>; 832*4882a593Smuzhiyun phys = <&usb2_phy0 3>; 833*4882a593Smuzhiyun phy-names = "usb"; 834*4882a593Smuzhiyun power-domains = <&sysc R8A774A1_PD_ALWAYS_ON>; 835*4882a593Smuzhiyun resets = <&cpg 704>, <&cpg 703>; 836*4882a593Smuzhiyun status = "disabled"; 837*4882a593Smuzhiyun }; 838*4882a593Smuzhiyun 839*4882a593Smuzhiyun usb2_clksel: clock-controller@e6590630 { 840*4882a593Smuzhiyun compatible = "renesas,r8a774a1-rcar-usb2-clock-sel", 841*4882a593Smuzhiyun "renesas,rcar-gen3-usb2-clock-sel"; 842*4882a593Smuzhiyun reg = <0 0xe6590630 0 0x02>; 843*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 703>, <&cpg CPG_MOD 704>, 844*4882a593Smuzhiyun <&usb_extal_clk>, <&usb3s0_clk>; 845*4882a593Smuzhiyun clock-names = "ehci_ohci", "hs-usb-if", 846*4882a593Smuzhiyun "usb_extal", "usb_xtal"; 847*4882a593Smuzhiyun #clock-cells = <0>; 848*4882a593Smuzhiyun power-domains = <&sysc R8A774A1_PD_ALWAYS_ON>; 849*4882a593Smuzhiyun resets = <&cpg 703>, <&cpg 704>; 850*4882a593Smuzhiyun reset-names = "ehci_ohci", "hs-usb-if"; 851*4882a593Smuzhiyun status = "disabled"; 852*4882a593Smuzhiyun }; 853*4882a593Smuzhiyun 854*4882a593Smuzhiyun usb_dmac0: dma-controller@e65a0000 { 855*4882a593Smuzhiyun compatible = "renesas,r8a774a1-usb-dmac", 856*4882a593Smuzhiyun "renesas,usb-dmac"; 857*4882a593Smuzhiyun reg = <0 0xe65a0000 0 0x100>; 858*4882a593Smuzhiyun interrupts = <GIC_SPI 109 IRQ_TYPE_LEVEL_HIGH>, 859*4882a593Smuzhiyun <GIC_SPI 109 IRQ_TYPE_LEVEL_HIGH>; 860*4882a593Smuzhiyun interrupt-names = "ch0", "ch1"; 861*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 330>; 862*4882a593Smuzhiyun power-domains = <&sysc R8A774A1_PD_ALWAYS_ON>; 863*4882a593Smuzhiyun resets = <&cpg 330>; 864*4882a593Smuzhiyun #dma-cells = <1>; 865*4882a593Smuzhiyun dma-channels = <2>; 866*4882a593Smuzhiyun }; 867*4882a593Smuzhiyun 868*4882a593Smuzhiyun usb_dmac1: dma-controller@e65b0000 { 869*4882a593Smuzhiyun compatible = "renesas,r8a774a1-usb-dmac", 870*4882a593Smuzhiyun "renesas,usb-dmac"; 871*4882a593Smuzhiyun reg = <0 0xe65b0000 0 0x100>; 872*4882a593Smuzhiyun interrupts = <GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH>, 873*4882a593Smuzhiyun <GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH>; 874*4882a593Smuzhiyun interrupt-names = "ch0", "ch1"; 875*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 331>; 876*4882a593Smuzhiyun power-domains = <&sysc R8A774A1_PD_ALWAYS_ON>; 877*4882a593Smuzhiyun resets = <&cpg 331>; 878*4882a593Smuzhiyun #dma-cells = <1>; 879*4882a593Smuzhiyun dma-channels = <2>; 880*4882a593Smuzhiyun }; 881*4882a593Smuzhiyun 882*4882a593Smuzhiyun usb3_phy0: usb-phy@e65ee000 { 883*4882a593Smuzhiyun compatible = "renesas,r8a774a1-usb3-phy", 884*4882a593Smuzhiyun "renesas,rcar-gen3-usb3-phy"; 885*4882a593Smuzhiyun reg = <0 0xe65ee000 0 0x90>; 886*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 328>, <&usb3s0_clk>, 887*4882a593Smuzhiyun <&usb_extal_clk>; 888*4882a593Smuzhiyun clock-names = "usb3-if", "usb3s_clk", "usb_extal"; 889*4882a593Smuzhiyun power-domains = <&sysc R8A774A1_PD_ALWAYS_ON>; 890*4882a593Smuzhiyun resets = <&cpg 328>; 891*4882a593Smuzhiyun #phy-cells = <0>; 892*4882a593Smuzhiyun status = "disabled"; 893*4882a593Smuzhiyun }; 894*4882a593Smuzhiyun 895*4882a593Smuzhiyun dmac0: dma-controller@e6700000 { 896*4882a593Smuzhiyun compatible = "renesas,dmac-r8a774a1", 897*4882a593Smuzhiyun "renesas,rcar-dmac"; 898*4882a593Smuzhiyun reg = <0 0xe6700000 0 0x10000>; 899*4882a593Smuzhiyun interrupts = <GIC_SPI 199 IRQ_TYPE_LEVEL_HIGH>, 900*4882a593Smuzhiyun <GIC_SPI 200 IRQ_TYPE_LEVEL_HIGH>, 901*4882a593Smuzhiyun <GIC_SPI 201 IRQ_TYPE_LEVEL_HIGH>, 902*4882a593Smuzhiyun <GIC_SPI 202 IRQ_TYPE_LEVEL_HIGH>, 903*4882a593Smuzhiyun <GIC_SPI 203 IRQ_TYPE_LEVEL_HIGH>, 904*4882a593Smuzhiyun <GIC_SPI 204 IRQ_TYPE_LEVEL_HIGH>, 905*4882a593Smuzhiyun <GIC_SPI 205 IRQ_TYPE_LEVEL_HIGH>, 906*4882a593Smuzhiyun <GIC_SPI 206 IRQ_TYPE_LEVEL_HIGH>, 907*4882a593Smuzhiyun <GIC_SPI 207 IRQ_TYPE_LEVEL_HIGH>, 908*4882a593Smuzhiyun <GIC_SPI 208 IRQ_TYPE_LEVEL_HIGH>, 909*4882a593Smuzhiyun <GIC_SPI 209 IRQ_TYPE_LEVEL_HIGH>, 910*4882a593Smuzhiyun <GIC_SPI 210 IRQ_TYPE_LEVEL_HIGH>, 911*4882a593Smuzhiyun <GIC_SPI 211 IRQ_TYPE_LEVEL_HIGH>, 912*4882a593Smuzhiyun <GIC_SPI 212 IRQ_TYPE_LEVEL_HIGH>, 913*4882a593Smuzhiyun <GIC_SPI 213 IRQ_TYPE_LEVEL_HIGH>, 914*4882a593Smuzhiyun <GIC_SPI 214 IRQ_TYPE_LEVEL_HIGH>, 915*4882a593Smuzhiyun <GIC_SPI 215 IRQ_TYPE_LEVEL_HIGH>; 916*4882a593Smuzhiyun interrupt-names = "error", 917*4882a593Smuzhiyun "ch0", "ch1", "ch2", "ch3", 918*4882a593Smuzhiyun "ch4", "ch5", "ch6", "ch7", 919*4882a593Smuzhiyun "ch8", "ch9", "ch10", "ch11", 920*4882a593Smuzhiyun "ch12", "ch13", "ch14", "ch15"; 921*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 219>; 922*4882a593Smuzhiyun clock-names = "fck"; 923*4882a593Smuzhiyun power-domains = <&sysc R8A774A1_PD_ALWAYS_ON>; 924*4882a593Smuzhiyun resets = <&cpg 219>; 925*4882a593Smuzhiyun #dma-cells = <1>; 926*4882a593Smuzhiyun dma-channels = <16>; 927*4882a593Smuzhiyun iommus = <&ipmmu_ds0 0>, <&ipmmu_ds0 1>, 928*4882a593Smuzhiyun <&ipmmu_ds0 2>, <&ipmmu_ds0 3>, 929*4882a593Smuzhiyun <&ipmmu_ds0 4>, <&ipmmu_ds0 5>, 930*4882a593Smuzhiyun <&ipmmu_ds0 6>, <&ipmmu_ds0 7>, 931*4882a593Smuzhiyun <&ipmmu_ds0 8>, <&ipmmu_ds0 9>, 932*4882a593Smuzhiyun <&ipmmu_ds0 10>, <&ipmmu_ds0 11>, 933*4882a593Smuzhiyun <&ipmmu_ds0 12>, <&ipmmu_ds0 13>, 934*4882a593Smuzhiyun <&ipmmu_ds0 14>, <&ipmmu_ds0 15>; 935*4882a593Smuzhiyun }; 936*4882a593Smuzhiyun 937*4882a593Smuzhiyun dmac1: dma-controller@e7300000 { 938*4882a593Smuzhiyun compatible = "renesas,dmac-r8a774a1", 939*4882a593Smuzhiyun "renesas,rcar-dmac"; 940*4882a593Smuzhiyun reg = <0 0xe7300000 0 0x10000>; 941*4882a593Smuzhiyun interrupts = <GIC_SPI 220 IRQ_TYPE_LEVEL_HIGH>, 942*4882a593Smuzhiyun <GIC_SPI 216 IRQ_TYPE_LEVEL_HIGH>, 943*4882a593Smuzhiyun <GIC_SPI 217 IRQ_TYPE_LEVEL_HIGH>, 944*4882a593Smuzhiyun <GIC_SPI 218 IRQ_TYPE_LEVEL_HIGH>, 945*4882a593Smuzhiyun <GIC_SPI 219 IRQ_TYPE_LEVEL_HIGH>, 946*4882a593Smuzhiyun <GIC_SPI 308 IRQ_TYPE_LEVEL_HIGH>, 947*4882a593Smuzhiyun <GIC_SPI 309 IRQ_TYPE_LEVEL_HIGH>, 948*4882a593Smuzhiyun <GIC_SPI 310 IRQ_TYPE_LEVEL_HIGH>, 949*4882a593Smuzhiyun <GIC_SPI 311 IRQ_TYPE_LEVEL_HIGH>, 950*4882a593Smuzhiyun <GIC_SPI 312 IRQ_TYPE_LEVEL_HIGH>, 951*4882a593Smuzhiyun <GIC_SPI 313 IRQ_TYPE_LEVEL_HIGH>, 952*4882a593Smuzhiyun <GIC_SPI 314 IRQ_TYPE_LEVEL_HIGH>, 953*4882a593Smuzhiyun <GIC_SPI 315 IRQ_TYPE_LEVEL_HIGH>, 954*4882a593Smuzhiyun <GIC_SPI 316 IRQ_TYPE_LEVEL_HIGH>, 955*4882a593Smuzhiyun <GIC_SPI 317 IRQ_TYPE_LEVEL_HIGH>, 956*4882a593Smuzhiyun <GIC_SPI 318 IRQ_TYPE_LEVEL_HIGH>, 957*4882a593Smuzhiyun <GIC_SPI 319 IRQ_TYPE_LEVEL_HIGH>; 958*4882a593Smuzhiyun interrupt-names = "error", 959*4882a593Smuzhiyun "ch0", "ch1", "ch2", "ch3", 960*4882a593Smuzhiyun "ch4", "ch5", "ch6", "ch7", 961*4882a593Smuzhiyun "ch8", "ch9", "ch10", "ch11", 962*4882a593Smuzhiyun "ch12", "ch13", "ch14", "ch15"; 963*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 218>; 964*4882a593Smuzhiyun clock-names = "fck"; 965*4882a593Smuzhiyun power-domains = <&sysc R8A774A1_PD_ALWAYS_ON>; 966*4882a593Smuzhiyun resets = <&cpg 218>; 967*4882a593Smuzhiyun #dma-cells = <1>; 968*4882a593Smuzhiyun dma-channels = <16>; 969*4882a593Smuzhiyun iommus = <&ipmmu_ds1 0>, <&ipmmu_ds1 1>, 970*4882a593Smuzhiyun <&ipmmu_ds1 2>, <&ipmmu_ds1 3>, 971*4882a593Smuzhiyun <&ipmmu_ds1 4>, <&ipmmu_ds1 5>, 972*4882a593Smuzhiyun <&ipmmu_ds1 6>, <&ipmmu_ds1 7>, 973*4882a593Smuzhiyun <&ipmmu_ds1 8>, <&ipmmu_ds1 9>, 974*4882a593Smuzhiyun <&ipmmu_ds1 10>, <&ipmmu_ds1 11>, 975*4882a593Smuzhiyun <&ipmmu_ds1 12>, <&ipmmu_ds1 13>, 976*4882a593Smuzhiyun <&ipmmu_ds1 14>, <&ipmmu_ds1 15>; 977*4882a593Smuzhiyun }; 978*4882a593Smuzhiyun 979*4882a593Smuzhiyun dmac2: dma-controller@e7310000 { 980*4882a593Smuzhiyun compatible = "renesas,dmac-r8a774a1", 981*4882a593Smuzhiyun "renesas,rcar-dmac"; 982*4882a593Smuzhiyun reg = <0 0xe7310000 0 0x10000>; 983*4882a593Smuzhiyun interrupts = <GIC_SPI 416 IRQ_TYPE_LEVEL_HIGH>, 984*4882a593Smuzhiyun <GIC_SPI 417 IRQ_TYPE_LEVEL_HIGH>, 985*4882a593Smuzhiyun <GIC_SPI 418 IRQ_TYPE_LEVEL_HIGH>, 986*4882a593Smuzhiyun <GIC_SPI 419 IRQ_TYPE_LEVEL_HIGH>, 987*4882a593Smuzhiyun <GIC_SPI 420 IRQ_TYPE_LEVEL_HIGH>, 988*4882a593Smuzhiyun <GIC_SPI 421 IRQ_TYPE_LEVEL_HIGH>, 989*4882a593Smuzhiyun <GIC_SPI 422 IRQ_TYPE_LEVEL_HIGH>, 990*4882a593Smuzhiyun <GIC_SPI 423 IRQ_TYPE_LEVEL_HIGH>, 991*4882a593Smuzhiyun <GIC_SPI 424 IRQ_TYPE_LEVEL_HIGH>, 992*4882a593Smuzhiyun <GIC_SPI 425 IRQ_TYPE_LEVEL_HIGH>, 993*4882a593Smuzhiyun <GIC_SPI 426 IRQ_TYPE_LEVEL_HIGH>, 994*4882a593Smuzhiyun <GIC_SPI 427 IRQ_TYPE_LEVEL_HIGH>, 995*4882a593Smuzhiyun <GIC_SPI 428 IRQ_TYPE_LEVEL_HIGH>, 996*4882a593Smuzhiyun <GIC_SPI 429 IRQ_TYPE_LEVEL_HIGH>, 997*4882a593Smuzhiyun <GIC_SPI 430 IRQ_TYPE_LEVEL_HIGH>, 998*4882a593Smuzhiyun <GIC_SPI 431 IRQ_TYPE_LEVEL_HIGH>, 999*4882a593Smuzhiyun <GIC_SPI 397 IRQ_TYPE_LEVEL_HIGH>; 1000*4882a593Smuzhiyun interrupt-names = "error", 1001*4882a593Smuzhiyun "ch0", "ch1", "ch2", "ch3", 1002*4882a593Smuzhiyun "ch4", "ch5", "ch6", "ch7", 1003*4882a593Smuzhiyun "ch8", "ch9", "ch10", "ch11", 1004*4882a593Smuzhiyun "ch12", "ch13", "ch14", "ch15"; 1005*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 217>; 1006*4882a593Smuzhiyun clock-names = "fck"; 1007*4882a593Smuzhiyun power-domains = <&sysc R8A774A1_PD_ALWAYS_ON>; 1008*4882a593Smuzhiyun resets = <&cpg 217>; 1009*4882a593Smuzhiyun #dma-cells = <1>; 1010*4882a593Smuzhiyun dma-channels = <16>; 1011*4882a593Smuzhiyun iommus = <&ipmmu_ds1 16>, <&ipmmu_ds1 17>, 1012*4882a593Smuzhiyun <&ipmmu_ds1 18>, <&ipmmu_ds1 19>, 1013*4882a593Smuzhiyun <&ipmmu_ds1 20>, <&ipmmu_ds1 21>, 1014*4882a593Smuzhiyun <&ipmmu_ds1 22>, <&ipmmu_ds1 23>, 1015*4882a593Smuzhiyun <&ipmmu_ds1 24>, <&ipmmu_ds1 25>, 1016*4882a593Smuzhiyun <&ipmmu_ds1 26>, <&ipmmu_ds1 27>, 1017*4882a593Smuzhiyun <&ipmmu_ds1 28>, <&ipmmu_ds1 29>, 1018*4882a593Smuzhiyun <&ipmmu_ds1 30>, <&ipmmu_ds1 31>; 1019*4882a593Smuzhiyun }; 1020*4882a593Smuzhiyun 1021*4882a593Smuzhiyun ipmmu_ds0: iommu@e6740000 { 1022*4882a593Smuzhiyun compatible = "renesas,ipmmu-r8a774a1"; 1023*4882a593Smuzhiyun reg = <0 0xe6740000 0 0x1000>; 1024*4882a593Smuzhiyun renesas,ipmmu-main = <&ipmmu_mm 0>; 1025*4882a593Smuzhiyun power-domains = <&sysc R8A774A1_PD_ALWAYS_ON>; 1026*4882a593Smuzhiyun #iommu-cells = <1>; 1027*4882a593Smuzhiyun }; 1028*4882a593Smuzhiyun 1029*4882a593Smuzhiyun ipmmu_ds1: iommu@e7740000 { 1030*4882a593Smuzhiyun compatible = "renesas,ipmmu-r8a774a1"; 1031*4882a593Smuzhiyun reg = <0 0xe7740000 0 0x1000>; 1032*4882a593Smuzhiyun renesas,ipmmu-main = <&ipmmu_mm 1>; 1033*4882a593Smuzhiyun power-domains = <&sysc R8A774A1_PD_ALWAYS_ON>; 1034*4882a593Smuzhiyun #iommu-cells = <1>; 1035*4882a593Smuzhiyun }; 1036*4882a593Smuzhiyun 1037*4882a593Smuzhiyun ipmmu_hc: iommu@e6570000 { 1038*4882a593Smuzhiyun compatible = "renesas,ipmmu-r8a774a1"; 1039*4882a593Smuzhiyun reg = <0 0xe6570000 0 0x1000>; 1040*4882a593Smuzhiyun renesas,ipmmu-main = <&ipmmu_mm 2>; 1041*4882a593Smuzhiyun power-domains = <&sysc R8A774A1_PD_ALWAYS_ON>; 1042*4882a593Smuzhiyun #iommu-cells = <1>; 1043*4882a593Smuzhiyun }; 1044*4882a593Smuzhiyun 1045*4882a593Smuzhiyun ipmmu_mm: iommu@e67b0000 { 1046*4882a593Smuzhiyun compatible = "renesas,ipmmu-r8a774a1"; 1047*4882a593Smuzhiyun reg = <0 0xe67b0000 0 0x1000>; 1048*4882a593Smuzhiyun interrupts = <GIC_SPI 196 IRQ_TYPE_LEVEL_HIGH>, 1049*4882a593Smuzhiyun <GIC_SPI 197 IRQ_TYPE_LEVEL_HIGH>; 1050*4882a593Smuzhiyun power-domains = <&sysc R8A774A1_PD_ALWAYS_ON>; 1051*4882a593Smuzhiyun #iommu-cells = <1>; 1052*4882a593Smuzhiyun }; 1053*4882a593Smuzhiyun 1054*4882a593Smuzhiyun ipmmu_mp: iommu@ec670000 { 1055*4882a593Smuzhiyun compatible = "renesas,ipmmu-r8a774a1"; 1056*4882a593Smuzhiyun reg = <0 0xec670000 0 0x1000>; 1057*4882a593Smuzhiyun renesas,ipmmu-main = <&ipmmu_mm 4>; 1058*4882a593Smuzhiyun power-domains = <&sysc R8A774A1_PD_ALWAYS_ON>; 1059*4882a593Smuzhiyun #iommu-cells = <1>; 1060*4882a593Smuzhiyun }; 1061*4882a593Smuzhiyun 1062*4882a593Smuzhiyun ipmmu_pv0: iommu@fd800000 { 1063*4882a593Smuzhiyun compatible = "renesas,ipmmu-r8a774a1"; 1064*4882a593Smuzhiyun reg = <0 0xfd800000 0 0x1000>; 1065*4882a593Smuzhiyun renesas,ipmmu-main = <&ipmmu_mm 5>; 1066*4882a593Smuzhiyun power-domains = <&sysc R8A774A1_PD_ALWAYS_ON>; 1067*4882a593Smuzhiyun #iommu-cells = <1>; 1068*4882a593Smuzhiyun }; 1069*4882a593Smuzhiyun 1070*4882a593Smuzhiyun ipmmu_pv1: iommu@fd950000 { 1071*4882a593Smuzhiyun compatible = "renesas,ipmmu-r8a774a1"; 1072*4882a593Smuzhiyun reg = <0 0xfd950000 0 0x1000>; 1073*4882a593Smuzhiyun renesas,ipmmu-main = <&ipmmu_mm 6>; 1074*4882a593Smuzhiyun power-domains = <&sysc R8A774A1_PD_ALWAYS_ON>; 1075*4882a593Smuzhiyun #iommu-cells = <1>; 1076*4882a593Smuzhiyun }; 1077*4882a593Smuzhiyun 1078*4882a593Smuzhiyun ipmmu_vc0: iommu@fe6b0000 { 1079*4882a593Smuzhiyun compatible = "renesas,ipmmu-r8a774a1"; 1080*4882a593Smuzhiyun reg = <0 0xfe6b0000 0 0x1000>; 1081*4882a593Smuzhiyun renesas,ipmmu-main = <&ipmmu_mm 8>; 1082*4882a593Smuzhiyun power-domains = <&sysc R8A774A1_PD_A3VC>; 1083*4882a593Smuzhiyun #iommu-cells = <1>; 1084*4882a593Smuzhiyun }; 1085*4882a593Smuzhiyun 1086*4882a593Smuzhiyun ipmmu_vi0: iommu@febd0000 { 1087*4882a593Smuzhiyun compatible = "renesas,ipmmu-r8a774a1"; 1088*4882a593Smuzhiyun reg = <0 0xfebd0000 0 0x1000>; 1089*4882a593Smuzhiyun renesas,ipmmu-main = <&ipmmu_mm 9>; 1090*4882a593Smuzhiyun power-domains = <&sysc R8A774A1_PD_ALWAYS_ON>; 1091*4882a593Smuzhiyun #iommu-cells = <1>; 1092*4882a593Smuzhiyun }; 1093*4882a593Smuzhiyun 1094*4882a593Smuzhiyun avb: ethernet@e6800000 { 1095*4882a593Smuzhiyun compatible = "renesas,etheravb-r8a774a1", 1096*4882a593Smuzhiyun "renesas,etheravb-rcar-gen3"; 1097*4882a593Smuzhiyun reg = <0 0xe6800000 0 0x800>; 1098*4882a593Smuzhiyun interrupts = <GIC_SPI 39 IRQ_TYPE_LEVEL_HIGH>, 1099*4882a593Smuzhiyun <GIC_SPI 40 IRQ_TYPE_LEVEL_HIGH>, 1100*4882a593Smuzhiyun <GIC_SPI 41 IRQ_TYPE_LEVEL_HIGH>, 1101*4882a593Smuzhiyun <GIC_SPI 42 IRQ_TYPE_LEVEL_HIGH>, 1102*4882a593Smuzhiyun <GIC_SPI 43 IRQ_TYPE_LEVEL_HIGH>, 1103*4882a593Smuzhiyun <GIC_SPI 44 IRQ_TYPE_LEVEL_HIGH>, 1104*4882a593Smuzhiyun <GIC_SPI 45 IRQ_TYPE_LEVEL_HIGH>, 1105*4882a593Smuzhiyun <GIC_SPI 46 IRQ_TYPE_LEVEL_HIGH>, 1106*4882a593Smuzhiyun <GIC_SPI 47 IRQ_TYPE_LEVEL_HIGH>, 1107*4882a593Smuzhiyun <GIC_SPI 48 IRQ_TYPE_LEVEL_HIGH>, 1108*4882a593Smuzhiyun <GIC_SPI 49 IRQ_TYPE_LEVEL_HIGH>, 1109*4882a593Smuzhiyun <GIC_SPI 50 IRQ_TYPE_LEVEL_HIGH>, 1110*4882a593Smuzhiyun <GIC_SPI 51 IRQ_TYPE_LEVEL_HIGH>, 1111*4882a593Smuzhiyun <GIC_SPI 52 IRQ_TYPE_LEVEL_HIGH>, 1112*4882a593Smuzhiyun <GIC_SPI 53 IRQ_TYPE_LEVEL_HIGH>, 1113*4882a593Smuzhiyun <GIC_SPI 54 IRQ_TYPE_LEVEL_HIGH>, 1114*4882a593Smuzhiyun <GIC_SPI 55 IRQ_TYPE_LEVEL_HIGH>, 1115*4882a593Smuzhiyun <GIC_SPI 56 IRQ_TYPE_LEVEL_HIGH>, 1116*4882a593Smuzhiyun <GIC_SPI 57 IRQ_TYPE_LEVEL_HIGH>, 1117*4882a593Smuzhiyun <GIC_SPI 58 IRQ_TYPE_LEVEL_HIGH>, 1118*4882a593Smuzhiyun <GIC_SPI 59 IRQ_TYPE_LEVEL_HIGH>, 1119*4882a593Smuzhiyun <GIC_SPI 60 IRQ_TYPE_LEVEL_HIGH>, 1120*4882a593Smuzhiyun <GIC_SPI 61 IRQ_TYPE_LEVEL_HIGH>, 1121*4882a593Smuzhiyun <GIC_SPI 62 IRQ_TYPE_LEVEL_HIGH>, 1122*4882a593Smuzhiyun <GIC_SPI 63 IRQ_TYPE_LEVEL_HIGH>; 1123*4882a593Smuzhiyun interrupt-names = "ch0", "ch1", "ch2", "ch3", 1124*4882a593Smuzhiyun "ch4", "ch5", "ch6", "ch7", 1125*4882a593Smuzhiyun "ch8", "ch9", "ch10", "ch11", 1126*4882a593Smuzhiyun "ch12", "ch13", "ch14", "ch15", 1127*4882a593Smuzhiyun "ch16", "ch17", "ch18", "ch19", 1128*4882a593Smuzhiyun "ch20", "ch21", "ch22", "ch23", 1129*4882a593Smuzhiyun "ch24"; 1130*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 812>; 1131*4882a593Smuzhiyun power-domains = <&sysc R8A774A1_PD_ALWAYS_ON>; 1132*4882a593Smuzhiyun resets = <&cpg 812>; 1133*4882a593Smuzhiyun phy-mode = "rgmii"; 1134*4882a593Smuzhiyun rx-internal-delay-ps = <0>; 1135*4882a593Smuzhiyun tx-internal-delay-ps = <0>; 1136*4882a593Smuzhiyun iommus = <&ipmmu_ds0 16>; 1137*4882a593Smuzhiyun #address-cells = <1>; 1138*4882a593Smuzhiyun #size-cells = <0>; 1139*4882a593Smuzhiyun status = "disabled"; 1140*4882a593Smuzhiyun }; 1141*4882a593Smuzhiyun 1142*4882a593Smuzhiyun can0: can@e6c30000 { 1143*4882a593Smuzhiyun compatible = "renesas,can-r8a774a1", 1144*4882a593Smuzhiyun "renesas,rcar-gen3-can"; 1145*4882a593Smuzhiyun reg = <0 0xe6c30000 0 0x1000>; 1146*4882a593Smuzhiyun interrupts = <GIC_SPI 186 IRQ_TYPE_LEVEL_HIGH>; 1147*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 916>, 1148*4882a593Smuzhiyun <&cpg CPG_CORE R8A774A1_CLK_CANFD>, 1149*4882a593Smuzhiyun <&can_clk>; 1150*4882a593Smuzhiyun clock-names = "clkp1", "clkp2", "can_clk"; 1151*4882a593Smuzhiyun assigned-clocks = <&cpg CPG_CORE R8A774A1_CLK_CANFD>; 1152*4882a593Smuzhiyun assigned-clock-rates = <40000000>; 1153*4882a593Smuzhiyun power-domains = <&sysc R8A774A1_PD_ALWAYS_ON>; 1154*4882a593Smuzhiyun resets = <&cpg 916>; 1155*4882a593Smuzhiyun status = "disabled"; 1156*4882a593Smuzhiyun }; 1157*4882a593Smuzhiyun 1158*4882a593Smuzhiyun can1: can@e6c38000 { 1159*4882a593Smuzhiyun compatible = "renesas,can-r8a774a1", 1160*4882a593Smuzhiyun "renesas,rcar-gen3-can"; 1161*4882a593Smuzhiyun reg = <0 0xe6c38000 0 0x1000>; 1162*4882a593Smuzhiyun interrupts = <GIC_SPI 187 IRQ_TYPE_LEVEL_HIGH>; 1163*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 915>, 1164*4882a593Smuzhiyun <&cpg CPG_CORE R8A774A1_CLK_CANFD>, 1165*4882a593Smuzhiyun <&can_clk>; 1166*4882a593Smuzhiyun clock-names = "clkp1", "clkp2", "can_clk"; 1167*4882a593Smuzhiyun assigned-clocks = <&cpg CPG_CORE R8A774A1_CLK_CANFD>; 1168*4882a593Smuzhiyun assigned-clock-rates = <40000000>; 1169*4882a593Smuzhiyun power-domains = <&sysc R8A774A1_PD_ALWAYS_ON>; 1170*4882a593Smuzhiyun resets = <&cpg 915>; 1171*4882a593Smuzhiyun status = "disabled"; 1172*4882a593Smuzhiyun }; 1173*4882a593Smuzhiyun 1174*4882a593Smuzhiyun canfd: can@e66c0000 { 1175*4882a593Smuzhiyun compatible = "renesas,r8a774a1-canfd", 1176*4882a593Smuzhiyun "renesas,rcar-gen3-canfd"; 1177*4882a593Smuzhiyun reg = <0 0xe66c0000 0 0x8000>; 1178*4882a593Smuzhiyun interrupts = <GIC_SPI 29 IRQ_TYPE_LEVEL_HIGH>, 1179*4882a593Smuzhiyun <GIC_SPI 30 IRQ_TYPE_LEVEL_HIGH>; 1180*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 914>, 1181*4882a593Smuzhiyun <&cpg CPG_CORE R8A774A1_CLK_CANFD>, 1182*4882a593Smuzhiyun <&can_clk>; 1183*4882a593Smuzhiyun clock-names = "fck", "canfd", "can_clk"; 1184*4882a593Smuzhiyun assigned-clocks = <&cpg CPG_CORE R8A774A1_CLK_CANFD>; 1185*4882a593Smuzhiyun assigned-clock-rates = <40000000>; 1186*4882a593Smuzhiyun power-domains = <&sysc R8A774A1_PD_ALWAYS_ON>; 1187*4882a593Smuzhiyun resets = <&cpg 914>; 1188*4882a593Smuzhiyun status = "disabled"; 1189*4882a593Smuzhiyun 1190*4882a593Smuzhiyun channel0 { 1191*4882a593Smuzhiyun status = "disabled"; 1192*4882a593Smuzhiyun }; 1193*4882a593Smuzhiyun 1194*4882a593Smuzhiyun channel1 { 1195*4882a593Smuzhiyun status = "disabled"; 1196*4882a593Smuzhiyun }; 1197*4882a593Smuzhiyun }; 1198*4882a593Smuzhiyun 1199*4882a593Smuzhiyun pwm0: pwm@e6e30000 { 1200*4882a593Smuzhiyun compatible = "renesas,pwm-r8a774a1", "renesas,pwm-rcar"; 1201*4882a593Smuzhiyun reg = <0 0xe6e30000 0 0x8>; 1202*4882a593Smuzhiyun #pwm-cells = <2>; 1203*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 523>; 1204*4882a593Smuzhiyun resets = <&cpg 523>; 1205*4882a593Smuzhiyun power-domains = <&sysc R8A774A1_PD_ALWAYS_ON>; 1206*4882a593Smuzhiyun status = "disabled"; 1207*4882a593Smuzhiyun }; 1208*4882a593Smuzhiyun 1209*4882a593Smuzhiyun pwm1: pwm@e6e31000 { 1210*4882a593Smuzhiyun compatible = "renesas,pwm-r8a774a1", "renesas,pwm-rcar"; 1211*4882a593Smuzhiyun reg = <0 0xe6e31000 0 0x8>; 1212*4882a593Smuzhiyun #pwm-cells = <2>; 1213*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 523>; 1214*4882a593Smuzhiyun resets = <&cpg 523>; 1215*4882a593Smuzhiyun power-domains = <&sysc R8A774A1_PD_ALWAYS_ON>; 1216*4882a593Smuzhiyun status = "disabled"; 1217*4882a593Smuzhiyun }; 1218*4882a593Smuzhiyun 1219*4882a593Smuzhiyun pwm2: pwm@e6e32000 { 1220*4882a593Smuzhiyun compatible = "renesas,pwm-r8a774a1", "renesas,pwm-rcar"; 1221*4882a593Smuzhiyun reg = <0 0xe6e32000 0 0x8>; 1222*4882a593Smuzhiyun #pwm-cells = <2>; 1223*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 523>; 1224*4882a593Smuzhiyun resets = <&cpg 523>; 1225*4882a593Smuzhiyun power-domains = <&sysc R8A774A1_PD_ALWAYS_ON>; 1226*4882a593Smuzhiyun status = "disabled"; 1227*4882a593Smuzhiyun }; 1228*4882a593Smuzhiyun 1229*4882a593Smuzhiyun pwm3: pwm@e6e33000 { 1230*4882a593Smuzhiyun compatible = "renesas,pwm-r8a774a1", "renesas,pwm-rcar"; 1231*4882a593Smuzhiyun reg = <0 0xe6e33000 0 0x8>; 1232*4882a593Smuzhiyun #pwm-cells = <2>; 1233*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 523>; 1234*4882a593Smuzhiyun resets = <&cpg 523>; 1235*4882a593Smuzhiyun power-domains = <&sysc R8A774A1_PD_ALWAYS_ON>; 1236*4882a593Smuzhiyun status = "disabled"; 1237*4882a593Smuzhiyun }; 1238*4882a593Smuzhiyun 1239*4882a593Smuzhiyun pwm4: pwm@e6e34000 { 1240*4882a593Smuzhiyun compatible = "renesas,pwm-r8a774a1", "renesas,pwm-rcar"; 1241*4882a593Smuzhiyun reg = <0 0xe6e34000 0 0x8>; 1242*4882a593Smuzhiyun #pwm-cells = <2>; 1243*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 523>; 1244*4882a593Smuzhiyun resets = <&cpg 523>; 1245*4882a593Smuzhiyun power-domains = <&sysc R8A774A1_PD_ALWAYS_ON>; 1246*4882a593Smuzhiyun status = "disabled"; 1247*4882a593Smuzhiyun }; 1248*4882a593Smuzhiyun 1249*4882a593Smuzhiyun pwm5: pwm@e6e35000 { 1250*4882a593Smuzhiyun compatible = "renesas,pwm-r8a774a1", "renesas,pwm-rcar"; 1251*4882a593Smuzhiyun reg = <0 0xe6e35000 0 0x8>; 1252*4882a593Smuzhiyun #pwm-cells = <2>; 1253*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 523>; 1254*4882a593Smuzhiyun resets = <&cpg 523>; 1255*4882a593Smuzhiyun power-domains = <&sysc R8A774A1_PD_ALWAYS_ON>; 1256*4882a593Smuzhiyun status = "disabled"; 1257*4882a593Smuzhiyun }; 1258*4882a593Smuzhiyun 1259*4882a593Smuzhiyun pwm6: pwm@e6e36000 { 1260*4882a593Smuzhiyun compatible = "renesas,pwm-r8a774a1", "renesas,pwm-rcar"; 1261*4882a593Smuzhiyun reg = <0 0xe6e36000 0 0x8>; 1262*4882a593Smuzhiyun #pwm-cells = <2>; 1263*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 523>; 1264*4882a593Smuzhiyun resets = <&cpg 523>; 1265*4882a593Smuzhiyun power-domains = <&sysc R8A774A1_PD_ALWAYS_ON>; 1266*4882a593Smuzhiyun status = "disabled"; 1267*4882a593Smuzhiyun }; 1268*4882a593Smuzhiyun 1269*4882a593Smuzhiyun scif0: serial@e6e60000 { 1270*4882a593Smuzhiyun compatible = "renesas,scif-r8a774a1", 1271*4882a593Smuzhiyun "renesas,rcar-gen3-scif", "renesas,scif"; 1272*4882a593Smuzhiyun reg = <0 0xe6e60000 0 0x40>; 1273*4882a593Smuzhiyun interrupts = <GIC_SPI 152 IRQ_TYPE_LEVEL_HIGH>; 1274*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 207>, 1275*4882a593Smuzhiyun <&cpg CPG_CORE R8A774A1_CLK_S3D1>, 1276*4882a593Smuzhiyun <&scif_clk>; 1277*4882a593Smuzhiyun clock-names = "fck", "brg_int", "scif_clk"; 1278*4882a593Smuzhiyun dmas = <&dmac1 0x51>, <&dmac1 0x50>, 1279*4882a593Smuzhiyun <&dmac2 0x51>, <&dmac2 0x50>; 1280*4882a593Smuzhiyun dma-names = "tx", "rx", "tx", "rx"; 1281*4882a593Smuzhiyun power-domains = <&sysc R8A774A1_PD_ALWAYS_ON>; 1282*4882a593Smuzhiyun resets = <&cpg 207>; 1283*4882a593Smuzhiyun status = "disabled"; 1284*4882a593Smuzhiyun }; 1285*4882a593Smuzhiyun 1286*4882a593Smuzhiyun scif1: serial@e6e68000 { 1287*4882a593Smuzhiyun compatible = "renesas,scif-r8a774a1", 1288*4882a593Smuzhiyun "renesas,rcar-gen3-scif", "renesas,scif"; 1289*4882a593Smuzhiyun reg = <0 0xe6e68000 0 0x40>; 1290*4882a593Smuzhiyun interrupts = <GIC_SPI 153 IRQ_TYPE_LEVEL_HIGH>; 1291*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 206>, 1292*4882a593Smuzhiyun <&cpg CPG_CORE R8A774A1_CLK_S3D1>, 1293*4882a593Smuzhiyun <&scif_clk>; 1294*4882a593Smuzhiyun clock-names = "fck", "brg_int", "scif_clk"; 1295*4882a593Smuzhiyun dmas = <&dmac1 0x53>, <&dmac1 0x52>, 1296*4882a593Smuzhiyun <&dmac2 0x53>, <&dmac2 0x52>; 1297*4882a593Smuzhiyun dma-names = "tx", "rx", "tx", "rx"; 1298*4882a593Smuzhiyun power-domains = <&sysc R8A774A1_PD_ALWAYS_ON>; 1299*4882a593Smuzhiyun resets = <&cpg 206>; 1300*4882a593Smuzhiyun status = "disabled"; 1301*4882a593Smuzhiyun }; 1302*4882a593Smuzhiyun 1303*4882a593Smuzhiyun scif2: serial@e6e88000 { 1304*4882a593Smuzhiyun compatible = "renesas,scif-r8a774a1", 1305*4882a593Smuzhiyun "renesas,rcar-gen3-scif", "renesas,scif"; 1306*4882a593Smuzhiyun reg = <0 0xe6e88000 0 0x40>; 1307*4882a593Smuzhiyun interrupts = <GIC_SPI 164 IRQ_TYPE_LEVEL_HIGH>; 1308*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 310>, 1309*4882a593Smuzhiyun <&cpg CPG_CORE R8A774A1_CLK_S3D1>, 1310*4882a593Smuzhiyun <&scif_clk>; 1311*4882a593Smuzhiyun clock-names = "fck", "brg_int", "scif_clk"; 1312*4882a593Smuzhiyun dmas = <&dmac1 0x13>, <&dmac1 0x12>, 1313*4882a593Smuzhiyun <&dmac2 0x13>, <&dmac2 0x12>; 1314*4882a593Smuzhiyun dma-names = "tx", "rx", "tx", "rx"; 1315*4882a593Smuzhiyun power-domains = <&sysc R8A774A1_PD_ALWAYS_ON>; 1316*4882a593Smuzhiyun resets = <&cpg 310>; 1317*4882a593Smuzhiyun status = "disabled"; 1318*4882a593Smuzhiyun }; 1319*4882a593Smuzhiyun 1320*4882a593Smuzhiyun scif3: serial@e6c50000 { 1321*4882a593Smuzhiyun compatible = "renesas,scif-r8a774a1", 1322*4882a593Smuzhiyun "renesas,rcar-gen3-scif", "renesas,scif"; 1323*4882a593Smuzhiyun reg = <0 0xe6c50000 0 0x40>; 1324*4882a593Smuzhiyun interrupts = <GIC_SPI 23 IRQ_TYPE_LEVEL_HIGH>; 1325*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 204>, 1326*4882a593Smuzhiyun <&cpg CPG_CORE R8A774A1_CLK_S3D1>, 1327*4882a593Smuzhiyun <&scif_clk>; 1328*4882a593Smuzhiyun clock-names = "fck", "brg_int", "scif_clk"; 1329*4882a593Smuzhiyun dmas = <&dmac0 0x57>, <&dmac0 0x56>; 1330*4882a593Smuzhiyun dma-names = "tx", "rx"; 1331*4882a593Smuzhiyun power-domains = <&sysc R8A774A1_PD_ALWAYS_ON>; 1332*4882a593Smuzhiyun resets = <&cpg 204>; 1333*4882a593Smuzhiyun status = "disabled"; 1334*4882a593Smuzhiyun }; 1335*4882a593Smuzhiyun 1336*4882a593Smuzhiyun scif4: serial@e6c40000 { 1337*4882a593Smuzhiyun compatible = "renesas,scif-r8a774a1", 1338*4882a593Smuzhiyun "renesas,rcar-gen3-scif", "renesas,scif"; 1339*4882a593Smuzhiyun reg = <0 0xe6c40000 0 0x40>; 1340*4882a593Smuzhiyun interrupts = <GIC_SPI 16 IRQ_TYPE_LEVEL_HIGH>; 1341*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 203>, 1342*4882a593Smuzhiyun <&cpg CPG_CORE R8A774A1_CLK_S3D1>, 1343*4882a593Smuzhiyun <&scif_clk>; 1344*4882a593Smuzhiyun clock-names = "fck", "brg_int", "scif_clk"; 1345*4882a593Smuzhiyun dmas = <&dmac0 0x59>, <&dmac0 0x58>; 1346*4882a593Smuzhiyun dma-names = "tx", "rx"; 1347*4882a593Smuzhiyun power-domains = <&sysc R8A774A1_PD_ALWAYS_ON>; 1348*4882a593Smuzhiyun resets = <&cpg 203>; 1349*4882a593Smuzhiyun status = "disabled"; 1350*4882a593Smuzhiyun }; 1351*4882a593Smuzhiyun 1352*4882a593Smuzhiyun scif5: serial@e6f30000 { 1353*4882a593Smuzhiyun compatible = "renesas,scif-r8a774a1", 1354*4882a593Smuzhiyun "renesas,rcar-gen3-scif", "renesas,scif"; 1355*4882a593Smuzhiyun reg = <0 0xe6f30000 0 0x40>; 1356*4882a593Smuzhiyun interrupts = <GIC_SPI 17 IRQ_TYPE_LEVEL_HIGH>; 1357*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 202>, 1358*4882a593Smuzhiyun <&cpg CPG_CORE R8A774A1_CLK_S3D1>, 1359*4882a593Smuzhiyun <&scif_clk>; 1360*4882a593Smuzhiyun clock-names = "fck", "brg_int", "scif_clk"; 1361*4882a593Smuzhiyun dmas = <&dmac1 0x5b>, <&dmac1 0x5a>, 1362*4882a593Smuzhiyun <&dmac2 0x5b>, <&dmac2 0x5a>; 1363*4882a593Smuzhiyun dma-names = "tx", "rx", "tx", "rx"; 1364*4882a593Smuzhiyun power-domains = <&sysc R8A774A1_PD_ALWAYS_ON>; 1365*4882a593Smuzhiyun resets = <&cpg 202>; 1366*4882a593Smuzhiyun status = "disabled"; 1367*4882a593Smuzhiyun }; 1368*4882a593Smuzhiyun 1369*4882a593Smuzhiyun msiof0: spi@e6e90000 { 1370*4882a593Smuzhiyun compatible = "renesas,msiof-r8a774a1", 1371*4882a593Smuzhiyun "renesas,rcar-gen3-msiof"; 1372*4882a593Smuzhiyun reg = <0 0xe6e90000 0 0x0064>; 1373*4882a593Smuzhiyun interrupts = <GIC_SPI 156 IRQ_TYPE_LEVEL_HIGH>; 1374*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 211>; 1375*4882a593Smuzhiyun dmas = <&dmac1 0x41>, <&dmac1 0x40>, 1376*4882a593Smuzhiyun <&dmac2 0x41>, <&dmac2 0x40>; 1377*4882a593Smuzhiyun dma-names = "tx", "rx", "tx", "rx"; 1378*4882a593Smuzhiyun power-domains = <&sysc R8A774A1_PD_ALWAYS_ON>; 1379*4882a593Smuzhiyun resets = <&cpg 211>; 1380*4882a593Smuzhiyun #address-cells = <1>; 1381*4882a593Smuzhiyun #size-cells = <0>; 1382*4882a593Smuzhiyun status = "disabled"; 1383*4882a593Smuzhiyun }; 1384*4882a593Smuzhiyun 1385*4882a593Smuzhiyun msiof1: spi@e6ea0000 { 1386*4882a593Smuzhiyun compatible = "renesas,msiof-r8a774a1", 1387*4882a593Smuzhiyun "renesas,rcar-gen3-msiof"; 1388*4882a593Smuzhiyun reg = <0 0xe6ea0000 0 0x0064>; 1389*4882a593Smuzhiyun interrupts = <GIC_SPI 157 IRQ_TYPE_LEVEL_HIGH>; 1390*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 210>; 1391*4882a593Smuzhiyun dmas = <&dmac1 0x43>, <&dmac1 0x42>, 1392*4882a593Smuzhiyun <&dmac2 0x43>, <&dmac2 0x42>; 1393*4882a593Smuzhiyun dma-names = "tx", "rx", "tx", "rx"; 1394*4882a593Smuzhiyun power-domains = <&sysc R8A774A1_PD_ALWAYS_ON>; 1395*4882a593Smuzhiyun resets = <&cpg 210>; 1396*4882a593Smuzhiyun #address-cells = <1>; 1397*4882a593Smuzhiyun #size-cells = <0>; 1398*4882a593Smuzhiyun status = "disabled"; 1399*4882a593Smuzhiyun }; 1400*4882a593Smuzhiyun 1401*4882a593Smuzhiyun msiof2: spi@e6c00000 { 1402*4882a593Smuzhiyun compatible = "renesas,msiof-r8a774a1", 1403*4882a593Smuzhiyun "renesas,rcar-gen3-msiof"; 1404*4882a593Smuzhiyun reg = <0 0xe6c00000 0 0x0064>; 1405*4882a593Smuzhiyun interrupts = <GIC_SPI 158 IRQ_TYPE_LEVEL_HIGH>; 1406*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 209>; 1407*4882a593Smuzhiyun dmas = <&dmac0 0x45>, <&dmac0 0x44>; 1408*4882a593Smuzhiyun dma-names = "tx", "rx"; 1409*4882a593Smuzhiyun power-domains = <&sysc R8A774A1_PD_ALWAYS_ON>; 1410*4882a593Smuzhiyun resets = <&cpg 209>; 1411*4882a593Smuzhiyun #address-cells = <1>; 1412*4882a593Smuzhiyun #size-cells = <0>; 1413*4882a593Smuzhiyun status = "disabled"; 1414*4882a593Smuzhiyun }; 1415*4882a593Smuzhiyun 1416*4882a593Smuzhiyun msiof3: spi@e6c10000 { 1417*4882a593Smuzhiyun compatible = "renesas,msiof-r8a774a1", 1418*4882a593Smuzhiyun "renesas,rcar-gen3-msiof"; 1419*4882a593Smuzhiyun reg = <0 0xe6c10000 0 0x0064>; 1420*4882a593Smuzhiyun interrupts = <GIC_SPI 159 IRQ_TYPE_LEVEL_HIGH>; 1421*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 208>; 1422*4882a593Smuzhiyun dmas = <&dmac0 0x47>, <&dmac0 0x46>; 1423*4882a593Smuzhiyun dma-names = "tx", "rx"; 1424*4882a593Smuzhiyun power-domains = <&sysc R8A774A1_PD_ALWAYS_ON>; 1425*4882a593Smuzhiyun resets = <&cpg 208>; 1426*4882a593Smuzhiyun #address-cells = <1>; 1427*4882a593Smuzhiyun #size-cells = <0>; 1428*4882a593Smuzhiyun status = "disabled"; 1429*4882a593Smuzhiyun }; 1430*4882a593Smuzhiyun 1431*4882a593Smuzhiyun vin0: video@e6ef0000 { 1432*4882a593Smuzhiyun compatible = "renesas,vin-r8a774a1"; 1433*4882a593Smuzhiyun reg = <0 0xe6ef0000 0 0x1000>; 1434*4882a593Smuzhiyun interrupts = <GIC_SPI 188 IRQ_TYPE_LEVEL_HIGH>; 1435*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 811>; 1436*4882a593Smuzhiyun power-domains = <&sysc R8A774A1_PD_ALWAYS_ON>; 1437*4882a593Smuzhiyun resets = <&cpg 811>; 1438*4882a593Smuzhiyun renesas,id = <0>; 1439*4882a593Smuzhiyun status = "disabled"; 1440*4882a593Smuzhiyun 1441*4882a593Smuzhiyun ports { 1442*4882a593Smuzhiyun #address-cells = <1>; 1443*4882a593Smuzhiyun #size-cells = <0>; 1444*4882a593Smuzhiyun 1445*4882a593Smuzhiyun port@1 { 1446*4882a593Smuzhiyun #address-cells = <1>; 1447*4882a593Smuzhiyun #size-cells = <0>; 1448*4882a593Smuzhiyun 1449*4882a593Smuzhiyun reg = <1>; 1450*4882a593Smuzhiyun 1451*4882a593Smuzhiyun vin0csi20: endpoint@0 { 1452*4882a593Smuzhiyun reg = <0>; 1453*4882a593Smuzhiyun remote-endpoint = <&csi20vin0>; 1454*4882a593Smuzhiyun }; 1455*4882a593Smuzhiyun vin0csi40: endpoint@2 { 1456*4882a593Smuzhiyun reg = <2>; 1457*4882a593Smuzhiyun remote-endpoint = <&csi40vin0>; 1458*4882a593Smuzhiyun }; 1459*4882a593Smuzhiyun }; 1460*4882a593Smuzhiyun }; 1461*4882a593Smuzhiyun }; 1462*4882a593Smuzhiyun 1463*4882a593Smuzhiyun vin1: video@e6ef1000 { 1464*4882a593Smuzhiyun compatible = "renesas,vin-r8a774a1"; 1465*4882a593Smuzhiyun reg = <0 0xe6ef1000 0 0x1000>; 1466*4882a593Smuzhiyun interrupts = <GIC_SPI 189 IRQ_TYPE_LEVEL_HIGH>; 1467*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 810>; 1468*4882a593Smuzhiyun power-domains = <&sysc R8A774A1_PD_ALWAYS_ON>; 1469*4882a593Smuzhiyun resets = <&cpg 810>; 1470*4882a593Smuzhiyun renesas,id = <1>; 1471*4882a593Smuzhiyun status = "disabled"; 1472*4882a593Smuzhiyun 1473*4882a593Smuzhiyun ports { 1474*4882a593Smuzhiyun #address-cells = <1>; 1475*4882a593Smuzhiyun #size-cells = <0>; 1476*4882a593Smuzhiyun 1477*4882a593Smuzhiyun port@1 { 1478*4882a593Smuzhiyun #address-cells = <1>; 1479*4882a593Smuzhiyun #size-cells = <0>; 1480*4882a593Smuzhiyun 1481*4882a593Smuzhiyun reg = <1>; 1482*4882a593Smuzhiyun 1483*4882a593Smuzhiyun vin1csi20: endpoint@0 { 1484*4882a593Smuzhiyun reg = <0>; 1485*4882a593Smuzhiyun remote-endpoint = <&csi20vin1>; 1486*4882a593Smuzhiyun }; 1487*4882a593Smuzhiyun vin1csi40: endpoint@2 { 1488*4882a593Smuzhiyun reg = <2>; 1489*4882a593Smuzhiyun remote-endpoint = <&csi40vin1>; 1490*4882a593Smuzhiyun }; 1491*4882a593Smuzhiyun }; 1492*4882a593Smuzhiyun }; 1493*4882a593Smuzhiyun }; 1494*4882a593Smuzhiyun 1495*4882a593Smuzhiyun vin2: video@e6ef2000 { 1496*4882a593Smuzhiyun compatible = "renesas,vin-r8a774a1"; 1497*4882a593Smuzhiyun reg = <0 0xe6ef2000 0 0x1000>; 1498*4882a593Smuzhiyun interrupts = <GIC_SPI 190 IRQ_TYPE_LEVEL_HIGH>; 1499*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 809>; 1500*4882a593Smuzhiyun power-domains = <&sysc R8A774A1_PD_ALWAYS_ON>; 1501*4882a593Smuzhiyun resets = <&cpg 809>; 1502*4882a593Smuzhiyun renesas,id = <2>; 1503*4882a593Smuzhiyun status = "disabled"; 1504*4882a593Smuzhiyun 1505*4882a593Smuzhiyun ports { 1506*4882a593Smuzhiyun #address-cells = <1>; 1507*4882a593Smuzhiyun #size-cells = <0>; 1508*4882a593Smuzhiyun 1509*4882a593Smuzhiyun port@1 { 1510*4882a593Smuzhiyun #address-cells = <1>; 1511*4882a593Smuzhiyun #size-cells = <0>; 1512*4882a593Smuzhiyun 1513*4882a593Smuzhiyun reg = <1>; 1514*4882a593Smuzhiyun 1515*4882a593Smuzhiyun vin2csi20: endpoint@0 { 1516*4882a593Smuzhiyun reg = <0>; 1517*4882a593Smuzhiyun remote-endpoint = <&csi20vin2>; 1518*4882a593Smuzhiyun }; 1519*4882a593Smuzhiyun vin2csi40: endpoint@2 { 1520*4882a593Smuzhiyun reg = <2>; 1521*4882a593Smuzhiyun remote-endpoint = <&csi40vin2>; 1522*4882a593Smuzhiyun }; 1523*4882a593Smuzhiyun }; 1524*4882a593Smuzhiyun }; 1525*4882a593Smuzhiyun }; 1526*4882a593Smuzhiyun 1527*4882a593Smuzhiyun vin3: video@e6ef3000 { 1528*4882a593Smuzhiyun compatible = "renesas,vin-r8a774a1"; 1529*4882a593Smuzhiyun reg = <0 0xe6ef3000 0 0x1000>; 1530*4882a593Smuzhiyun interrupts = <GIC_SPI 191 IRQ_TYPE_LEVEL_HIGH>; 1531*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 808>; 1532*4882a593Smuzhiyun power-domains = <&sysc R8A774A1_PD_ALWAYS_ON>; 1533*4882a593Smuzhiyun resets = <&cpg 808>; 1534*4882a593Smuzhiyun renesas,id = <3>; 1535*4882a593Smuzhiyun status = "disabled"; 1536*4882a593Smuzhiyun 1537*4882a593Smuzhiyun ports { 1538*4882a593Smuzhiyun #address-cells = <1>; 1539*4882a593Smuzhiyun #size-cells = <0>; 1540*4882a593Smuzhiyun 1541*4882a593Smuzhiyun port@1 { 1542*4882a593Smuzhiyun #address-cells = <1>; 1543*4882a593Smuzhiyun #size-cells = <0>; 1544*4882a593Smuzhiyun 1545*4882a593Smuzhiyun reg = <1>; 1546*4882a593Smuzhiyun 1547*4882a593Smuzhiyun vin3csi20: endpoint@0 { 1548*4882a593Smuzhiyun reg = <0>; 1549*4882a593Smuzhiyun remote-endpoint = <&csi20vin3>; 1550*4882a593Smuzhiyun }; 1551*4882a593Smuzhiyun vin3csi40: endpoint@2 { 1552*4882a593Smuzhiyun reg = <2>; 1553*4882a593Smuzhiyun remote-endpoint = <&csi40vin3>; 1554*4882a593Smuzhiyun }; 1555*4882a593Smuzhiyun }; 1556*4882a593Smuzhiyun }; 1557*4882a593Smuzhiyun }; 1558*4882a593Smuzhiyun 1559*4882a593Smuzhiyun vin4: video@e6ef4000 { 1560*4882a593Smuzhiyun compatible = "renesas,vin-r8a774a1"; 1561*4882a593Smuzhiyun reg = <0 0xe6ef4000 0 0x1000>; 1562*4882a593Smuzhiyun interrupts = <GIC_SPI 174 IRQ_TYPE_LEVEL_HIGH>; 1563*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 807>; 1564*4882a593Smuzhiyun power-domains = <&sysc R8A774A1_PD_ALWAYS_ON>; 1565*4882a593Smuzhiyun resets = <&cpg 807>; 1566*4882a593Smuzhiyun renesas,id = <4>; 1567*4882a593Smuzhiyun status = "disabled"; 1568*4882a593Smuzhiyun 1569*4882a593Smuzhiyun ports { 1570*4882a593Smuzhiyun #address-cells = <1>; 1571*4882a593Smuzhiyun #size-cells = <0>; 1572*4882a593Smuzhiyun 1573*4882a593Smuzhiyun port@1 { 1574*4882a593Smuzhiyun #address-cells = <1>; 1575*4882a593Smuzhiyun #size-cells = <0>; 1576*4882a593Smuzhiyun 1577*4882a593Smuzhiyun reg = <1>; 1578*4882a593Smuzhiyun 1579*4882a593Smuzhiyun vin4csi20: endpoint@0 { 1580*4882a593Smuzhiyun reg = <0>; 1581*4882a593Smuzhiyun remote-endpoint = <&csi20vin4>; 1582*4882a593Smuzhiyun }; 1583*4882a593Smuzhiyun vin4csi40: endpoint@2 { 1584*4882a593Smuzhiyun reg = <2>; 1585*4882a593Smuzhiyun remote-endpoint = <&csi40vin4>; 1586*4882a593Smuzhiyun }; 1587*4882a593Smuzhiyun }; 1588*4882a593Smuzhiyun }; 1589*4882a593Smuzhiyun }; 1590*4882a593Smuzhiyun 1591*4882a593Smuzhiyun vin5: video@e6ef5000 { 1592*4882a593Smuzhiyun compatible = "renesas,vin-r8a774a1"; 1593*4882a593Smuzhiyun reg = <0 0xe6ef5000 0 0x1000>; 1594*4882a593Smuzhiyun interrupts = <GIC_SPI 175 IRQ_TYPE_LEVEL_HIGH>; 1595*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 806>; 1596*4882a593Smuzhiyun power-domains = <&sysc R8A774A1_PD_ALWAYS_ON>; 1597*4882a593Smuzhiyun resets = <&cpg 806>; 1598*4882a593Smuzhiyun renesas,id = <5>; 1599*4882a593Smuzhiyun status = "disabled"; 1600*4882a593Smuzhiyun 1601*4882a593Smuzhiyun ports { 1602*4882a593Smuzhiyun #address-cells = <1>; 1603*4882a593Smuzhiyun #size-cells = <0>; 1604*4882a593Smuzhiyun 1605*4882a593Smuzhiyun port@1 { 1606*4882a593Smuzhiyun #address-cells = <1>; 1607*4882a593Smuzhiyun #size-cells = <0>; 1608*4882a593Smuzhiyun 1609*4882a593Smuzhiyun reg = <1>; 1610*4882a593Smuzhiyun 1611*4882a593Smuzhiyun vin5csi20: endpoint@0 { 1612*4882a593Smuzhiyun reg = <0>; 1613*4882a593Smuzhiyun remote-endpoint = <&csi20vin5>; 1614*4882a593Smuzhiyun }; 1615*4882a593Smuzhiyun vin5csi40: endpoint@2 { 1616*4882a593Smuzhiyun reg = <2>; 1617*4882a593Smuzhiyun remote-endpoint = <&csi40vin5>; 1618*4882a593Smuzhiyun }; 1619*4882a593Smuzhiyun }; 1620*4882a593Smuzhiyun }; 1621*4882a593Smuzhiyun }; 1622*4882a593Smuzhiyun 1623*4882a593Smuzhiyun vin6: video@e6ef6000 { 1624*4882a593Smuzhiyun compatible = "renesas,vin-r8a774a1"; 1625*4882a593Smuzhiyun reg = <0 0xe6ef6000 0 0x1000>; 1626*4882a593Smuzhiyun interrupts = <GIC_SPI 176 IRQ_TYPE_LEVEL_HIGH>; 1627*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 805>; 1628*4882a593Smuzhiyun power-domains = <&sysc R8A774A1_PD_ALWAYS_ON>; 1629*4882a593Smuzhiyun resets = <&cpg 805>; 1630*4882a593Smuzhiyun renesas,id = <6>; 1631*4882a593Smuzhiyun status = "disabled"; 1632*4882a593Smuzhiyun 1633*4882a593Smuzhiyun ports { 1634*4882a593Smuzhiyun #address-cells = <1>; 1635*4882a593Smuzhiyun #size-cells = <0>; 1636*4882a593Smuzhiyun 1637*4882a593Smuzhiyun port@1 { 1638*4882a593Smuzhiyun #address-cells = <1>; 1639*4882a593Smuzhiyun #size-cells = <0>; 1640*4882a593Smuzhiyun 1641*4882a593Smuzhiyun reg = <1>; 1642*4882a593Smuzhiyun 1643*4882a593Smuzhiyun vin6csi20: endpoint@0 { 1644*4882a593Smuzhiyun reg = <0>; 1645*4882a593Smuzhiyun remote-endpoint = <&csi20vin6>; 1646*4882a593Smuzhiyun }; 1647*4882a593Smuzhiyun vin6csi40: endpoint@2 { 1648*4882a593Smuzhiyun reg = <2>; 1649*4882a593Smuzhiyun remote-endpoint = <&csi40vin6>; 1650*4882a593Smuzhiyun }; 1651*4882a593Smuzhiyun }; 1652*4882a593Smuzhiyun }; 1653*4882a593Smuzhiyun }; 1654*4882a593Smuzhiyun 1655*4882a593Smuzhiyun vin7: video@e6ef7000 { 1656*4882a593Smuzhiyun compatible = "renesas,vin-r8a774a1"; 1657*4882a593Smuzhiyun reg = <0 0xe6ef7000 0 0x1000>; 1658*4882a593Smuzhiyun interrupts = <GIC_SPI 171 IRQ_TYPE_LEVEL_HIGH>; 1659*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 804>; 1660*4882a593Smuzhiyun power-domains = <&sysc R8A774A1_PD_ALWAYS_ON>; 1661*4882a593Smuzhiyun resets = <&cpg 804>; 1662*4882a593Smuzhiyun renesas,id = <7>; 1663*4882a593Smuzhiyun status = "disabled"; 1664*4882a593Smuzhiyun 1665*4882a593Smuzhiyun ports { 1666*4882a593Smuzhiyun #address-cells = <1>; 1667*4882a593Smuzhiyun #size-cells = <0>; 1668*4882a593Smuzhiyun 1669*4882a593Smuzhiyun port@1 { 1670*4882a593Smuzhiyun #address-cells = <1>; 1671*4882a593Smuzhiyun #size-cells = <0>; 1672*4882a593Smuzhiyun 1673*4882a593Smuzhiyun reg = <1>; 1674*4882a593Smuzhiyun 1675*4882a593Smuzhiyun vin7csi20: endpoint@0 { 1676*4882a593Smuzhiyun reg = <0>; 1677*4882a593Smuzhiyun remote-endpoint = <&csi20vin7>; 1678*4882a593Smuzhiyun }; 1679*4882a593Smuzhiyun vin7csi40: endpoint@2 { 1680*4882a593Smuzhiyun reg = <2>; 1681*4882a593Smuzhiyun remote-endpoint = <&csi40vin7>; 1682*4882a593Smuzhiyun }; 1683*4882a593Smuzhiyun }; 1684*4882a593Smuzhiyun }; 1685*4882a593Smuzhiyun }; 1686*4882a593Smuzhiyun 1687*4882a593Smuzhiyun rcar_sound: sound@ec500000 { 1688*4882a593Smuzhiyun /* 1689*4882a593Smuzhiyun * #sound-dai-cells is required 1690*4882a593Smuzhiyun * 1691*4882a593Smuzhiyun * Single DAI : #sound-dai-cells = <0>; <&rcar_sound>; 1692*4882a593Smuzhiyun * Multi DAI : #sound-dai-cells = <1>; <&rcar_sound N>; 1693*4882a593Smuzhiyun */ 1694*4882a593Smuzhiyun /* 1695*4882a593Smuzhiyun * #clock-cells is required for audio_clkout0/1/2/3 1696*4882a593Smuzhiyun * 1697*4882a593Smuzhiyun * clkout : #clock-cells = <0>; <&rcar_sound>; 1698*4882a593Smuzhiyun * clkout0/1/2/3: #clock-cells = <1>; <&rcar_sound N>; 1699*4882a593Smuzhiyun */ 1700*4882a593Smuzhiyun compatible = "renesas,rcar_sound-r8a774a1", "renesas,rcar_sound-gen3"; 1701*4882a593Smuzhiyun reg = <0 0xec500000 0 0x1000>, /* SCU */ 1702*4882a593Smuzhiyun <0 0xec5a0000 0 0x100>, /* ADG */ 1703*4882a593Smuzhiyun <0 0xec540000 0 0x1000>, /* SSIU */ 1704*4882a593Smuzhiyun <0 0xec541000 0 0x280>, /* SSI */ 1705*4882a593Smuzhiyun <0 0xec760000 0 0x200>; /* Audio DMAC peri peri*/ 1706*4882a593Smuzhiyun reg-names = "scu", "adg", "ssiu", "ssi", "audmapp"; 1707*4882a593Smuzhiyun 1708*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 1005>, 1709*4882a593Smuzhiyun <&cpg CPG_MOD 1006>, <&cpg CPG_MOD 1007>, 1710*4882a593Smuzhiyun <&cpg CPG_MOD 1008>, <&cpg CPG_MOD 1009>, 1711*4882a593Smuzhiyun <&cpg CPG_MOD 1010>, <&cpg CPG_MOD 1011>, 1712*4882a593Smuzhiyun <&cpg CPG_MOD 1012>, <&cpg CPG_MOD 1013>, 1713*4882a593Smuzhiyun <&cpg CPG_MOD 1014>, <&cpg CPG_MOD 1015>, 1714*4882a593Smuzhiyun <&cpg CPG_MOD 1022>, <&cpg CPG_MOD 1023>, 1715*4882a593Smuzhiyun <&cpg CPG_MOD 1024>, <&cpg CPG_MOD 1025>, 1716*4882a593Smuzhiyun <&cpg CPG_MOD 1026>, <&cpg CPG_MOD 1027>, 1717*4882a593Smuzhiyun <&cpg CPG_MOD 1028>, <&cpg CPG_MOD 1029>, 1718*4882a593Smuzhiyun <&cpg CPG_MOD 1030>, <&cpg CPG_MOD 1031>, 1719*4882a593Smuzhiyun <&cpg CPG_MOD 1020>, <&cpg CPG_MOD 1021>, 1720*4882a593Smuzhiyun <&cpg CPG_MOD 1020>, <&cpg CPG_MOD 1021>, 1721*4882a593Smuzhiyun <&cpg CPG_MOD 1019>, <&cpg CPG_MOD 1018>, 1722*4882a593Smuzhiyun <&audio_clk_a>, <&audio_clk_b>, 1723*4882a593Smuzhiyun <&audio_clk_c>, 1724*4882a593Smuzhiyun <&cpg CPG_CORE R8A774A1_CLK_S0D4>; 1725*4882a593Smuzhiyun clock-names = "ssi-all", 1726*4882a593Smuzhiyun "ssi.9", "ssi.8", "ssi.7", "ssi.6", 1727*4882a593Smuzhiyun "ssi.5", "ssi.4", "ssi.3", "ssi.2", 1728*4882a593Smuzhiyun "ssi.1", "ssi.0", 1729*4882a593Smuzhiyun "src.9", "src.8", "src.7", "src.6", 1730*4882a593Smuzhiyun "src.5", "src.4", "src.3", "src.2", 1731*4882a593Smuzhiyun "src.1", "src.0", 1732*4882a593Smuzhiyun "mix.1", "mix.0", 1733*4882a593Smuzhiyun "ctu.1", "ctu.0", 1734*4882a593Smuzhiyun "dvc.0", "dvc.1", 1735*4882a593Smuzhiyun "clk_a", "clk_b", "clk_c", "clk_i"; 1736*4882a593Smuzhiyun power-domains = <&sysc R8A774A1_PD_ALWAYS_ON>; 1737*4882a593Smuzhiyun resets = <&cpg 1005>, 1738*4882a593Smuzhiyun <&cpg 1006>, <&cpg 1007>, 1739*4882a593Smuzhiyun <&cpg 1008>, <&cpg 1009>, 1740*4882a593Smuzhiyun <&cpg 1010>, <&cpg 1011>, 1741*4882a593Smuzhiyun <&cpg 1012>, <&cpg 1013>, 1742*4882a593Smuzhiyun <&cpg 1014>, <&cpg 1015>; 1743*4882a593Smuzhiyun reset-names = "ssi-all", 1744*4882a593Smuzhiyun "ssi.9", "ssi.8", "ssi.7", "ssi.6", 1745*4882a593Smuzhiyun "ssi.5", "ssi.4", "ssi.3", "ssi.2", 1746*4882a593Smuzhiyun "ssi.1", "ssi.0"; 1747*4882a593Smuzhiyun status = "disabled"; 1748*4882a593Smuzhiyun 1749*4882a593Smuzhiyun rcar_sound,ctu { 1750*4882a593Smuzhiyun ctu00: ctu-0 { }; 1751*4882a593Smuzhiyun ctu01: ctu-1 { }; 1752*4882a593Smuzhiyun ctu02: ctu-2 { }; 1753*4882a593Smuzhiyun ctu03: ctu-3 { }; 1754*4882a593Smuzhiyun ctu10: ctu-4 { }; 1755*4882a593Smuzhiyun ctu11: ctu-5 { }; 1756*4882a593Smuzhiyun ctu12: ctu-6 { }; 1757*4882a593Smuzhiyun ctu13: ctu-7 { }; 1758*4882a593Smuzhiyun }; 1759*4882a593Smuzhiyun 1760*4882a593Smuzhiyun rcar_sound,dvc { 1761*4882a593Smuzhiyun dvc0: dvc-0 { 1762*4882a593Smuzhiyun dmas = <&audma1 0xbc>; 1763*4882a593Smuzhiyun dma-names = "tx"; 1764*4882a593Smuzhiyun }; 1765*4882a593Smuzhiyun dvc1: dvc-1 { 1766*4882a593Smuzhiyun dmas = <&audma1 0xbe>; 1767*4882a593Smuzhiyun dma-names = "tx"; 1768*4882a593Smuzhiyun }; 1769*4882a593Smuzhiyun }; 1770*4882a593Smuzhiyun 1771*4882a593Smuzhiyun rcar_sound,mix { 1772*4882a593Smuzhiyun mix0: mix-0 { }; 1773*4882a593Smuzhiyun mix1: mix-1 { }; 1774*4882a593Smuzhiyun }; 1775*4882a593Smuzhiyun 1776*4882a593Smuzhiyun rcar_sound,src { 1777*4882a593Smuzhiyun src0: src-0 { 1778*4882a593Smuzhiyun interrupts = <GIC_SPI 352 IRQ_TYPE_LEVEL_HIGH>; 1779*4882a593Smuzhiyun dmas = <&audma0 0x85>, <&audma1 0x9a>; 1780*4882a593Smuzhiyun dma-names = "rx", "tx"; 1781*4882a593Smuzhiyun }; 1782*4882a593Smuzhiyun src1: src-1 { 1783*4882a593Smuzhiyun interrupts = <GIC_SPI 353 IRQ_TYPE_LEVEL_HIGH>; 1784*4882a593Smuzhiyun dmas = <&audma0 0x87>, <&audma1 0x9c>; 1785*4882a593Smuzhiyun dma-names = "rx", "tx"; 1786*4882a593Smuzhiyun }; 1787*4882a593Smuzhiyun src2: src-2 { 1788*4882a593Smuzhiyun interrupts = <GIC_SPI 354 IRQ_TYPE_LEVEL_HIGH>; 1789*4882a593Smuzhiyun dmas = <&audma0 0x89>, <&audma1 0x9e>; 1790*4882a593Smuzhiyun dma-names = "rx", "tx"; 1791*4882a593Smuzhiyun }; 1792*4882a593Smuzhiyun src3: src-3 { 1793*4882a593Smuzhiyun interrupts = <GIC_SPI 355 IRQ_TYPE_LEVEL_HIGH>; 1794*4882a593Smuzhiyun dmas = <&audma0 0x8b>, <&audma1 0xa0>; 1795*4882a593Smuzhiyun dma-names = "rx", "tx"; 1796*4882a593Smuzhiyun }; 1797*4882a593Smuzhiyun src4: src-4 { 1798*4882a593Smuzhiyun interrupts = <GIC_SPI 356 IRQ_TYPE_LEVEL_HIGH>; 1799*4882a593Smuzhiyun dmas = <&audma0 0x8d>, <&audma1 0xb0>; 1800*4882a593Smuzhiyun dma-names = "rx", "tx"; 1801*4882a593Smuzhiyun }; 1802*4882a593Smuzhiyun src5: src-5 { 1803*4882a593Smuzhiyun interrupts = <GIC_SPI 357 IRQ_TYPE_LEVEL_HIGH>; 1804*4882a593Smuzhiyun dmas = <&audma0 0x8f>, <&audma1 0xb2>; 1805*4882a593Smuzhiyun dma-names = "rx", "tx"; 1806*4882a593Smuzhiyun }; 1807*4882a593Smuzhiyun src6: src-6 { 1808*4882a593Smuzhiyun interrupts = <GIC_SPI 358 IRQ_TYPE_LEVEL_HIGH>; 1809*4882a593Smuzhiyun dmas = <&audma0 0x91>, <&audma1 0xb4>; 1810*4882a593Smuzhiyun dma-names = "rx", "tx"; 1811*4882a593Smuzhiyun }; 1812*4882a593Smuzhiyun src7: src-7 { 1813*4882a593Smuzhiyun interrupts = <GIC_SPI 359 IRQ_TYPE_LEVEL_HIGH>; 1814*4882a593Smuzhiyun dmas = <&audma0 0x93>, <&audma1 0xb6>; 1815*4882a593Smuzhiyun dma-names = "rx", "tx"; 1816*4882a593Smuzhiyun }; 1817*4882a593Smuzhiyun src8: src-8 { 1818*4882a593Smuzhiyun interrupts = <GIC_SPI 360 IRQ_TYPE_LEVEL_HIGH>; 1819*4882a593Smuzhiyun dmas = <&audma0 0x95>, <&audma1 0xb8>; 1820*4882a593Smuzhiyun dma-names = "rx", "tx"; 1821*4882a593Smuzhiyun }; 1822*4882a593Smuzhiyun src9: src-9 { 1823*4882a593Smuzhiyun interrupts = <GIC_SPI 361 IRQ_TYPE_LEVEL_HIGH>; 1824*4882a593Smuzhiyun dmas = <&audma0 0x97>, <&audma1 0xba>; 1825*4882a593Smuzhiyun dma-names = "rx", "tx"; 1826*4882a593Smuzhiyun }; 1827*4882a593Smuzhiyun }; 1828*4882a593Smuzhiyun 1829*4882a593Smuzhiyun rcar_sound,ssi { 1830*4882a593Smuzhiyun ssi0: ssi-0 { 1831*4882a593Smuzhiyun interrupts = <GIC_SPI 370 IRQ_TYPE_LEVEL_HIGH>; 1832*4882a593Smuzhiyun dmas = <&audma0 0x01>, <&audma1 0x02>; 1833*4882a593Smuzhiyun dma-names = "rx", "tx"; 1834*4882a593Smuzhiyun }; 1835*4882a593Smuzhiyun ssi1: ssi-1 { 1836*4882a593Smuzhiyun interrupts = <GIC_SPI 371 IRQ_TYPE_LEVEL_HIGH>; 1837*4882a593Smuzhiyun dmas = <&audma0 0x03>, <&audma1 0x04>; 1838*4882a593Smuzhiyun dma-names = "rx", "tx"; 1839*4882a593Smuzhiyun }; 1840*4882a593Smuzhiyun ssi2: ssi-2 { 1841*4882a593Smuzhiyun interrupts = <GIC_SPI 372 IRQ_TYPE_LEVEL_HIGH>; 1842*4882a593Smuzhiyun dmas = <&audma0 0x05>, <&audma1 0x06>; 1843*4882a593Smuzhiyun dma-names = "rx", "tx"; 1844*4882a593Smuzhiyun }; 1845*4882a593Smuzhiyun ssi3: ssi-3 { 1846*4882a593Smuzhiyun interrupts = <GIC_SPI 373 IRQ_TYPE_LEVEL_HIGH>; 1847*4882a593Smuzhiyun dmas = <&audma0 0x07>, <&audma1 0x08>; 1848*4882a593Smuzhiyun dma-names = "rx", "tx"; 1849*4882a593Smuzhiyun }; 1850*4882a593Smuzhiyun ssi4: ssi-4 { 1851*4882a593Smuzhiyun interrupts = <GIC_SPI 374 IRQ_TYPE_LEVEL_HIGH>; 1852*4882a593Smuzhiyun dmas = <&audma0 0x09>, <&audma1 0x0a>; 1853*4882a593Smuzhiyun dma-names = "rx", "tx"; 1854*4882a593Smuzhiyun }; 1855*4882a593Smuzhiyun ssi5: ssi-5 { 1856*4882a593Smuzhiyun interrupts = <GIC_SPI 375 IRQ_TYPE_LEVEL_HIGH>; 1857*4882a593Smuzhiyun dmas = <&audma0 0x0b>, <&audma1 0x0c>; 1858*4882a593Smuzhiyun dma-names = "rx", "tx"; 1859*4882a593Smuzhiyun }; 1860*4882a593Smuzhiyun ssi6: ssi-6 { 1861*4882a593Smuzhiyun interrupts = <GIC_SPI 376 IRQ_TYPE_LEVEL_HIGH>; 1862*4882a593Smuzhiyun dmas = <&audma0 0x0d>, <&audma1 0x0e>; 1863*4882a593Smuzhiyun dma-names = "rx", "tx"; 1864*4882a593Smuzhiyun }; 1865*4882a593Smuzhiyun ssi7: ssi-7 { 1866*4882a593Smuzhiyun interrupts = <GIC_SPI 377 IRQ_TYPE_LEVEL_HIGH>; 1867*4882a593Smuzhiyun dmas = <&audma0 0x0f>, <&audma1 0x10>; 1868*4882a593Smuzhiyun dma-names = "rx", "tx"; 1869*4882a593Smuzhiyun }; 1870*4882a593Smuzhiyun ssi8: ssi-8 { 1871*4882a593Smuzhiyun interrupts = <GIC_SPI 378 IRQ_TYPE_LEVEL_HIGH>; 1872*4882a593Smuzhiyun dmas = <&audma0 0x11>, <&audma1 0x12>; 1873*4882a593Smuzhiyun dma-names = "rx", "tx"; 1874*4882a593Smuzhiyun }; 1875*4882a593Smuzhiyun ssi9: ssi-9 { 1876*4882a593Smuzhiyun interrupts = <GIC_SPI 379 IRQ_TYPE_LEVEL_HIGH>; 1877*4882a593Smuzhiyun dmas = <&audma0 0x13>, <&audma1 0x14>; 1878*4882a593Smuzhiyun dma-names = "rx", "tx"; 1879*4882a593Smuzhiyun }; 1880*4882a593Smuzhiyun }; 1881*4882a593Smuzhiyun 1882*4882a593Smuzhiyun rcar_sound,ssiu { 1883*4882a593Smuzhiyun ssiu00: ssiu-0 { 1884*4882a593Smuzhiyun dmas = <&audma0 0x15>, <&audma1 0x16>; 1885*4882a593Smuzhiyun dma-names = "rx", "tx"; 1886*4882a593Smuzhiyun }; 1887*4882a593Smuzhiyun ssiu01: ssiu-1 { 1888*4882a593Smuzhiyun dmas = <&audma0 0x35>, <&audma1 0x36>; 1889*4882a593Smuzhiyun dma-names = "rx", "tx"; 1890*4882a593Smuzhiyun }; 1891*4882a593Smuzhiyun ssiu02: ssiu-2 { 1892*4882a593Smuzhiyun dmas = <&audma0 0x37>, <&audma1 0x38>; 1893*4882a593Smuzhiyun dma-names = "rx", "tx"; 1894*4882a593Smuzhiyun }; 1895*4882a593Smuzhiyun ssiu03: ssiu-3 { 1896*4882a593Smuzhiyun dmas = <&audma0 0x47>, <&audma1 0x48>; 1897*4882a593Smuzhiyun dma-names = "rx", "tx"; 1898*4882a593Smuzhiyun }; 1899*4882a593Smuzhiyun ssiu04: ssiu-4 { 1900*4882a593Smuzhiyun dmas = <&audma0 0x3F>, <&audma1 0x40>; 1901*4882a593Smuzhiyun dma-names = "rx", "tx"; 1902*4882a593Smuzhiyun }; 1903*4882a593Smuzhiyun ssiu05: ssiu-5 { 1904*4882a593Smuzhiyun dmas = <&audma0 0x43>, <&audma1 0x44>; 1905*4882a593Smuzhiyun dma-names = "rx", "tx"; 1906*4882a593Smuzhiyun }; 1907*4882a593Smuzhiyun ssiu06: ssiu-6 { 1908*4882a593Smuzhiyun dmas = <&audma0 0x4F>, <&audma1 0x50>; 1909*4882a593Smuzhiyun dma-names = "rx", "tx"; 1910*4882a593Smuzhiyun }; 1911*4882a593Smuzhiyun ssiu07: ssiu-7 { 1912*4882a593Smuzhiyun dmas = <&audma0 0x53>, <&audma1 0x54>; 1913*4882a593Smuzhiyun dma-names = "rx", "tx"; 1914*4882a593Smuzhiyun }; 1915*4882a593Smuzhiyun ssiu10: ssiu-8 { 1916*4882a593Smuzhiyun dmas = <&audma0 0x49>, <&audma1 0x4a>; 1917*4882a593Smuzhiyun dma-names = "rx", "tx"; 1918*4882a593Smuzhiyun }; 1919*4882a593Smuzhiyun ssiu11: ssiu-9 { 1920*4882a593Smuzhiyun dmas = <&audma0 0x4B>, <&audma1 0x4C>; 1921*4882a593Smuzhiyun dma-names = "rx", "tx"; 1922*4882a593Smuzhiyun }; 1923*4882a593Smuzhiyun ssiu12: ssiu-10 { 1924*4882a593Smuzhiyun dmas = <&audma0 0x57>, <&audma1 0x58>; 1925*4882a593Smuzhiyun dma-names = "rx", "tx"; 1926*4882a593Smuzhiyun }; 1927*4882a593Smuzhiyun ssiu13: ssiu-11 { 1928*4882a593Smuzhiyun dmas = <&audma0 0x59>, <&audma1 0x5A>; 1929*4882a593Smuzhiyun dma-names = "rx", "tx"; 1930*4882a593Smuzhiyun }; 1931*4882a593Smuzhiyun ssiu14: ssiu-12 { 1932*4882a593Smuzhiyun dmas = <&audma0 0x5F>, <&audma1 0x60>; 1933*4882a593Smuzhiyun dma-names = "rx", "tx"; 1934*4882a593Smuzhiyun }; 1935*4882a593Smuzhiyun ssiu15: ssiu-13 { 1936*4882a593Smuzhiyun dmas = <&audma0 0xC3>, <&audma1 0xC4>; 1937*4882a593Smuzhiyun dma-names = "rx", "tx"; 1938*4882a593Smuzhiyun }; 1939*4882a593Smuzhiyun ssiu16: ssiu-14 { 1940*4882a593Smuzhiyun dmas = <&audma0 0xC7>, <&audma1 0xC8>; 1941*4882a593Smuzhiyun dma-names = "rx", "tx"; 1942*4882a593Smuzhiyun }; 1943*4882a593Smuzhiyun ssiu17: ssiu-15 { 1944*4882a593Smuzhiyun dmas = <&audma0 0xCB>, <&audma1 0xCC>; 1945*4882a593Smuzhiyun dma-names = "rx", "tx"; 1946*4882a593Smuzhiyun }; 1947*4882a593Smuzhiyun ssiu20: ssiu-16 { 1948*4882a593Smuzhiyun dmas = <&audma0 0x63>, <&audma1 0x64>; 1949*4882a593Smuzhiyun dma-names = "rx", "tx"; 1950*4882a593Smuzhiyun }; 1951*4882a593Smuzhiyun ssiu21: ssiu-17 { 1952*4882a593Smuzhiyun dmas = <&audma0 0x67>, <&audma1 0x68>; 1953*4882a593Smuzhiyun dma-names = "rx", "tx"; 1954*4882a593Smuzhiyun }; 1955*4882a593Smuzhiyun ssiu22: ssiu-18 { 1956*4882a593Smuzhiyun dmas = <&audma0 0x6B>, <&audma1 0x6C>; 1957*4882a593Smuzhiyun dma-names = "rx", "tx"; 1958*4882a593Smuzhiyun }; 1959*4882a593Smuzhiyun ssiu23: ssiu-19 { 1960*4882a593Smuzhiyun dmas = <&audma0 0x6D>, <&audma1 0x6E>; 1961*4882a593Smuzhiyun dma-names = "rx", "tx"; 1962*4882a593Smuzhiyun }; 1963*4882a593Smuzhiyun ssiu24: ssiu-20 { 1964*4882a593Smuzhiyun dmas = <&audma0 0xCF>, <&audma1 0xCE>; 1965*4882a593Smuzhiyun dma-names = "rx", "tx"; 1966*4882a593Smuzhiyun }; 1967*4882a593Smuzhiyun ssiu25: ssiu-21 { 1968*4882a593Smuzhiyun dmas = <&audma0 0xEB>, <&audma1 0xEC>; 1969*4882a593Smuzhiyun dma-names = "rx", "tx"; 1970*4882a593Smuzhiyun }; 1971*4882a593Smuzhiyun ssiu26: ssiu-22 { 1972*4882a593Smuzhiyun dmas = <&audma0 0xED>, <&audma1 0xEE>; 1973*4882a593Smuzhiyun dma-names = "rx", "tx"; 1974*4882a593Smuzhiyun }; 1975*4882a593Smuzhiyun ssiu27: ssiu-23 { 1976*4882a593Smuzhiyun dmas = <&audma0 0xEF>, <&audma1 0xF0>; 1977*4882a593Smuzhiyun dma-names = "rx", "tx"; 1978*4882a593Smuzhiyun }; 1979*4882a593Smuzhiyun ssiu30: ssiu-24 { 1980*4882a593Smuzhiyun dmas = <&audma0 0x6f>, <&audma1 0x70>; 1981*4882a593Smuzhiyun dma-names = "rx", "tx"; 1982*4882a593Smuzhiyun }; 1983*4882a593Smuzhiyun ssiu31: ssiu-25 { 1984*4882a593Smuzhiyun dmas = <&audma0 0x21>, <&audma1 0x22>; 1985*4882a593Smuzhiyun dma-names = "rx", "tx"; 1986*4882a593Smuzhiyun }; 1987*4882a593Smuzhiyun ssiu32: ssiu-26 { 1988*4882a593Smuzhiyun dmas = <&audma0 0x23>, <&audma1 0x24>; 1989*4882a593Smuzhiyun dma-names = "rx", "tx"; 1990*4882a593Smuzhiyun }; 1991*4882a593Smuzhiyun ssiu33: ssiu-27 { 1992*4882a593Smuzhiyun dmas = <&audma0 0x25>, <&audma1 0x26>; 1993*4882a593Smuzhiyun dma-names = "rx", "tx"; 1994*4882a593Smuzhiyun }; 1995*4882a593Smuzhiyun ssiu34: ssiu-28 { 1996*4882a593Smuzhiyun dmas = <&audma0 0x27>, <&audma1 0x28>; 1997*4882a593Smuzhiyun dma-names = "rx", "tx"; 1998*4882a593Smuzhiyun }; 1999*4882a593Smuzhiyun ssiu35: ssiu-29 { 2000*4882a593Smuzhiyun dmas = <&audma0 0x29>, <&audma1 0x2A>; 2001*4882a593Smuzhiyun dma-names = "rx", "tx"; 2002*4882a593Smuzhiyun }; 2003*4882a593Smuzhiyun ssiu36: ssiu-30 { 2004*4882a593Smuzhiyun dmas = <&audma0 0x2B>, <&audma1 0x2C>; 2005*4882a593Smuzhiyun dma-names = "rx", "tx"; 2006*4882a593Smuzhiyun }; 2007*4882a593Smuzhiyun ssiu37: ssiu-31 { 2008*4882a593Smuzhiyun dmas = <&audma0 0x2D>, <&audma1 0x2E>; 2009*4882a593Smuzhiyun dma-names = "rx", "tx"; 2010*4882a593Smuzhiyun }; 2011*4882a593Smuzhiyun ssiu40: ssiu-32 { 2012*4882a593Smuzhiyun dmas = <&audma0 0x71>, <&audma1 0x72>; 2013*4882a593Smuzhiyun dma-names = "rx", "tx"; 2014*4882a593Smuzhiyun }; 2015*4882a593Smuzhiyun ssiu41: ssiu-33 { 2016*4882a593Smuzhiyun dmas = <&audma0 0x17>, <&audma1 0x18>; 2017*4882a593Smuzhiyun dma-names = "rx", "tx"; 2018*4882a593Smuzhiyun }; 2019*4882a593Smuzhiyun ssiu42: ssiu-34 { 2020*4882a593Smuzhiyun dmas = <&audma0 0x19>, <&audma1 0x1A>; 2021*4882a593Smuzhiyun dma-names = "rx", "tx"; 2022*4882a593Smuzhiyun }; 2023*4882a593Smuzhiyun ssiu43: ssiu-35 { 2024*4882a593Smuzhiyun dmas = <&audma0 0x1B>, <&audma1 0x1C>; 2025*4882a593Smuzhiyun dma-names = "rx", "tx"; 2026*4882a593Smuzhiyun }; 2027*4882a593Smuzhiyun ssiu44: ssiu-36 { 2028*4882a593Smuzhiyun dmas = <&audma0 0x1D>, <&audma1 0x1E>; 2029*4882a593Smuzhiyun dma-names = "rx", "tx"; 2030*4882a593Smuzhiyun }; 2031*4882a593Smuzhiyun ssiu45: ssiu-37 { 2032*4882a593Smuzhiyun dmas = <&audma0 0x1F>, <&audma1 0x20>; 2033*4882a593Smuzhiyun dma-names = "rx", "tx"; 2034*4882a593Smuzhiyun }; 2035*4882a593Smuzhiyun ssiu46: ssiu-38 { 2036*4882a593Smuzhiyun dmas = <&audma0 0x31>, <&audma1 0x32>; 2037*4882a593Smuzhiyun dma-names = "rx", "tx"; 2038*4882a593Smuzhiyun }; 2039*4882a593Smuzhiyun ssiu47: ssiu-39 { 2040*4882a593Smuzhiyun dmas = <&audma0 0x33>, <&audma1 0x34>; 2041*4882a593Smuzhiyun dma-names = "rx", "tx"; 2042*4882a593Smuzhiyun }; 2043*4882a593Smuzhiyun ssiu50: ssiu-40 { 2044*4882a593Smuzhiyun dmas = <&audma0 0x73>, <&audma1 0x74>; 2045*4882a593Smuzhiyun dma-names = "rx", "tx"; 2046*4882a593Smuzhiyun }; 2047*4882a593Smuzhiyun ssiu60: ssiu-41 { 2048*4882a593Smuzhiyun dmas = <&audma0 0x75>, <&audma1 0x76>; 2049*4882a593Smuzhiyun dma-names = "rx", "tx"; 2050*4882a593Smuzhiyun }; 2051*4882a593Smuzhiyun ssiu70: ssiu-42 { 2052*4882a593Smuzhiyun dmas = <&audma0 0x79>, <&audma1 0x7a>; 2053*4882a593Smuzhiyun dma-names = "rx", "tx"; 2054*4882a593Smuzhiyun }; 2055*4882a593Smuzhiyun ssiu80: ssiu-43 { 2056*4882a593Smuzhiyun dmas = <&audma0 0x7b>, <&audma1 0x7c>; 2057*4882a593Smuzhiyun dma-names = "rx", "tx"; 2058*4882a593Smuzhiyun }; 2059*4882a593Smuzhiyun ssiu90: ssiu-44 { 2060*4882a593Smuzhiyun dmas = <&audma0 0x7d>, <&audma1 0x7e>; 2061*4882a593Smuzhiyun dma-names = "rx", "tx"; 2062*4882a593Smuzhiyun }; 2063*4882a593Smuzhiyun ssiu91: ssiu-45 { 2064*4882a593Smuzhiyun dmas = <&audma0 0x7F>, <&audma1 0x80>; 2065*4882a593Smuzhiyun dma-names = "rx", "tx"; 2066*4882a593Smuzhiyun }; 2067*4882a593Smuzhiyun ssiu92: ssiu-46 { 2068*4882a593Smuzhiyun dmas = <&audma0 0x81>, <&audma1 0x82>; 2069*4882a593Smuzhiyun dma-names = "rx", "tx"; 2070*4882a593Smuzhiyun }; 2071*4882a593Smuzhiyun ssiu93: ssiu-47 { 2072*4882a593Smuzhiyun dmas = <&audma0 0x83>, <&audma1 0x84>; 2073*4882a593Smuzhiyun dma-names = "rx", "tx"; 2074*4882a593Smuzhiyun }; 2075*4882a593Smuzhiyun ssiu94: ssiu-48 { 2076*4882a593Smuzhiyun dmas = <&audma0 0xA3>, <&audma1 0xA4>; 2077*4882a593Smuzhiyun dma-names = "rx", "tx"; 2078*4882a593Smuzhiyun }; 2079*4882a593Smuzhiyun ssiu95: ssiu-49 { 2080*4882a593Smuzhiyun dmas = <&audma0 0xA5>, <&audma1 0xA6>; 2081*4882a593Smuzhiyun dma-names = "rx", "tx"; 2082*4882a593Smuzhiyun }; 2083*4882a593Smuzhiyun ssiu96: ssiu-50 { 2084*4882a593Smuzhiyun dmas = <&audma0 0xA7>, <&audma1 0xA8>; 2085*4882a593Smuzhiyun dma-names = "rx", "tx"; 2086*4882a593Smuzhiyun }; 2087*4882a593Smuzhiyun ssiu97: ssiu-51 { 2088*4882a593Smuzhiyun dmas = <&audma0 0xA9>, <&audma1 0xAA>; 2089*4882a593Smuzhiyun dma-names = "rx", "tx"; 2090*4882a593Smuzhiyun }; 2091*4882a593Smuzhiyun }; 2092*4882a593Smuzhiyun }; 2093*4882a593Smuzhiyun 2094*4882a593Smuzhiyun audma0: dma-controller@ec700000 { 2095*4882a593Smuzhiyun compatible = "renesas,dmac-r8a774a1", 2096*4882a593Smuzhiyun "renesas,rcar-dmac"; 2097*4882a593Smuzhiyun reg = <0 0xec700000 0 0x10000>; 2098*4882a593Smuzhiyun interrupts = <GIC_SPI 350 IRQ_TYPE_LEVEL_HIGH>, 2099*4882a593Smuzhiyun <GIC_SPI 320 IRQ_TYPE_LEVEL_HIGH>, 2100*4882a593Smuzhiyun <GIC_SPI 321 IRQ_TYPE_LEVEL_HIGH>, 2101*4882a593Smuzhiyun <GIC_SPI 322 IRQ_TYPE_LEVEL_HIGH>, 2102*4882a593Smuzhiyun <GIC_SPI 323 IRQ_TYPE_LEVEL_HIGH>, 2103*4882a593Smuzhiyun <GIC_SPI 324 IRQ_TYPE_LEVEL_HIGH>, 2104*4882a593Smuzhiyun <GIC_SPI 325 IRQ_TYPE_LEVEL_HIGH>, 2105*4882a593Smuzhiyun <GIC_SPI 326 IRQ_TYPE_LEVEL_HIGH>, 2106*4882a593Smuzhiyun <GIC_SPI 327 IRQ_TYPE_LEVEL_HIGH>, 2107*4882a593Smuzhiyun <GIC_SPI 328 IRQ_TYPE_LEVEL_HIGH>, 2108*4882a593Smuzhiyun <GIC_SPI 329 IRQ_TYPE_LEVEL_HIGH>, 2109*4882a593Smuzhiyun <GIC_SPI 330 IRQ_TYPE_LEVEL_HIGH>, 2110*4882a593Smuzhiyun <GIC_SPI 331 IRQ_TYPE_LEVEL_HIGH>, 2111*4882a593Smuzhiyun <GIC_SPI 332 IRQ_TYPE_LEVEL_HIGH>, 2112*4882a593Smuzhiyun <GIC_SPI 333 IRQ_TYPE_LEVEL_HIGH>, 2113*4882a593Smuzhiyun <GIC_SPI 334 IRQ_TYPE_LEVEL_HIGH>, 2114*4882a593Smuzhiyun <GIC_SPI 335 IRQ_TYPE_LEVEL_HIGH>; 2115*4882a593Smuzhiyun interrupt-names = "error", 2116*4882a593Smuzhiyun "ch0", "ch1", "ch2", "ch3", 2117*4882a593Smuzhiyun "ch4", "ch5", "ch6", "ch7", 2118*4882a593Smuzhiyun "ch8", "ch9", "ch10", "ch11", 2119*4882a593Smuzhiyun "ch12", "ch13", "ch14", "ch15"; 2120*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 502>; 2121*4882a593Smuzhiyun clock-names = "fck"; 2122*4882a593Smuzhiyun power-domains = <&sysc R8A774A1_PD_ALWAYS_ON>; 2123*4882a593Smuzhiyun resets = <&cpg 502>; 2124*4882a593Smuzhiyun #dma-cells = <1>; 2125*4882a593Smuzhiyun dma-channels = <16>; 2126*4882a593Smuzhiyun iommus = <&ipmmu_mp 0>, <&ipmmu_mp 1>, 2127*4882a593Smuzhiyun <&ipmmu_mp 2>, <&ipmmu_mp 3>, 2128*4882a593Smuzhiyun <&ipmmu_mp 4>, <&ipmmu_mp 5>, 2129*4882a593Smuzhiyun <&ipmmu_mp 6>, <&ipmmu_mp 7>, 2130*4882a593Smuzhiyun <&ipmmu_mp 8>, <&ipmmu_mp 9>, 2131*4882a593Smuzhiyun <&ipmmu_mp 10>, <&ipmmu_mp 11>, 2132*4882a593Smuzhiyun <&ipmmu_mp 12>, <&ipmmu_mp 13>, 2133*4882a593Smuzhiyun <&ipmmu_mp 14>, <&ipmmu_mp 15>; 2134*4882a593Smuzhiyun }; 2135*4882a593Smuzhiyun 2136*4882a593Smuzhiyun audma1: dma-controller@ec720000 { 2137*4882a593Smuzhiyun compatible = "renesas,dmac-r8a774a1", 2138*4882a593Smuzhiyun "renesas,rcar-dmac"; 2139*4882a593Smuzhiyun reg = <0 0xec720000 0 0x10000>; 2140*4882a593Smuzhiyun interrupts = <GIC_SPI 351 IRQ_TYPE_LEVEL_HIGH>, 2141*4882a593Smuzhiyun <GIC_SPI 336 IRQ_TYPE_LEVEL_HIGH>, 2142*4882a593Smuzhiyun <GIC_SPI 337 IRQ_TYPE_LEVEL_HIGH>, 2143*4882a593Smuzhiyun <GIC_SPI 338 IRQ_TYPE_LEVEL_HIGH>, 2144*4882a593Smuzhiyun <GIC_SPI 339 IRQ_TYPE_LEVEL_HIGH>, 2145*4882a593Smuzhiyun <GIC_SPI 340 IRQ_TYPE_LEVEL_HIGH>, 2146*4882a593Smuzhiyun <GIC_SPI 341 IRQ_TYPE_LEVEL_HIGH>, 2147*4882a593Smuzhiyun <GIC_SPI 342 IRQ_TYPE_LEVEL_HIGH>, 2148*4882a593Smuzhiyun <GIC_SPI 343 IRQ_TYPE_LEVEL_HIGH>, 2149*4882a593Smuzhiyun <GIC_SPI 344 IRQ_TYPE_LEVEL_HIGH>, 2150*4882a593Smuzhiyun <GIC_SPI 345 IRQ_TYPE_LEVEL_HIGH>, 2151*4882a593Smuzhiyun <GIC_SPI 346 IRQ_TYPE_LEVEL_HIGH>, 2152*4882a593Smuzhiyun <GIC_SPI 347 IRQ_TYPE_LEVEL_HIGH>, 2153*4882a593Smuzhiyun <GIC_SPI 348 IRQ_TYPE_LEVEL_HIGH>, 2154*4882a593Smuzhiyun <GIC_SPI 349 IRQ_TYPE_LEVEL_HIGH>, 2155*4882a593Smuzhiyun <GIC_SPI 382 IRQ_TYPE_LEVEL_HIGH>, 2156*4882a593Smuzhiyun <GIC_SPI 383 IRQ_TYPE_LEVEL_HIGH>; 2157*4882a593Smuzhiyun interrupt-names = "error", 2158*4882a593Smuzhiyun "ch0", "ch1", "ch2", "ch3", 2159*4882a593Smuzhiyun "ch4", "ch5", "ch6", "ch7", 2160*4882a593Smuzhiyun "ch8", "ch9", "ch10", "ch11", 2161*4882a593Smuzhiyun "ch12", "ch13", "ch14", "ch15"; 2162*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 501>; 2163*4882a593Smuzhiyun clock-names = "fck"; 2164*4882a593Smuzhiyun power-domains = <&sysc R8A774A1_PD_ALWAYS_ON>; 2165*4882a593Smuzhiyun resets = <&cpg 501>; 2166*4882a593Smuzhiyun #dma-cells = <1>; 2167*4882a593Smuzhiyun dma-channels = <16>; 2168*4882a593Smuzhiyun iommus = <&ipmmu_mp 16>, <&ipmmu_mp 17>, 2169*4882a593Smuzhiyun <&ipmmu_mp 18>, <&ipmmu_mp 19>, 2170*4882a593Smuzhiyun <&ipmmu_mp 20>, <&ipmmu_mp 21>, 2171*4882a593Smuzhiyun <&ipmmu_mp 22>, <&ipmmu_mp 23>, 2172*4882a593Smuzhiyun <&ipmmu_mp 24>, <&ipmmu_mp 25>, 2173*4882a593Smuzhiyun <&ipmmu_mp 26>, <&ipmmu_mp 27>, 2174*4882a593Smuzhiyun <&ipmmu_mp 28>, <&ipmmu_mp 29>, 2175*4882a593Smuzhiyun <&ipmmu_mp 30>, <&ipmmu_mp 31>; 2176*4882a593Smuzhiyun }; 2177*4882a593Smuzhiyun 2178*4882a593Smuzhiyun xhci0: usb@ee000000 { 2179*4882a593Smuzhiyun compatible = "renesas,xhci-r8a774a1", 2180*4882a593Smuzhiyun "renesas,rcar-gen3-xhci"; 2181*4882a593Smuzhiyun reg = <0 0xee000000 0 0xc00>; 2182*4882a593Smuzhiyun interrupts = <GIC_SPI 102 IRQ_TYPE_LEVEL_HIGH>; 2183*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 328>; 2184*4882a593Smuzhiyun power-domains = <&sysc R8A774A1_PD_ALWAYS_ON>; 2185*4882a593Smuzhiyun resets = <&cpg 328>; 2186*4882a593Smuzhiyun status = "disabled"; 2187*4882a593Smuzhiyun }; 2188*4882a593Smuzhiyun 2189*4882a593Smuzhiyun usb3_peri0: usb@ee020000 { 2190*4882a593Smuzhiyun compatible = "renesas,r8a774a1-usb3-peri", 2191*4882a593Smuzhiyun "renesas,rcar-gen3-usb3-peri"; 2192*4882a593Smuzhiyun reg = <0 0xee020000 0 0x400>; 2193*4882a593Smuzhiyun interrupts = <GIC_SPI 104 IRQ_TYPE_LEVEL_HIGH>; 2194*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 328>; 2195*4882a593Smuzhiyun power-domains = <&sysc R8A774A1_PD_ALWAYS_ON>; 2196*4882a593Smuzhiyun resets = <&cpg 328>; 2197*4882a593Smuzhiyun status = "disabled"; 2198*4882a593Smuzhiyun }; 2199*4882a593Smuzhiyun 2200*4882a593Smuzhiyun ohci0: usb@ee080000 { 2201*4882a593Smuzhiyun compatible = "generic-ohci"; 2202*4882a593Smuzhiyun reg = <0 0xee080000 0 0x100>; 2203*4882a593Smuzhiyun interrupts = <GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH>; 2204*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 703>, <&cpg CPG_MOD 704>; 2205*4882a593Smuzhiyun phys = <&usb2_phy0 1>; 2206*4882a593Smuzhiyun phy-names = "usb"; 2207*4882a593Smuzhiyun power-domains = <&sysc R8A774A1_PD_ALWAYS_ON>; 2208*4882a593Smuzhiyun resets = <&cpg 703>, <&cpg 704>; 2209*4882a593Smuzhiyun status = "disabled"; 2210*4882a593Smuzhiyun }; 2211*4882a593Smuzhiyun 2212*4882a593Smuzhiyun ohci1: usb@ee0a0000 { 2213*4882a593Smuzhiyun compatible = "generic-ohci"; 2214*4882a593Smuzhiyun reg = <0 0xee0a0000 0 0x100>; 2215*4882a593Smuzhiyun interrupts = <GIC_SPI 112 IRQ_TYPE_LEVEL_HIGH>; 2216*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 702>; 2217*4882a593Smuzhiyun phys = <&usb2_phy1 1>; 2218*4882a593Smuzhiyun phy-names = "usb"; 2219*4882a593Smuzhiyun power-domains = <&sysc R8A774A1_PD_ALWAYS_ON>; 2220*4882a593Smuzhiyun resets = <&cpg 702>; 2221*4882a593Smuzhiyun status = "disabled"; 2222*4882a593Smuzhiyun }; 2223*4882a593Smuzhiyun 2224*4882a593Smuzhiyun ehci0: usb@ee080100 { 2225*4882a593Smuzhiyun compatible = "generic-ehci"; 2226*4882a593Smuzhiyun reg = <0 0xee080100 0 0x100>; 2227*4882a593Smuzhiyun interrupts = <GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH>; 2228*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 703>, <&cpg CPG_MOD 704>; 2229*4882a593Smuzhiyun phys = <&usb2_phy0 2>; 2230*4882a593Smuzhiyun phy-names = "usb"; 2231*4882a593Smuzhiyun companion = <&ohci0>; 2232*4882a593Smuzhiyun power-domains = <&sysc R8A774A1_PD_ALWAYS_ON>; 2233*4882a593Smuzhiyun resets = <&cpg 703>, <&cpg 704>; 2234*4882a593Smuzhiyun status = "disabled"; 2235*4882a593Smuzhiyun }; 2236*4882a593Smuzhiyun 2237*4882a593Smuzhiyun ehci1: usb@ee0a0100 { 2238*4882a593Smuzhiyun compatible = "generic-ehci"; 2239*4882a593Smuzhiyun reg = <0 0xee0a0100 0 0x100>; 2240*4882a593Smuzhiyun interrupts = <GIC_SPI 112 IRQ_TYPE_LEVEL_HIGH>; 2241*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 702>; 2242*4882a593Smuzhiyun phys = <&usb2_phy1 2>; 2243*4882a593Smuzhiyun phy-names = "usb"; 2244*4882a593Smuzhiyun companion = <&ohci1>; 2245*4882a593Smuzhiyun power-domains = <&sysc R8A774A1_PD_ALWAYS_ON>; 2246*4882a593Smuzhiyun resets = <&cpg 702>; 2247*4882a593Smuzhiyun status = "disabled"; 2248*4882a593Smuzhiyun }; 2249*4882a593Smuzhiyun 2250*4882a593Smuzhiyun usb2_phy0: usb-phy@ee080200 { 2251*4882a593Smuzhiyun compatible = "renesas,usb2-phy-r8a774a1", 2252*4882a593Smuzhiyun "renesas,rcar-gen3-usb2-phy"; 2253*4882a593Smuzhiyun reg = <0 0xee080200 0 0x700>; 2254*4882a593Smuzhiyun interrupts = <GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH>; 2255*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 703>, <&cpg CPG_MOD 704>; 2256*4882a593Smuzhiyun power-domains = <&sysc R8A774A1_PD_ALWAYS_ON>; 2257*4882a593Smuzhiyun resets = <&cpg 703>, <&cpg 704>; 2258*4882a593Smuzhiyun #phy-cells = <1>; 2259*4882a593Smuzhiyun status = "disabled"; 2260*4882a593Smuzhiyun }; 2261*4882a593Smuzhiyun 2262*4882a593Smuzhiyun usb2_phy1: usb-phy@ee0a0200 { 2263*4882a593Smuzhiyun compatible = "renesas,usb2-phy-r8a774a1", 2264*4882a593Smuzhiyun "renesas,rcar-gen3-usb2-phy"; 2265*4882a593Smuzhiyun reg = <0 0xee0a0200 0 0x700>; 2266*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 702>; 2267*4882a593Smuzhiyun power-domains = <&sysc R8A774A1_PD_ALWAYS_ON>; 2268*4882a593Smuzhiyun resets = <&cpg 702>; 2269*4882a593Smuzhiyun #phy-cells = <1>; 2270*4882a593Smuzhiyun status = "disabled"; 2271*4882a593Smuzhiyun }; 2272*4882a593Smuzhiyun 2273*4882a593Smuzhiyun sdhi0: mmc@ee100000 { 2274*4882a593Smuzhiyun compatible = "renesas,sdhi-r8a774a1", 2275*4882a593Smuzhiyun "renesas,rcar-gen3-sdhi"; 2276*4882a593Smuzhiyun reg = <0 0xee100000 0 0x2000>; 2277*4882a593Smuzhiyun interrupts = <GIC_SPI 165 IRQ_TYPE_LEVEL_HIGH>; 2278*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 314>; 2279*4882a593Smuzhiyun max-frequency = <200000000>; 2280*4882a593Smuzhiyun power-domains = <&sysc R8A774A1_PD_ALWAYS_ON>; 2281*4882a593Smuzhiyun resets = <&cpg 314>; 2282*4882a593Smuzhiyun status = "disabled"; 2283*4882a593Smuzhiyun }; 2284*4882a593Smuzhiyun 2285*4882a593Smuzhiyun sdhi1: mmc@ee120000 { 2286*4882a593Smuzhiyun compatible = "renesas,sdhi-r8a774a1", 2287*4882a593Smuzhiyun "renesas,rcar-gen3-sdhi"; 2288*4882a593Smuzhiyun reg = <0 0xee120000 0 0x2000>; 2289*4882a593Smuzhiyun interrupts = <GIC_SPI 166 IRQ_TYPE_LEVEL_HIGH>; 2290*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 313>; 2291*4882a593Smuzhiyun max-frequency = <200000000>; 2292*4882a593Smuzhiyun power-domains = <&sysc R8A774A1_PD_ALWAYS_ON>; 2293*4882a593Smuzhiyun resets = <&cpg 313>; 2294*4882a593Smuzhiyun status = "disabled"; 2295*4882a593Smuzhiyun }; 2296*4882a593Smuzhiyun 2297*4882a593Smuzhiyun sdhi2: mmc@ee140000 { 2298*4882a593Smuzhiyun compatible = "renesas,sdhi-r8a774a1", 2299*4882a593Smuzhiyun "renesas,rcar-gen3-sdhi"; 2300*4882a593Smuzhiyun reg = <0 0xee140000 0 0x2000>; 2301*4882a593Smuzhiyun interrupts = <GIC_SPI 167 IRQ_TYPE_LEVEL_HIGH>; 2302*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 312>; 2303*4882a593Smuzhiyun max-frequency = <200000000>; 2304*4882a593Smuzhiyun power-domains = <&sysc R8A774A1_PD_ALWAYS_ON>; 2305*4882a593Smuzhiyun resets = <&cpg 312>; 2306*4882a593Smuzhiyun status = "disabled"; 2307*4882a593Smuzhiyun }; 2308*4882a593Smuzhiyun 2309*4882a593Smuzhiyun sdhi3: mmc@ee160000 { 2310*4882a593Smuzhiyun compatible = "renesas,sdhi-r8a774a1", 2311*4882a593Smuzhiyun "renesas,rcar-gen3-sdhi"; 2312*4882a593Smuzhiyun reg = <0 0xee160000 0 0x2000>; 2313*4882a593Smuzhiyun interrupts = <GIC_SPI 168 IRQ_TYPE_LEVEL_HIGH>; 2314*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 311>; 2315*4882a593Smuzhiyun max-frequency = <200000000>; 2316*4882a593Smuzhiyun power-domains = <&sysc R8A774A1_PD_ALWAYS_ON>; 2317*4882a593Smuzhiyun resets = <&cpg 311>; 2318*4882a593Smuzhiyun status = "disabled"; 2319*4882a593Smuzhiyun }; 2320*4882a593Smuzhiyun 2321*4882a593Smuzhiyun gic: interrupt-controller@f1010000 { 2322*4882a593Smuzhiyun compatible = "arm,gic-400"; 2323*4882a593Smuzhiyun #interrupt-cells = <3>; 2324*4882a593Smuzhiyun #address-cells = <0>; 2325*4882a593Smuzhiyun interrupt-controller; 2326*4882a593Smuzhiyun reg = <0x0 0xf1010000 0 0x1000>, 2327*4882a593Smuzhiyun <0x0 0xf1020000 0 0x20000>, 2328*4882a593Smuzhiyun <0x0 0xf1040000 0 0x20000>, 2329*4882a593Smuzhiyun <0x0 0xf1060000 0 0x20000>; 2330*4882a593Smuzhiyun interrupts = <GIC_PPI 9 2331*4882a593Smuzhiyun (GIC_CPU_MASK_SIMPLE(6) | IRQ_TYPE_LEVEL_HIGH)>; 2332*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 408>; 2333*4882a593Smuzhiyun clock-names = "clk"; 2334*4882a593Smuzhiyun power-domains = <&sysc R8A774A1_PD_ALWAYS_ON>; 2335*4882a593Smuzhiyun resets = <&cpg 408>; 2336*4882a593Smuzhiyun }; 2337*4882a593Smuzhiyun 2338*4882a593Smuzhiyun pciec0: pcie@fe000000 { 2339*4882a593Smuzhiyun compatible = "renesas,pcie-r8a774a1", 2340*4882a593Smuzhiyun "renesas,pcie-rcar-gen3"; 2341*4882a593Smuzhiyun reg = <0 0xfe000000 0 0x80000>; 2342*4882a593Smuzhiyun #address-cells = <3>; 2343*4882a593Smuzhiyun #size-cells = <2>; 2344*4882a593Smuzhiyun bus-range = <0x00 0xff>; 2345*4882a593Smuzhiyun device_type = "pci"; 2346*4882a593Smuzhiyun ranges = <0x01000000 0 0x00000000 0 0xfe100000 0 0x00100000>, 2347*4882a593Smuzhiyun <0x02000000 0 0xfe200000 0 0xfe200000 0 0x00200000>, 2348*4882a593Smuzhiyun <0x02000000 0 0x30000000 0 0x30000000 0 0x08000000>, 2349*4882a593Smuzhiyun <0x42000000 0 0x38000000 0 0x38000000 0 0x08000000>; 2350*4882a593Smuzhiyun /* Map all possible DDR as inbound ranges */ 2351*4882a593Smuzhiyun dma-ranges = <0x42000000 0 0x40000000 0 0x40000000 0 0x80000000>; 2352*4882a593Smuzhiyun interrupts = <GIC_SPI 116 IRQ_TYPE_LEVEL_HIGH>, 2353*4882a593Smuzhiyun <GIC_SPI 117 IRQ_TYPE_LEVEL_HIGH>, 2354*4882a593Smuzhiyun <GIC_SPI 118 IRQ_TYPE_LEVEL_HIGH>; 2355*4882a593Smuzhiyun #interrupt-cells = <1>; 2356*4882a593Smuzhiyun interrupt-map-mask = <0 0 0 0>; 2357*4882a593Smuzhiyun interrupt-map = <0 0 0 0 &gic GIC_SPI 116 IRQ_TYPE_LEVEL_HIGH>; 2358*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 319>, <&pcie_bus_clk>; 2359*4882a593Smuzhiyun clock-names = "pcie", "pcie_bus"; 2360*4882a593Smuzhiyun power-domains = <&sysc R8A774A1_PD_ALWAYS_ON>; 2361*4882a593Smuzhiyun resets = <&cpg 319>; 2362*4882a593Smuzhiyun status = "disabled"; 2363*4882a593Smuzhiyun }; 2364*4882a593Smuzhiyun 2365*4882a593Smuzhiyun pciec1: pcie@ee800000 { 2366*4882a593Smuzhiyun compatible = "renesas,pcie-r8a774a1", 2367*4882a593Smuzhiyun "renesas,pcie-rcar-gen3"; 2368*4882a593Smuzhiyun reg = <0 0xee800000 0 0x80000>; 2369*4882a593Smuzhiyun #address-cells = <3>; 2370*4882a593Smuzhiyun #size-cells = <2>; 2371*4882a593Smuzhiyun bus-range = <0x00 0xff>; 2372*4882a593Smuzhiyun device_type = "pci"; 2373*4882a593Smuzhiyun ranges = <0x01000000 0 0x00000000 0 0xee900000 0 0x00100000>, 2374*4882a593Smuzhiyun <0x02000000 0 0xeea00000 0 0xeea00000 0 0x00200000>, 2375*4882a593Smuzhiyun <0x02000000 0 0xc0000000 0 0xc0000000 0 0x08000000>, 2376*4882a593Smuzhiyun <0x42000000 0 0xc8000000 0 0xc8000000 0 0x08000000>; 2377*4882a593Smuzhiyun /* Map all possible DDR as inbound ranges */ 2378*4882a593Smuzhiyun dma-ranges = <0x42000000 0 0x40000000 0 0x40000000 0 0x80000000>; 2379*4882a593Smuzhiyun interrupts = <GIC_SPI 148 IRQ_TYPE_LEVEL_HIGH>, 2380*4882a593Smuzhiyun <GIC_SPI 149 IRQ_TYPE_LEVEL_HIGH>, 2381*4882a593Smuzhiyun <GIC_SPI 150 IRQ_TYPE_LEVEL_HIGH>; 2382*4882a593Smuzhiyun #interrupt-cells = <1>; 2383*4882a593Smuzhiyun interrupt-map-mask = <0 0 0 0>; 2384*4882a593Smuzhiyun interrupt-map = <0 0 0 0 &gic GIC_SPI 148 IRQ_TYPE_LEVEL_HIGH>; 2385*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 318>, <&pcie_bus_clk>; 2386*4882a593Smuzhiyun clock-names = "pcie", "pcie_bus"; 2387*4882a593Smuzhiyun power-domains = <&sysc R8A774A1_PD_ALWAYS_ON>; 2388*4882a593Smuzhiyun resets = <&cpg 318>; 2389*4882a593Smuzhiyun status = "disabled"; 2390*4882a593Smuzhiyun }; 2391*4882a593Smuzhiyun 2392*4882a593Smuzhiyun pciec0_ep: pcie-ep@fe000000 { 2393*4882a593Smuzhiyun compatible = "renesas,r8a774a1-pcie-ep", 2394*4882a593Smuzhiyun "renesas,rcar-gen3-pcie-ep"; 2395*4882a593Smuzhiyun reg = <0x0 0xfe000000 0 0x80000>, 2396*4882a593Smuzhiyun <0x0 0xfe100000 0 0x100000>, 2397*4882a593Smuzhiyun <0x0 0xfe200000 0 0x200000>, 2398*4882a593Smuzhiyun <0x0 0x30000000 0 0x8000000>, 2399*4882a593Smuzhiyun <0x0 0x38000000 0 0x8000000>; 2400*4882a593Smuzhiyun reg-names = "apb-base", "memory0", "memory1", "memory2", "memory3"; 2401*4882a593Smuzhiyun interrupts = <GIC_SPI 116 IRQ_TYPE_LEVEL_HIGH>, 2402*4882a593Smuzhiyun <GIC_SPI 117 IRQ_TYPE_LEVEL_HIGH>, 2403*4882a593Smuzhiyun <GIC_SPI 118 IRQ_TYPE_LEVEL_HIGH>; 2404*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 319>; 2405*4882a593Smuzhiyun clock-names = "pcie"; 2406*4882a593Smuzhiyun resets = <&cpg 319>; 2407*4882a593Smuzhiyun power-domains = <&sysc R8A774A1_PD_ALWAYS_ON>; 2408*4882a593Smuzhiyun status = "disabled"; 2409*4882a593Smuzhiyun }; 2410*4882a593Smuzhiyun 2411*4882a593Smuzhiyun pciec1_ep: pcie-ep@ee800000 { 2412*4882a593Smuzhiyun compatible = "renesas,r8a774a1-pcie-ep", 2413*4882a593Smuzhiyun "renesas,rcar-gen3-pcie-ep"; 2414*4882a593Smuzhiyun reg = <0x0 0xee800000 0 0x80000>, 2415*4882a593Smuzhiyun <0x0 0xee900000 0 0x100000>, 2416*4882a593Smuzhiyun <0x0 0xeea00000 0 0x200000>, 2417*4882a593Smuzhiyun <0x0 0xc0000000 0 0x8000000>, 2418*4882a593Smuzhiyun <0x0 0xc8000000 0 0x8000000>; 2419*4882a593Smuzhiyun reg-names = "apb-base", "memory0", "memory1", "memory2", "memory3"; 2420*4882a593Smuzhiyun interrupts = <GIC_SPI 148 IRQ_TYPE_LEVEL_HIGH>, 2421*4882a593Smuzhiyun <GIC_SPI 149 IRQ_TYPE_LEVEL_HIGH>, 2422*4882a593Smuzhiyun <GIC_SPI 150 IRQ_TYPE_LEVEL_HIGH>; 2423*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 318>; 2424*4882a593Smuzhiyun clock-names = "pcie"; 2425*4882a593Smuzhiyun resets = <&cpg 318>; 2426*4882a593Smuzhiyun power-domains = <&sysc R8A774A1_PD_ALWAYS_ON>; 2427*4882a593Smuzhiyun status = "disabled"; 2428*4882a593Smuzhiyun }; 2429*4882a593Smuzhiyun 2430*4882a593Smuzhiyun fdp1@fe940000 { 2431*4882a593Smuzhiyun compatible = "renesas,fdp1"; 2432*4882a593Smuzhiyun reg = <0 0xfe940000 0 0x2400>; 2433*4882a593Smuzhiyun interrupts = <GIC_SPI 262 IRQ_TYPE_LEVEL_HIGH>; 2434*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 119>; 2435*4882a593Smuzhiyun power-domains = <&sysc R8A774A1_PD_A3VC>; 2436*4882a593Smuzhiyun resets = <&cpg 119>; 2437*4882a593Smuzhiyun renesas,fcp = <&fcpf0>; 2438*4882a593Smuzhiyun }; 2439*4882a593Smuzhiyun 2440*4882a593Smuzhiyun fcpf0: fcp@fe950000 { 2441*4882a593Smuzhiyun compatible = "renesas,fcpf"; 2442*4882a593Smuzhiyun reg = <0 0xfe950000 0 0x200>; 2443*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 615>; 2444*4882a593Smuzhiyun power-domains = <&sysc R8A774A1_PD_A3VC>; 2445*4882a593Smuzhiyun resets = <&cpg 615>; 2446*4882a593Smuzhiyun }; 2447*4882a593Smuzhiyun 2448*4882a593Smuzhiyun fcpvb0: fcp@fe96f000 { 2449*4882a593Smuzhiyun compatible = "renesas,fcpv"; 2450*4882a593Smuzhiyun reg = <0 0xfe96f000 0 0x200>; 2451*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 607>; 2452*4882a593Smuzhiyun power-domains = <&sysc R8A774A1_PD_A3VC>; 2453*4882a593Smuzhiyun resets = <&cpg 607>; 2454*4882a593Smuzhiyun }; 2455*4882a593Smuzhiyun 2456*4882a593Smuzhiyun fcpvd0: fcp@fea27000 { 2457*4882a593Smuzhiyun compatible = "renesas,fcpv"; 2458*4882a593Smuzhiyun reg = <0 0xfea27000 0 0x200>; 2459*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 603>; 2460*4882a593Smuzhiyun power-domains = <&sysc R8A774A1_PD_ALWAYS_ON>; 2461*4882a593Smuzhiyun resets = <&cpg 603>; 2462*4882a593Smuzhiyun iommus = <&ipmmu_vi0 8>; 2463*4882a593Smuzhiyun }; 2464*4882a593Smuzhiyun 2465*4882a593Smuzhiyun fcpvd1: fcp@fea2f000 { 2466*4882a593Smuzhiyun compatible = "renesas,fcpv"; 2467*4882a593Smuzhiyun reg = <0 0xfea2f000 0 0x200>; 2468*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 602>; 2469*4882a593Smuzhiyun power-domains = <&sysc R8A774A1_PD_ALWAYS_ON>; 2470*4882a593Smuzhiyun resets = <&cpg 602>; 2471*4882a593Smuzhiyun iommus = <&ipmmu_vi0 9>; 2472*4882a593Smuzhiyun }; 2473*4882a593Smuzhiyun 2474*4882a593Smuzhiyun fcpvd2: fcp@fea37000 { 2475*4882a593Smuzhiyun compatible = "renesas,fcpv"; 2476*4882a593Smuzhiyun reg = <0 0xfea37000 0 0x200>; 2477*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 601>; 2478*4882a593Smuzhiyun power-domains = <&sysc R8A774A1_PD_ALWAYS_ON>; 2479*4882a593Smuzhiyun resets = <&cpg 601>; 2480*4882a593Smuzhiyun iommus = <&ipmmu_vi0 10>; 2481*4882a593Smuzhiyun }; 2482*4882a593Smuzhiyun 2483*4882a593Smuzhiyun fcpvi0: fcp@fe9af000 { 2484*4882a593Smuzhiyun compatible = "renesas,fcpv"; 2485*4882a593Smuzhiyun reg = <0 0xfe9af000 0 0x200>; 2486*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 611>; 2487*4882a593Smuzhiyun power-domains = <&sysc R8A774A1_PD_A3VC>; 2488*4882a593Smuzhiyun resets = <&cpg 611>; 2489*4882a593Smuzhiyun iommus = <&ipmmu_vc0 19>; 2490*4882a593Smuzhiyun }; 2491*4882a593Smuzhiyun 2492*4882a593Smuzhiyun vspb: vsp@fe960000 { 2493*4882a593Smuzhiyun compatible = "renesas,vsp2"; 2494*4882a593Smuzhiyun reg = <0 0xfe960000 0 0x8000>; 2495*4882a593Smuzhiyun interrupts = <GIC_SPI 266 IRQ_TYPE_LEVEL_HIGH>; 2496*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 626>; 2497*4882a593Smuzhiyun power-domains = <&sysc R8A774A1_PD_A3VC>; 2498*4882a593Smuzhiyun resets = <&cpg 626>; 2499*4882a593Smuzhiyun 2500*4882a593Smuzhiyun renesas,fcp = <&fcpvb0>; 2501*4882a593Smuzhiyun }; 2502*4882a593Smuzhiyun 2503*4882a593Smuzhiyun vspd0: vsp@fea20000 { 2504*4882a593Smuzhiyun compatible = "renesas,vsp2"; 2505*4882a593Smuzhiyun reg = <0 0xfea20000 0 0x5000>; 2506*4882a593Smuzhiyun interrupts = <GIC_SPI 466 IRQ_TYPE_LEVEL_HIGH>; 2507*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 623>; 2508*4882a593Smuzhiyun power-domains = <&sysc R8A774A1_PD_ALWAYS_ON>; 2509*4882a593Smuzhiyun resets = <&cpg 623>; 2510*4882a593Smuzhiyun 2511*4882a593Smuzhiyun renesas,fcp = <&fcpvd0>; 2512*4882a593Smuzhiyun }; 2513*4882a593Smuzhiyun 2514*4882a593Smuzhiyun vspd1: vsp@fea28000 { 2515*4882a593Smuzhiyun compatible = "renesas,vsp2"; 2516*4882a593Smuzhiyun reg = <0 0xfea28000 0 0x5000>; 2517*4882a593Smuzhiyun interrupts = <GIC_SPI 467 IRQ_TYPE_LEVEL_HIGH>; 2518*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 622>; 2519*4882a593Smuzhiyun power-domains = <&sysc R8A774A1_PD_ALWAYS_ON>; 2520*4882a593Smuzhiyun resets = <&cpg 622>; 2521*4882a593Smuzhiyun 2522*4882a593Smuzhiyun renesas,fcp = <&fcpvd1>; 2523*4882a593Smuzhiyun }; 2524*4882a593Smuzhiyun 2525*4882a593Smuzhiyun vspd2: vsp@fea30000 { 2526*4882a593Smuzhiyun compatible = "renesas,vsp2"; 2527*4882a593Smuzhiyun reg = <0 0xfea30000 0 0x5000>; 2528*4882a593Smuzhiyun interrupts = <GIC_SPI 468 IRQ_TYPE_LEVEL_HIGH>; 2529*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 621>; 2530*4882a593Smuzhiyun power-domains = <&sysc R8A774A1_PD_ALWAYS_ON>; 2531*4882a593Smuzhiyun resets = <&cpg 621>; 2532*4882a593Smuzhiyun 2533*4882a593Smuzhiyun renesas,fcp = <&fcpvd2>; 2534*4882a593Smuzhiyun }; 2535*4882a593Smuzhiyun 2536*4882a593Smuzhiyun vspi0: vsp@fe9a0000 { 2537*4882a593Smuzhiyun compatible = "renesas,vsp2"; 2538*4882a593Smuzhiyun reg = <0 0xfe9a0000 0 0x8000>; 2539*4882a593Smuzhiyun interrupts = <GIC_SPI 444 IRQ_TYPE_LEVEL_HIGH>; 2540*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 631>; 2541*4882a593Smuzhiyun power-domains = <&sysc R8A774A1_PD_A3VC>; 2542*4882a593Smuzhiyun resets = <&cpg 631>; 2543*4882a593Smuzhiyun 2544*4882a593Smuzhiyun renesas,fcp = <&fcpvi0>; 2545*4882a593Smuzhiyun }; 2546*4882a593Smuzhiyun 2547*4882a593Smuzhiyun csi20: csi2@fea80000 { 2548*4882a593Smuzhiyun compatible = "renesas,r8a774a1-csi2"; 2549*4882a593Smuzhiyun reg = <0 0xfea80000 0 0x10000>; 2550*4882a593Smuzhiyun interrupts = <GIC_SPI 184 IRQ_TYPE_LEVEL_HIGH>; 2551*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 714>; 2552*4882a593Smuzhiyun power-domains = <&sysc R8A774A1_PD_ALWAYS_ON>; 2553*4882a593Smuzhiyun resets = <&cpg 714>; 2554*4882a593Smuzhiyun status = "disabled"; 2555*4882a593Smuzhiyun 2556*4882a593Smuzhiyun ports { 2557*4882a593Smuzhiyun #address-cells = <1>; 2558*4882a593Smuzhiyun #size-cells = <0>; 2559*4882a593Smuzhiyun 2560*4882a593Smuzhiyun port@1 { 2561*4882a593Smuzhiyun #address-cells = <1>; 2562*4882a593Smuzhiyun #size-cells = <0>; 2563*4882a593Smuzhiyun 2564*4882a593Smuzhiyun reg = <1>; 2565*4882a593Smuzhiyun 2566*4882a593Smuzhiyun csi20vin0: endpoint@0 { 2567*4882a593Smuzhiyun reg = <0>; 2568*4882a593Smuzhiyun remote-endpoint = <&vin0csi20>; 2569*4882a593Smuzhiyun }; 2570*4882a593Smuzhiyun csi20vin1: endpoint@1 { 2571*4882a593Smuzhiyun reg = <1>; 2572*4882a593Smuzhiyun remote-endpoint = <&vin1csi20>; 2573*4882a593Smuzhiyun }; 2574*4882a593Smuzhiyun csi20vin2: endpoint@2 { 2575*4882a593Smuzhiyun reg = <2>; 2576*4882a593Smuzhiyun remote-endpoint = <&vin2csi20>; 2577*4882a593Smuzhiyun }; 2578*4882a593Smuzhiyun csi20vin3: endpoint@3 { 2579*4882a593Smuzhiyun reg = <3>; 2580*4882a593Smuzhiyun remote-endpoint = <&vin3csi20>; 2581*4882a593Smuzhiyun }; 2582*4882a593Smuzhiyun csi20vin4: endpoint@4 { 2583*4882a593Smuzhiyun reg = <4>; 2584*4882a593Smuzhiyun remote-endpoint = <&vin4csi20>; 2585*4882a593Smuzhiyun }; 2586*4882a593Smuzhiyun csi20vin5: endpoint@5 { 2587*4882a593Smuzhiyun reg = <5>; 2588*4882a593Smuzhiyun remote-endpoint = <&vin5csi20>; 2589*4882a593Smuzhiyun }; 2590*4882a593Smuzhiyun csi20vin6: endpoint@6 { 2591*4882a593Smuzhiyun reg = <6>; 2592*4882a593Smuzhiyun remote-endpoint = <&vin6csi20>; 2593*4882a593Smuzhiyun }; 2594*4882a593Smuzhiyun csi20vin7: endpoint@7 { 2595*4882a593Smuzhiyun reg = <7>; 2596*4882a593Smuzhiyun remote-endpoint = <&vin7csi20>; 2597*4882a593Smuzhiyun }; 2598*4882a593Smuzhiyun }; 2599*4882a593Smuzhiyun }; 2600*4882a593Smuzhiyun }; 2601*4882a593Smuzhiyun 2602*4882a593Smuzhiyun csi40: csi2@feaa0000 { 2603*4882a593Smuzhiyun compatible = "renesas,r8a774a1-csi2"; 2604*4882a593Smuzhiyun reg = <0 0xfeaa0000 0 0x10000>; 2605*4882a593Smuzhiyun interrupts = <GIC_SPI 246 IRQ_TYPE_LEVEL_HIGH>; 2606*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 716>; 2607*4882a593Smuzhiyun power-domains = <&sysc R8A774A1_PD_ALWAYS_ON>; 2608*4882a593Smuzhiyun resets = <&cpg 716>; 2609*4882a593Smuzhiyun status = "disabled"; 2610*4882a593Smuzhiyun 2611*4882a593Smuzhiyun ports { 2612*4882a593Smuzhiyun #address-cells = <1>; 2613*4882a593Smuzhiyun #size-cells = <0>; 2614*4882a593Smuzhiyun 2615*4882a593Smuzhiyun port@1 { 2616*4882a593Smuzhiyun #address-cells = <1>; 2617*4882a593Smuzhiyun #size-cells = <0>; 2618*4882a593Smuzhiyun 2619*4882a593Smuzhiyun reg = <1>; 2620*4882a593Smuzhiyun 2621*4882a593Smuzhiyun csi40vin0: endpoint@0 { 2622*4882a593Smuzhiyun reg = <0>; 2623*4882a593Smuzhiyun remote-endpoint = <&vin0csi40>; 2624*4882a593Smuzhiyun }; 2625*4882a593Smuzhiyun csi40vin1: endpoint@1 { 2626*4882a593Smuzhiyun reg = <1>; 2627*4882a593Smuzhiyun remote-endpoint = <&vin1csi40>; 2628*4882a593Smuzhiyun }; 2629*4882a593Smuzhiyun csi40vin2: endpoint@2 { 2630*4882a593Smuzhiyun reg = <2>; 2631*4882a593Smuzhiyun remote-endpoint = <&vin2csi40>; 2632*4882a593Smuzhiyun }; 2633*4882a593Smuzhiyun csi40vin3: endpoint@3 { 2634*4882a593Smuzhiyun reg = <3>; 2635*4882a593Smuzhiyun remote-endpoint = <&vin3csi40>; 2636*4882a593Smuzhiyun }; 2637*4882a593Smuzhiyun csi40vin4: endpoint@4 { 2638*4882a593Smuzhiyun reg = <4>; 2639*4882a593Smuzhiyun remote-endpoint = <&vin4csi40>; 2640*4882a593Smuzhiyun }; 2641*4882a593Smuzhiyun csi40vin5: endpoint@5 { 2642*4882a593Smuzhiyun reg = <5>; 2643*4882a593Smuzhiyun remote-endpoint = <&vin5csi40>; 2644*4882a593Smuzhiyun }; 2645*4882a593Smuzhiyun csi40vin6: endpoint@6 { 2646*4882a593Smuzhiyun reg = <6>; 2647*4882a593Smuzhiyun remote-endpoint = <&vin6csi40>; 2648*4882a593Smuzhiyun }; 2649*4882a593Smuzhiyun csi40vin7: endpoint@7 { 2650*4882a593Smuzhiyun reg = <7>; 2651*4882a593Smuzhiyun remote-endpoint = <&vin7csi40>; 2652*4882a593Smuzhiyun }; 2653*4882a593Smuzhiyun }; 2654*4882a593Smuzhiyun 2655*4882a593Smuzhiyun }; 2656*4882a593Smuzhiyun }; 2657*4882a593Smuzhiyun 2658*4882a593Smuzhiyun hdmi0: hdmi@fead0000 { 2659*4882a593Smuzhiyun compatible = "renesas,r8a774a1-hdmi", 2660*4882a593Smuzhiyun "renesas,rcar-gen3-hdmi"; 2661*4882a593Smuzhiyun reg = <0 0xfead0000 0 0x10000>; 2662*4882a593Smuzhiyun interrupts = <GIC_SPI 389 IRQ_TYPE_LEVEL_HIGH>; 2663*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 729>, 2664*4882a593Smuzhiyun <&cpg CPG_CORE R8A774A1_CLK_HDMI>; 2665*4882a593Smuzhiyun clock-names = "iahb", "isfr"; 2666*4882a593Smuzhiyun power-domains = <&sysc R8A774A1_PD_ALWAYS_ON>; 2667*4882a593Smuzhiyun resets = <&cpg 729>; 2668*4882a593Smuzhiyun status = "disabled"; 2669*4882a593Smuzhiyun 2670*4882a593Smuzhiyun ports { 2671*4882a593Smuzhiyun #address-cells = <1>; 2672*4882a593Smuzhiyun #size-cells = <0>; 2673*4882a593Smuzhiyun port@0 { 2674*4882a593Smuzhiyun reg = <0>; 2675*4882a593Smuzhiyun dw_hdmi0_in: endpoint { 2676*4882a593Smuzhiyun remote-endpoint = <&du_out_hdmi0>; 2677*4882a593Smuzhiyun }; 2678*4882a593Smuzhiyun }; 2679*4882a593Smuzhiyun port@1 { 2680*4882a593Smuzhiyun reg = <1>; 2681*4882a593Smuzhiyun }; 2682*4882a593Smuzhiyun port@2 { 2683*4882a593Smuzhiyun /* HDMI sound */ 2684*4882a593Smuzhiyun reg = <2>; 2685*4882a593Smuzhiyun }; 2686*4882a593Smuzhiyun }; 2687*4882a593Smuzhiyun }; 2688*4882a593Smuzhiyun 2689*4882a593Smuzhiyun du: display@feb00000 { 2690*4882a593Smuzhiyun compatible = "renesas,du-r8a774a1"; 2691*4882a593Smuzhiyun reg = <0 0xfeb00000 0 0x70000>; 2692*4882a593Smuzhiyun interrupts = <GIC_SPI 256 IRQ_TYPE_LEVEL_HIGH>, 2693*4882a593Smuzhiyun <GIC_SPI 268 IRQ_TYPE_LEVEL_HIGH>, 2694*4882a593Smuzhiyun <GIC_SPI 269 IRQ_TYPE_LEVEL_HIGH>; 2695*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 724>, <&cpg CPG_MOD 723>, 2696*4882a593Smuzhiyun <&cpg CPG_MOD 722>; 2697*4882a593Smuzhiyun clock-names = "du.0", "du.1", "du.2"; 2698*4882a593Smuzhiyun resets = <&cpg 724>, <&cpg 722>; 2699*4882a593Smuzhiyun reset-names = "du.0", "du.2"; 2700*4882a593Smuzhiyun status = "disabled"; 2701*4882a593Smuzhiyun 2702*4882a593Smuzhiyun renesas,vsps = <&vspd0 0>, <&vspd1 0>, <&vspd2 0>; 2703*4882a593Smuzhiyun 2704*4882a593Smuzhiyun ports { 2705*4882a593Smuzhiyun #address-cells = <1>; 2706*4882a593Smuzhiyun #size-cells = <0>; 2707*4882a593Smuzhiyun 2708*4882a593Smuzhiyun port@0 { 2709*4882a593Smuzhiyun reg = <0>; 2710*4882a593Smuzhiyun du_out_rgb: endpoint { 2711*4882a593Smuzhiyun }; 2712*4882a593Smuzhiyun }; 2713*4882a593Smuzhiyun port@1 { 2714*4882a593Smuzhiyun reg = <1>; 2715*4882a593Smuzhiyun du_out_hdmi0: endpoint { 2716*4882a593Smuzhiyun remote-endpoint = <&dw_hdmi0_in>; 2717*4882a593Smuzhiyun }; 2718*4882a593Smuzhiyun }; 2719*4882a593Smuzhiyun port@2 { 2720*4882a593Smuzhiyun reg = <2>; 2721*4882a593Smuzhiyun du_out_lvds0: endpoint { 2722*4882a593Smuzhiyun remote-endpoint = <&lvds0_in>; 2723*4882a593Smuzhiyun }; 2724*4882a593Smuzhiyun }; 2725*4882a593Smuzhiyun }; 2726*4882a593Smuzhiyun }; 2727*4882a593Smuzhiyun 2728*4882a593Smuzhiyun lvds0: lvds@feb90000 { 2729*4882a593Smuzhiyun compatible = "renesas,r8a774a1-lvds"; 2730*4882a593Smuzhiyun reg = <0 0xfeb90000 0 0x14>; 2731*4882a593Smuzhiyun clocks = <&cpg CPG_MOD 727>; 2732*4882a593Smuzhiyun power-domains = <&sysc R8A774A1_PD_ALWAYS_ON>; 2733*4882a593Smuzhiyun resets = <&cpg 727>; 2734*4882a593Smuzhiyun status = "disabled"; 2735*4882a593Smuzhiyun 2736*4882a593Smuzhiyun ports { 2737*4882a593Smuzhiyun #address-cells = <1>; 2738*4882a593Smuzhiyun #size-cells = <0>; 2739*4882a593Smuzhiyun 2740*4882a593Smuzhiyun port@0 { 2741*4882a593Smuzhiyun reg = <0>; 2742*4882a593Smuzhiyun lvds0_in: endpoint { 2743*4882a593Smuzhiyun remote-endpoint = <&du_out_lvds0>; 2744*4882a593Smuzhiyun }; 2745*4882a593Smuzhiyun }; 2746*4882a593Smuzhiyun port@1 { 2747*4882a593Smuzhiyun reg = <1>; 2748*4882a593Smuzhiyun lvds0_out: endpoint { 2749*4882a593Smuzhiyun }; 2750*4882a593Smuzhiyun }; 2751*4882a593Smuzhiyun }; 2752*4882a593Smuzhiyun }; 2753*4882a593Smuzhiyun 2754*4882a593Smuzhiyun prr: chipid@fff00044 { 2755*4882a593Smuzhiyun compatible = "renesas,prr"; 2756*4882a593Smuzhiyun reg = <0 0xfff00044 0 4>; 2757*4882a593Smuzhiyun }; 2758*4882a593Smuzhiyun }; 2759*4882a593Smuzhiyun 2760*4882a593Smuzhiyun thermal-zones { 2761*4882a593Smuzhiyun sensor_thermal1: sensor-thermal1 { 2762*4882a593Smuzhiyun polling-delay-passive = <250>; 2763*4882a593Smuzhiyun polling-delay = <1000>; 2764*4882a593Smuzhiyun thermal-sensors = <&tsc 0>; 2765*4882a593Smuzhiyun sustainable-power = <3874>; 2766*4882a593Smuzhiyun 2767*4882a593Smuzhiyun trips { 2768*4882a593Smuzhiyun sensor1_crit: sensor1-crit { 2769*4882a593Smuzhiyun temperature = <120000>; 2770*4882a593Smuzhiyun hysteresis = <1000>; 2771*4882a593Smuzhiyun type = "critical"; 2772*4882a593Smuzhiyun }; 2773*4882a593Smuzhiyun }; 2774*4882a593Smuzhiyun }; 2775*4882a593Smuzhiyun 2776*4882a593Smuzhiyun sensor_thermal2: sensor-thermal2 { 2777*4882a593Smuzhiyun polling-delay-passive = <250>; 2778*4882a593Smuzhiyun polling-delay = <1000>; 2779*4882a593Smuzhiyun thermal-sensors = <&tsc 1>; 2780*4882a593Smuzhiyun sustainable-power = <3874>; 2781*4882a593Smuzhiyun 2782*4882a593Smuzhiyun trips { 2783*4882a593Smuzhiyun sensor2_crit: sensor2-crit { 2784*4882a593Smuzhiyun temperature = <120000>; 2785*4882a593Smuzhiyun hysteresis = <1000>; 2786*4882a593Smuzhiyun type = "critical"; 2787*4882a593Smuzhiyun }; 2788*4882a593Smuzhiyun }; 2789*4882a593Smuzhiyun }; 2790*4882a593Smuzhiyun 2791*4882a593Smuzhiyun sensor_thermal3: sensor-thermal3 { 2792*4882a593Smuzhiyun polling-delay-passive = <250>; 2793*4882a593Smuzhiyun polling-delay = <1000>; 2794*4882a593Smuzhiyun thermal-sensors = <&tsc 2>; 2795*4882a593Smuzhiyun sustainable-power = <3874>; 2796*4882a593Smuzhiyun 2797*4882a593Smuzhiyun cooling-maps { 2798*4882a593Smuzhiyun map0 { 2799*4882a593Smuzhiyun trip = <&target>; 2800*4882a593Smuzhiyun cooling-device = <&a57_0 0 2>; 2801*4882a593Smuzhiyun contribution = <1024>; 2802*4882a593Smuzhiyun }; 2803*4882a593Smuzhiyun map1 { 2804*4882a593Smuzhiyun trip = <&target>; 2805*4882a593Smuzhiyun cooling-device = <&a53_0 0 2>; 2806*4882a593Smuzhiyun contribution = <1024>; 2807*4882a593Smuzhiyun }; 2808*4882a593Smuzhiyun }; 2809*4882a593Smuzhiyun trips { 2810*4882a593Smuzhiyun target: trip-point1 { 2811*4882a593Smuzhiyun temperature = <100000>; 2812*4882a593Smuzhiyun hysteresis = <1000>; 2813*4882a593Smuzhiyun type = "passive"; 2814*4882a593Smuzhiyun }; 2815*4882a593Smuzhiyun 2816*4882a593Smuzhiyun sensor3_crit: sensor3-crit { 2817*4882a593Smuzhiyun temperature = <120000>; 2818*4882a593Smuzhiyun hysteresis = <1000>; 2819*4882a593Smuzhiyun type = "critical"; 2820*4882a593Smuzhiyun }; 2821*4882a593Smuzhiyun }; 2822*4882a593Smuzhiyun }; 2823*4882a593Smuzhiyun }; 2824*4882a593Smuzhiyun 2825*4882a593Smuzhiyun timer { 2826*4882a593Smuzhiyun compatible = "arm,armv8-timer"; 2827*4882a593Smuzhiyun interrupts-extended = <&gic GIC_PPI 13 (GIC_CPU_MASK_SIMPLE(6) | IRQ_TYPE_LEVEL_LOW)>, 2828*4882a593Smuzhiyun <&gic GIC_PPI 14 (GIC_CPU_MASK_SIMPLE(6) | IRQ_TYPE_LEVEL_LOW)>, 2829*4882a593Smuzhiyun <&gic GIC_PPI 11 (GIC_CPU_MASK_SIMPLE(6) | IRQ_TYPE_LEVEL_LOW)>, 2830*4882a593Smuzhiyun <&gic GIC_PPI 10 (GIC_CPU_MASK_SIMPLE(6) | IRQ_TYPE_LEVEL_LOW)>; 2831*4882a593Smuzhiyun }; 2832*4882a593Smuzhiyun 2833*4882a593Smuzhiyun /* External USB clocks - can be overridden by the board */ 2834*4882a593Smuzhiyun usb3s0_clk: usb3s0 { 2835*4882a593Smuzhiyun compatible = "fixed-clock"; 2836*4882a593Smuzhiyun #clock-cells = <0>; 2837*4882a593Smuzhiyun clock-frequency = <0>; 2838*4882a593Smuzhiyun }; 2839*4882a593Smuzhiyun 2840*4882a593Smuzhiyun usb_extal_clk: usb_extal { 2841*4882a593Smuzhiyun compatible = "fixed-clock"; 2842*4882a593Smuzhiyun #clock-cells = <0>; 2843*4882a593Smuzhiyun clock-frequency = <0>; 2844*4882a593Smuzhiyun }; 2845*4882a593Smuzhiyun}; 2846