1*4882a593Smuzhiyun// SPDX-License-Identifier: (GPL-2.0-or-later OR BSD-2-Clause) 2*4882a593Smuzhiyun/* 3*4882a593Smuzhiyun * Realtek RTD16xx SoC family 4*4882a593Smuzhiyun * 5*4882a593Smuzhiyun * Copyright (c) 2019 Realtek Semiconductor Corp. 6*4882a593Smuzhiyun * Copyright (c) 2019 Andreas Färber 7*4882a593Smuzhiyun */ 8*4882a593Smuzhiyun 9*4882a593Smuzhiyun#include <dt-bindings/interrupt-controller/arm-gic.h> 10*4882a593Smuzhiyun#include <dt-bindings/interrupt-controller/irq.h> 11*4882a593Smuzhiyun 12*4882a593Smuzhiyun/ { 13*4882a593Smuzhiyun interrupt-parent = <&gic>; 14*4882a593Smuzhiyun #address-cells = <1>; 15*4882a593Smuzhiyun #size-cells = <1>; 16*4882a593Smuzhiyun 17*4882a593Smuzhiyun reserved-memory { 18*4882a593Smuzhiyun #address-cells = <1>; 19*4882a593Smuzhiyun #size-cells = <1>; 20*4882a593Smuzhiyun ranges; 21*4882a593Smuzhiyun 22*4882a593Smuzhiyun rpc_comm: rpc@2f000 { 23*4882a593Smuzhiyun reg = <0x2f000 0x1000>; 24*4882a593Smuzhiyun }; 25*4882a593Smuzhiyun 26*4882a593Smuzhiyun rpc_ringbuf: rpc@1ffe000 { 27*4882a593Smuzhiyun reg = <0x1ffe000 0x4000>; 28*4882a593Smuzhiyun }; 29*4882a593Smuzhiyun 30*4882a593Smuzhiyun tee: tee@10100000 { 31*4882a593Smuzhiyun reg = <0x10100000 0xf00000>; 32*4882a593Smuzhiyun no-map; 33*4882a593Smuzhiyun }; 34*4882a593Smuzhiyun }; 35*4882a593Smuzhiyun 36*4882a593Smuzhiyun cpus { 37*4882a593Smuzhiyun #address-cells = <1>; 38*4882a593Smuzhiyun #size-cells = <0>; 39*4882a593Smuzhiyun 40*4882a593Smuzhiyun cpu0: cpu@0 { 41*4882a593Smuzhiyun device_type = "cpu"; 42*4882a593Smuzhiyun compatible = "arm,cortex-a55"; 43*4882a593Smuzhiyun reg = <0x0>; 44*4882a593Smuzhiyun enable-method = "psci"; 45*4882a593Smuzhiyun next-level-cache = <&l2>; 46*4882a593Smuzhiyun }; 47*4882a593Smuzhiyun 48*4882a593Smuzhiyun cpu1: cpu@100 { 49*4882a593Smuzhiyun device_type = "cpu"; 50*4882a593Smuzhiyun compatible = "arm,cortex-a55"; 51*4882a593Smuzhiyun reg = <0x100>; 52*4882a593Smuzhiyun enable-method = "psci"; 53*4882a593Smuzhiyun next-level-cache = <&l3>; 54*4882a593Smuzhiyun }; 55*4882a593Smuzhiyun 56*4882a593Smuzhiyun cpu2: cpu@200 { 57*4882a593Smuzhiyun device_type = "cpu"; 58*4882a593Smuzhiyun compatible = "arm,cortex-a55"; 59*4882a593Smuzhiyun reg = <0x200>; 60*4882a593Smuzhiyun enable-method = "psci"; 61*4882a593Smuzhiyun next-level-cache = <&l3>; 62*4882a593Smuzhiyun }; 63*4882a593Smuzhiyun 64*4882a593Smuzhiyun cpu3: cpu@300 { 65*4882a593Smuzhiyun device_type = "cpu"; 66*4882a593Smuzhiyun compatible = "arm,cortex-a55"; 67*4882a593Smuzhiyun reg = <0x300>; 68*4882a593Smuzhiyun enable-method = "psci"; 69*4882a593Smuzhiyun next-level-cache = <&l3>; 70*4882a593Smuzhiyun }; 71*4882a593Smuzhiyun 72*4882a593Smuzhiyun cpu4: cpu@400 { 73*4882a593Smuzhiyun device_type = "cpu"; 74*4882a593Smuzhiyun compatible = "arm,cortex-a55"; 75*4882a593Smuzhiyun reg = <0x400>; 76*4882a593Smuzhiyun enable-method = "psci"; 77*4882a593Smuzhiyun next-level-cache = <&l3>; 78*4882a593Smuzhiyun }; 79*4882a593Smuzhiyun 80*4882a593Smuzhiyun cpu5: cpu@500 { 81*4882a593Smuzhiyun device_type = "cpu"; 82*4882a593Smuzhiyun compatible = "arm,cortex-a55"; 83*4882a593Smuzhiyun reg = <0x500>; 84*4882a593Smuzhiyun enable-method = "psci"; 85*4882a593Smuzhiyun next-level-cache = <&l3>; 86*4882a593Smuzhiyun }; 87*4882a593Smuzhiyun 88*4882a593Smuzhiyun l2: l2-cache { 89*4882a593Smuzhiyun compatible = "cache"; 90*4882a593Smuzhiyun next-level-cache = <&l3>; 91*4882a593Smuzhiyun 92*4882a593Smuzhiyun }; 93*4882a593Smuzhiyun 94*4882a593Smuzhiyun l3: l3-cache { 95*4882a593Smuzhiyun compatible = "cache"; 96*4882a593Smuzhiyun }; 97*4882a593Smuzhiyun }; 98*4882a593Smuzhiyun 99*4882a593Smuzhiyun timer { 100*4882a593Smuzhiyun compatible = "arm,armv8-timer"; 101*4882a593Smuzhiyun interrupts = <GIC_PPI 13 IRQ_TYPE_LEVEL_LOW>, 102*4882a593Smuzhiyun <GIC_PPI 14 IRQ_TYPE_LEVEL_LOW>, 103*4882a593Smuzhiyun <GIC_PPI 11 IRQ_TYPE_LEVEL_LOW>, 104*4882a593Smuzhiyun <GIC_PPI 10 IRQ_TYPE_LEVEL_LOW>; 105*4882a593Smuzhiyun }; 106*4882a593Smuzhiyun 107*4882a593Smuzhiyun arm_pmu: pmu { 108*4882a593Smuzhiyun compatible = "arm,armv8-pmuv3"; 109*4882a593Smuzhiyun interrupts = <GIC_PPI 7 IRQ_TYPE_LEVEL_LOW>; 110*4882a593Smuzhiyun interrupt-affinity = <&cpu0>, <&cpu1>, <&cpu2>, 111*4882a593Smuzhiyun <&cpu3>, <&cpu4>, <&cpu5>; 112*4882a593Smuzhiyun }; 113*4882a593Smuzhiyun 114*4882a593Smuzhiyun psci { 115*4882a593Smuzhiyun compatible = "arm,psci-1.0"; 116*4882a593Smuzhiyun method = "smc"; 117*4882a593Smuzhiyun }; 118*4882a593Smuzhiyun 119*4882a593Smuzhiyun osc27M: osc { 120*4882a593Smuzhiyun compatible = "fixed-clock"; 121*4882a593Smuzhiyun clock-frequency = <27000000>; 122*4882a593Smuzhiyun clock-output-names = "osc27M"; 123*4882a593Smuzhiyun #clock-cells = <0>; 124*4882a593Smuzhiyun }; 125*4882a593Smuzhiyun 126*4882a593Smuzhiyun soc { 127*4882a593Smuzhiyun compatible = "simple-bus"; 128*4882a593Smuzhiyun #address-cells = <1>; 129*4882a593Smuzhiyun #size-cells = <1>; 130*4882a593Smuzhiyun ranges = <0x00000000 0x00000000 0x0002e000>, /* boot ROM */ 131*4882a593Smuzhiyun <0x98000000 0x98000000 0x68000000>; 132*4882a593Smuzhiyun 133*4882a593Smuzhiyun rbus: bus@98000000 { 134*4882a593Smuzhiyun compatible = "simple-bus"; 135*4882a593Smuzhiyun reg = <0x98000000 0x200000>; 136*4882a593Smuzhiyun #address-cells = <1>; 137*4882a593Smuzhiyun #size-cells = <1>; 138*4882a593Smuzhiyun ranges = <0x0 0x98000000 0x200000>; 139*4882a593Smuzhiyun 140*4882a593Smuzhiyun crt: syscon@0 { 141*4882a593Smuzhiyun compatible = "syscon", "simple-mfd"; 142*4882a593Smuzhiyun reg = <0x0 0x1000>; 143*4882a593Smuzhiyun reg-io-width = <4>; 144*4882a593Smuzhiyun #address-cells = <1>; 145*4882a593Smuzhiyun #size-cells = <1>; 146*4882a593Smuzhiyun ranges = <0x0 0x0 0x1000>; 147*4882a593Smuzhiyun }; 148*4882a593Smuzhiyun 149*4882a593Smuzhiyun iso: syscon@7000 { 150*4882a593Smuzhiyun compatible = "syscon", "simple-mfd"; 151*4882a593Smuzhiyun reg = <0x7000 0x1000>; 152*4882a593Smuzhiyun reg-io-width = <4>; 153*4882a593Smuzhiyun #address-cells = <1>; 154*4882a593Smuzhiyun #size-cells = <1>; 155*4882a593Smuzhiyun ranges = <0x0 0x7000 0x1000>; 156*4882a593Smuzhiyun }; 157*4882a593Smuzhiyun 158*4882a593Smuzhiyun sb2: syscon@1a000 { 159*4882a593Smuzhiyun compatible = "syscon", "simple-mfd"; 160*4882a593Smuzhiyun reg = <0x1a000 0x1000>; 161*4882a593Smuzhiyun reg-io-width = <4>; 162*4882a593Smuzhiyun #address-cells = <1>; 163*4882a593Smuzhiyun #size-cells = <1>; 164*4882a593Smuzhiyun ranges = <0x0 0x1a000 0x1000>; 165*4882a593Smuzhiyun }; 166*4882a593Smuzhiyun 167*4882a593Smuzhiyun misc: syscon@1b000 { 168*4882a593Smuzhiyun compatible = "syscon", "simple-mfd"; 169*4882a593Smuzhiyun reg = <0x1b000 0x1000>; 170*4882a593Smuzhiyun reg-io-width = <4>; 171*4882a593Smuzhiyun #address-cells = <1>; 172*4882a593Smuzhiyun #size-cells = <1>; 173*4882a593Smuzhiyun ranges = <0x0 0x1b000 0x1000>; 174*4882a593Smuzhiyun }; 175*4882a593Smuzhiyun 176*4882a593Smuzhiyun scpu_wrapper: syscon@1d000 { 177*4882a593Smuzhiyun compatible = "syscon", "simple-mfd"; 178*4882a593Smuzhiyun reg = <0x1d000 0x1000>; 179*4882a593Smuzhiyun reg-io-width = <4>; 180*4882a593Smuzhiyun #address-cells = <1>; 181*4882a593Smuzhiyun #size-cells = <1>; 182*4882a593Smuzhiyun ranges = <0x0 0x1d000 0x1000>; 183*4882a593Smuzhiyun }; 184*4882a593Smuzhiyun }; 185*4882a593Smuzhiyun 186*4882a593Smuzhiyun gic: interrupt-controller@ff100000 { 187*4882a593Smuzhiyun compatible = "arm,gic-v3"; 188*4882a593Smuzhiyun reg = <0xff100000 0x10000>, 189*4882a593Smuzhiyun <0xff140000 0xc0000>; 190*4882a593Smuzhiyun interrupts = <GIC_PPI 9 IRQ_TYPE_LEVEL_HIGH>; 191*4882a593Smuzhiyun interrupt-controller; 192*4882a593Smuzhiyun #interrupt-cells = <3>; 193*4882a593Smuzhiyun }; 194*4882a593Smuzhiyun }; 195*4882a593Smuzhiyun}; 196*4882a593Smuzhiyun 197*4882a593Smuzhiyun&iso { 198*4882a593Smuzhiyun uart0: serial0@800 { 199*4882a593Smuzhiyun compatible = "snps,dw-apb-uart"; 200*4882a593Smuzhiyun reg = <0x800 0x400>; 201*4882a593Smuzhiyun reg-shift = <2>; 202*4882a593Smuzhiyun reg-io-width = <4>; 203*4882a593Smuzhiyun interrupts = <GIC_SPI 68 IRQ_TYPE_LEVEL_HIGH>; 204*4882a593Smuzhiyun clock-frequency = <27000000>; 205*4882a593Smuzhiyun status = "disabled"; 206*4882a593Smuzhiyun }; 207*4882a593Smuzhiyun}; 208*4882a593Smuzhiyun 209*4882a593Smuzhiyun&misc { 210*4882a593Smuzhiyun uart1: serial1@200 { 211*4882a593Smuzhiyun compatible = "snps,dw-apb-uart"; 212*4882a593Smuzhiyun reg = <0x200 0x400>; 213*4882a593Smuzhiyun reg-shift = <2>; 214*4882a593Smuzhiyun reg-io-width = <4>; 215*4882a593Smuzhiyun interrupts = <GIC_SPI 89 IRQ_TYPE_LEVEL_HIGH>; 216*4882a593Smuzhiyun clock-frequency = <432000000>; 217*4882a593Smuzhiyun status = "disabled"; 218*4882a593Smuzhiyun }; 219*4882a593Smuzhiyun 220*4882a593Smuzhiyun uart2: serial2@400 { 221*4882a593Smuzhiyun compatible = "snps,dw-apb-uart"; 222*4882a593Smuzhiyun reg = <0x400 0x400>; 223*4882a593Smuzhiyun reg-shift = <2>; 224*4882a593Smuzhiyun reg-io-width = <4>; 225*4882a593Smuzhiyun interrupts = <GIC_SPI 90 IRQ_TYPE_LEVEL_HIGH>; 226*4882a593Smuzhiyun clock-frequency = <432000000>; 227*4882a593Smuzhiyun status = "disabled"; 228*4882a593Smuzhiyun }; 229*4882a593Smuzhiyun}; 230