xref: /OK3568_Linux_fs/kernel/arch/arm64/boot/dts/realtek/rtd139x.dtsi (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun// SPDX-License-Identifier: (GPL-2.0-or-later OR BSD-2-Clause)
2*4882a593Smuzhiyun/*
3*4882a593Smuzhiyun * Realtek RTD1395 SoC family
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (c) 2019 Andreas Färber
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun/memreserve/	0x0000000000000000 0x000000000002f000;
9*4882a593Smuzhiyun/memreserve/	0x000000000002f000 0x00000000000d1000;
10*4882a593Smuzhiyun
11*4882a593Smuzhiyun#include <dt-bindings/interrupt-controller/arm-gic.h>
12*4882a593Smuzhiyun#include <dt-bindings/reset/realtek,rtd1295.h>
13*4882a593Smuzhiyun
14*4882a593Smuzhiyun/ {
15*4882a593Smuzhiyun	interrupt-parent = <&gic>;
16*4882a593Smuzhiyun	#address-cells = <1>;
17*4882a593Smuzhiyun	#size-cells = <1>;
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun	reserved-memory {
20*4882a593Smuzhiyun		#address-cells = <1>;
21*4882a593Smuzhiyun		#size-cells = <1>;
22*4882a593Smuzhiyun		ranges;
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun		rpc_comm: rpc@2f000 {
25*4882a593Smuzhiyun			reg = <0x2f000 0x1000>;
26*4882a593Smuzhiyun		};
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun		rpc_ringbuf: rpc@1ffe000 {
29*4882a593Smuzhiyun			reg = <0x1ffe000 0x4000>;
30*4882a593Smuzhiyun		};
31*4882a593Smuzhiyun
32*4882a593Smuzhiyun		tee: tee@10100000 {
33*4882a593Smuzhiyun			reg = <0x10100000 0xf00000>;
34*4882a593Smuzhiyun			no-map;
35*4882a593Smuzhiyun		};
36*4882a593Smuzhiyun	};
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun	arm_pmu: arm-pmu {
39*4882a593Smuzhiyun		compatible = "arm,cortex-a53-pmu";
40*4882a593Smuzhiyun		interrupts = <GIC_SPI 48 IRQ_TYPE_LEVEL_HIGH>;
41*4882a593Smuzhiyun	};
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun	osc27M: osc {
44*4882a593Smuzhiyun		compatible = "fixed-clock";
45*4882a593Smuzhiyun		clock-frequency = <27000000>;
46*4882a593Smuzhiyun		#clock-cells = <0>;
47*4882a593Smuzhiyun		clock-output-names = "osc27M";
48*4882a593Smuzhiyun	};
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun	soc {
51*4882a593Smuzhiyun		compatible = "simple-bus";
52*4882a593Smuzhiyun		#address-cells = <1>;
53*4882a593Smuzhiyun		#size-cells = <1>;
54*4882a593Smuzhiyun		ranges = <0x00000000 0x00000000 0x0001f000>, /* boot ROM */
55*4882a593Smuzhiyun			 <0x98000000 0x98000000 0x68000000>;
56*4882a593Smuzhiyun
57*4882a593Smuzhiyun		rbus: bus@98000000 {
58*4882a593Smuzhiyun			compatible = "simple-bus";
59*4882a593Smuzhiyun			reg = <0x98000000 0x200000>;
60*4882a593Smuzhiyun			#address-cells = <1>;
61*4882a593Smuzhiyun			#size-cells = <1>;
62*4882a593Smuzhiyun			ranges = <0x0 0x98000000 0x200000>;
63*4882a593Smuzhiyun
64*4882a593Smuzhiyun			crt: syscon@0 {
65*4882a593Smuzhiyun				compatible = "syscon", "simple-mfd";
66*4882a593Smuzhiyun				reg = <0x0 0x1000>;
67*4882a593Smuzhiyun				reg-io-width = <4>;
68*4882a593Smuzhiyun				#address-cells = <1>;
69*4882a593Smuzhiyun				#size-cells = <1>;
70*4882a593Smuzhiyun				ranges = <0x0 0x0 0x1000>;
71*4882a593Smuzhiyun			};
72*4882a593Smuzhiyun
73*4882a593Smuzhiyun			iso: syscon@7000 {
74*4882a593Smuzhiyun				compatible = "syscon", "simple-mfd";
75*4882a593Smuzhiyun				reg = <0x7000 0x1000>;
76*4882a593Smuzhiyun				reg-io-width = <4>;
77*4882a593Smuzhiyun				#address-cells = <1>;
78*4882a593Smuzhiyun				#size-cells = <1>;
79*4882a593Smuzhiyun				ranges = <0x0 0x7000 0x1000>;
80*4882a593Smuzhiyun			};
81*4882a593Smuzhiyun
82*4882a593Smuzhiyun			sb2: syscon@1a000 {
83*4882a593Smuzhiyun				compatible = "syscon", "simple-mfd";
84*4882a593Smuzhiyun				reg = <0x1a000 0x1000>;
85*4882a593Smuzhiyun				reg-io-width = <4>;
86*4882a593Smuzhiyun				#address-cells = <1>;
87*4882a593Smuzhiyun				#size-cells = <1>;
88*4882a593Smuzhiyun				ranges = <0x0 0x1a000 0x1000>;
89*4882a593Smuzhiyun			};
90*4882a593Smuzhiyun
91*4882a593Smuzhiyun			misc: syscon@1b000 {
92*4882a593Smuzhiyun				compatible = "syscon", "simple-mfd";
93*4882a593Smuzhiyun				reg = <0x1b000 0x1000>;
94*4882a593Smuzhiyun				reg-io-width = <4>;
95*4882a593Smuzhiyun				#address-cells = <1>;
96*4882a593Smuzhiyun				#size-cells = <1>;
97*4882a593Smuzhiyun				ranges = <0x0 0x1b000 0x1000>;
98*4882a593Smuzhiyun			};
99*4882a593Smuzhiyun
100*4882a593Smuzhiyun			scpu_wrapper: syscon@1d000 {
101*4882a593Smuzhiyun				compatible = "syscon", "simple-mfd";
102*4882a593Smuzhiyun				reg = <0x1d000 0x2000>;
103*4882a593Smuzhiyun				reg-io-width = <4>;
104*4882a593Smuzhiyun				#address-cells = <1>;
105*4882a593Smuzhiyun				#size-cells = <1>;
106*4882a593Smuzhiyun				ranges = <0x0 0x1d000 0x2000>;
107*4882a593Smuzhiyun			};
108*4882a593Smuzhiyun		};
109*4882a593Smuzhiyun
110*4882a593Smuzhiyun		gic: interrupt-controller@ff011000 {
111*4882a593Smuzhiyun			compatible = "arm,gic-400";
112*4882a593Smuzhiyun			reg = <0xff011000 0x1000>,
113*4882a593Smuzhiyun			      <0xff012000 0x2000>,
114*4882a593Smuzhiyun			      <0xff014000 0x2000>,
115*4882a593Smuzhiyun			      <0xff016000 0x2000>;
116*4882a593Smuzhiyun			interrupts = <GIC_PPI 9 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>;
117*4882a593Smuzhiyun			interrupt-controller;
118*4882a593Smuzhiyun			#interrupt-cells = <3>;
119*4882a593Smuzhiyun		};
120*4882a593Smuzhiyun	};
121*4882a593Smuzhiyun};
122*4882a593Smuzhiyun
123*4882a593Smuzhiyun&crt {
124*4882a593Smuzhiyun	reset1: reset-controller@0 {
125*4882a593Smuzhiyun		compatible = "snps,dw-low-reset";
126*4882a593Smuzhiyun		reg = <0x0 0x4>;
127*4882a593Smuzhiyun		#reset-cells = <1>;
128*4882a593Smuzhiyun	};
129*4882a593Smuzhiyun
130*4882a593Smuzhiyun	reset2: reset-controller@4 {
131*4882a593Smuzhiyun		compatible = "snps,dw-low-reset";
132*4882a593Smuzhiyun		reg = <0x4 0x4>;
133*4882a593Smuzhiyun		#reset-cells = <1>;
134*4882a593Smuzhiyun	};
135*4882a593Smuzhiyun
136*4882a593Smuzhiyun	reset3: reset-controller@8 {
137*4882a593Smuzhiyun		compatible = "snps,dw-low-reset";
138*4882a593Smuzhiyun		reg = <0x8 0x4>;
139*4882a593Smuzhiyun		#reset-cells = <1>;
140*4882a593Smuzhiyun	};
141*4882a593Smuzhiyun
142*4882a593Smuzhiyun	reset4: reset-controller@50 {
143*4882a593Smuzhiyun		compatible = "snps,dw-low-reset";
144*4882a593Smuzhiyun		reg = <0x50 0x4>;
145*4882a593Smuzhiyun		#reset-cells = <1>;
146*4882a593Smuzhiyun	};
147*4882a593Smuzhiyun};
148*4882a593Smuzhiyun
149*4882a593Smuzhiyun&iso {
150*4882a593Smuzhiyun	iso_reset: reset-controller@88 {
151*4882a593Smuzhiyun		compatible = "snps,dw-low-reset";
152*4882a593Smuzhiyun		reg = <0x88 0x4>;
153*4882a593Smuzhiyun		#reset-cells = <1>;
154*4882a593Smuzhiyun	};
155*4882a593Smuzhiyun
156*4882a593Smuzhiyun	wdt: watchdog@680 {
157*4882a593Smuzhiyun		compatible = "realtek,rtd1295-watchdog";
158*4882a593Smuzhiyun		reg = <0x680 0x100>;
159*4882a593Smuzhiyun		clocks = <&osc27M>;
160*4882a593Smuzhiyun	};
161*4882a593Smuzhiyun
162*4882a593Smuzhiyun	uart0: serial@800 {
163*4882a593Smuzhiyun		compatible = "snps,dw-apb-uart";
164*4882a593Smuzhiyun		reg = <0x800 0x400>;
165*4882a593Smuzhiyun		reg-shift = <2>;
166*4882a593Smuzhiyun		reg-io-width = <4>;
167*4882a593Smuzhiyun		clock-frequency = <27000000>;
168*4882a593Smuzhiyun		resets = <&iso_reset RTD1295_ISO_RSTN_UR0>;
169*4882a593Smuzhiyun		status = "disabled";
170*4882a593Smuzhiyun	};
171*4882a593Smuzhiyun};
172*4882a593Smuzhiyun
173*4882a593Smuzhiyun&misc {
174*4882a593Smuzhiyun	uart1: serial@200 {
175*4882a593Smuzhiyun		compatible = "snps,dw-apb-uart";
176*4882a593Smuzhiyun		reg = <0x200 0x100>;
177*4882a593Smuzhiyun		reg-shift = <2>;
178*4882a593Smuzhiyun		reg-io-width = <4>;
179*4882a593Smuzhiyun		clock-frequency = <432000000>;
180*4882a593Smuzhiyun		resets = <&reset2 RTD1295_RSTN_UR1>;
181*4882a593Smuzhiyun		status = "disabled";
182*4882a593Smuzhiyun	};
183*4882a593Smuzhiyun
184*4882a593Smuzhiyun	uart2: serial@400 {
185*4882a593Smuzhiyun		compatible = "snps,dw-apb-uart";
186*4882a593Smuzhiyun		reg = <0x400 0x100>;
187*4882a593Smuzhiyun		reg-shift = <2>;
188*4882a593Smuzhiyun		reg-io-width = <4>;
189*4882a593Smuzhiyun		clock-frequency = <432000000>;
190*4882a593Smuzhiyun		resets = <&reset2 RTD1295_RSTN_UR2>;
191*4882a593Smuzhiyun		status = "disabled";
192*4882a593Smuzhiyun	};
193*4882a593Smuzhiyun};
194