xref: /OK3568_Linux_fs/kernel/arch/arm64/boot/dts/realtek/rtd129x.dtsi (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun// SPDX-License-Identifier: (GPL-2.0-or-later OR BSD-2-Clause)
2*4882a593Smuzhiyun/*
3*4882a593Smuzhiyun * Realtek RTD1293/RTD1295/RTD1296 SoC
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (c) 2016-2019 Andreas Färber
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun/memreserve/	0x0000000000000000 0x000000000001f000;
9*4882a593Smuzhiyun/memreserve/	0x000000000001f000 0x00000000000e1000;
10*4882a593Smuzhiyun/memreserve/	0x0000000001b00000 0x00000000004be000;
11*4882a593Smuzhiyun
12*4882a593Smuzhiyun#include <dt-bindings/interrupt-controller/arm-gic.h>
13*4882a593Smuzhiyun#include <dt-bindings/reset/realtek,rtd1295.h>
14*4882a593Smuzhiyun
15*4882a593Smuzhiyun/ {
16*4882a593Smuzhiyun	interrupt-parent = <&gic>;
17*4882a593Smuzhiyun	#address-cells = <1>;
18*4882a593Smuzhiyun	#size-cells = <1>;
19*4882a593Smuzhiyun
20*4882a593Smuzhiyun	reserved-memory {
21*4882a593Smuzhiyun		#address-cells = <1>;
22*4882a593Smuzhiyun		#size-cells = <1>;
23*4882a593Smuzhiyun		ranges;
24*4882a593Smuzhiyun
25*4882a593Smuzhiyun		rpc_comm: rpc@1f000 {
26*4882a593Smuzhiyun			reg = <0x1f000 0x1000>;
27*4882a593Smuzhiyun		};
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun		rpc_ringbuf: rpc@1ffe000 {
30*4882a593Smuzhiyun			reg = <0x1ffe000 0x4000>;
31*4882a593Smuzhiyun		};
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun		tee: tee@10100000 {
34*4882a593Smuzhiyun			reg = <0x10100000 0xf00000>;
35*4882a593Smuzhiyun			no-map;
36*4882a593Smuzhiyun		};
37*4882a593Smuzhiyun	};
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun	arm_pmu: arm-pmu {
40*4882a593Smuzhiyun		compatible = "arm,cortex-a53-pmu";
41*4882a593Smuzhiyun		interrupts = <GIC_SPI 48 IRQ_TYPE_LEVEL_HIGH>;
42*4882a593Smuzhiyun	};
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun	osc27M: osc {
45*4882a593Smuzhiyun		compatible = "fixed-clock";
46*4882a593Smuzhiyun		clock-frequency = <27000000>;
47*4882a593Smuzhiyun		#clock-cells = <0>;
48*4882a593Smuzhiyun		clock-output-names = "osc27M";
49*4882a593Smuzhiyun	};
50*4882a593Smuzhiyun
51*4882a593Smuzhiyun	soc {
52*4882a593Smuzhiyun		compatible = "simple-bus";
53*4882a593Smuzhiyun		#address-cells = <1>;
54*4882a593Smuzhiyun		#size-cells = <1>;
55*4882a593Smuzhiyun		ranges = <0x00000000 0x00000000 0x0001f000>, /* boot ROM */
56*4882a593Smuzhiyun			 /* Exclude up to 2 GiB of RAM */
57*4882a593Smuzhiyun			 <0x80000000 0x80000000 0x80000000>;
58*4882a593Smuzhiyun
59*4882a593Smuzhiyun		rbus: bus@98000000 {
60*4882a593Smuzhiyun			compatible = "simple-bus";
61*4882a593Smuzhiyun			reg = <0x98000000 0x200000>;
62*4882a593Smuzhiyun			#address-cells = <1>;
63*4882a593Smuzhiyun			#size-cells = <1>;
64*4882a593Smuzhiyun			ranges = <0x0 0x98000000 0x200000>;
65*4882a593Smuzhiyun
66*4882a593Smuzhiyun			crt: syscon@0 {
67*4882a593Smuzhiyun				compatible = "syscon", "simple-mfd";
68*4882a593Smuzhiyun				reg = <0x0 0x1800>;
69*4882a593Smuzhiyun				reg-io-width = <4>;
70*4882a593Smuzhiyun				#address-cells = <1>;
71*4882a593Smuzhiyun				#size-cells = <1>;
72*4882a593Smuzhiyun				ranges = <0x0 0x0 0x1800>;
73*4882a593Smuzhiyun			};
74*4882a593Smuzhiyun
75*4882a593Smuzhiyun			iso: syscon@7000 {
76*4882a593Smuzhiyun				compatible = "syscon", "simple-mfd";
77*4882a593Smuzhiyun				reg = <0x7000 0x1000>;
78*4882a593Smuzhiyun				reg-io-width = <4>;
79*4882a593Smuzhiyun				#address-cells = <1>;
80*4882a593Smuzhiyun				#size-cells = <1>;
81*4882a593Smuzhiyun				ranges = <0x0 0x7000 0x1000>;
82*4882a593Smuzhiyun			};
83*4882a593Smuzhiyun
84*4882a593Smuzhiyun			sb2: syscon@1a000 {
85*4882a593Smuzhiyun				compatible = "syscon", "simple-mfd";
86*4882a593Smuzhiyun				reg = <0x1a000 0x1000>;
87*4882a593Smuzhiyun				reg-io-width = <4>;
88*4882a593Smuzhiyun				#address-cells = <1>;
89*4882a593Smuzhiyun				#size-cells = <1>;
90*4882a593Smuzhiyun				ranges = <0x0 0x1a000 0x1000>;
91*4882a593Smuzhiyun			};
92*4882a593Smuzhiyun
93*4882a593Smuzhiyun			misc: syscon@1b000 {
94*4882a593Smuzhiyun				compatible = "syscon", "simple-mfd";
95*4882a593Smuzhiyun				reg = <0x1b000 0x1000>;
96*4882a593Smuzhiyun				reg-io-width = <4>;
97*4882a593Smuzhiyun				#address-cells = <1>;
98*4882a593Smuzhiyun				#size-cells = <1>;
99*4882a593Smuzhiyun				ranges = <0x0 0x1b000 0x1000>;
100*4882a593Smuzhiyun			};
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun			scpu_wrapper: syscon@1d000 {
103*4882a593Smuzhiyun				compatible = "syscon", "simple-mfd";
104*4882a593Smuzhiyun				reg = <0x1d000 0x2000>;
105*4882a593Smuzhiyun				reg-io-width = <4>;
106*4882a593Smuzhiyun				#address-cells = <1>;
107*4882a593Smuzhiyun				#size-cells = <1>;
108*4882a593Smuzhiyun				ranges = <0x0 0x1d000 0x2000>;
109*4882a593Smuzhiyun			};
110*4882a593Smuzhiyun		};
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun		gic: interrupt-controller@ff011000 {
113*4882a593Smuzhiyun			compatible = "arm,gic-400";
114*4882a593Smuzhiyun			reg = <0xff011000 0x1000>,
115*4882a593Smuzhiyun			      <0xff012000 0x2000>,
116*4882a593Smuzhiyun			      <0xff014000 0x2000>,
117*4882a593Smuzhiyun			      <0xff016000 0x2000>;
118*4882a593Smuzhiyun			interrupts = <GIC_PPI 9 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>;
119*4882a593Smuzhiyun			interrupt-controller;
120*4882a593Smuzhiyun			#interrupt-cells = <3>;
121*4882a593Smuzhiyun		};
122*4882a593Smuzhiyun	};
123*4882a593Smuzhiyun};
124*4882a593Smuzhiyun
125*4882a593Smuzhiyun&crt {
126*4882a593Smuzhiyun	reset1: reset-controller@0 {
127*4882a593Smuzhiyun		compatible = "snps,dw-low-reset";
128*4882a593Smuzhiyun		reg = <0x0 0x4>;
129*4882a593Smuzhiyun		#reset-cells = <1>;
130*4882a593Smuzhiyun	};
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun	reset2: reset-controller@4 {
133*4882a593Smuzhiyun		compatible = "snps,dw-low-reset";
134*4882a593Smuzhiyun		reg = <0x4 0x4>;
135*4882a593Smuzhiyun		#reset-cells = <1>;
136*4882a593Smuzhiyun	};
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun	reset3: reset-controller@8 {
139*4882a593Smuzhiyun		compatible = "snps,dw-low-reset";
140*4882a593Smuzhiyun		reg = <0x8 0x4>;
141*4882a593Smuzhiyun		#reset-cells = <1>;
142*4882a593Smuzhiyun	};
143*4882a593Smuzhiyun
144*4882a593Smuzhiyun	reset4: reset-controller@50 {
145*4882a593Smuzhiyun		compatible = "snps,dw-low-reset";
146*4882a593Smuzhiyun		reg = <0x50 0x4>;
147*4882a593Smuzhiyun		#reset-cells = <1>;
148*4882a593Smuzhiyun	};
149*4882a593Smuzhiyun};
150*4882a593Smuzhiyun
151*4882a593Smuzhiyun&iso {
152*4882a593Smuzhiyun	iso_reset: reset-controller@88 {
153*4882a593Smuzhiyun		compatible = "snps,dw-low-reset";
154*4882a593Smuzhiyun		reg = <0x88 0x4>;
155*4882a593Smuzhiyun		#reset-cells = <1>;
156*4882a593Smuzhiyun	};
157*4882a593Smuzhiyun
158*4882a593Smuzhiyun	wdt: watchdog@680 {
159*4882a593Smuzhiyun		compatible = "realtek,rtd1295-watchdog";
160*4882a593Smuzhiyun		reg = <0x680 0x100>;
161*4882a593Smuzhiyun		clocks = <&osc27M>;
162*4882a593Smuzhiyun	};
163*4882a593Smuzhiyun
164*4882a593Smuzhiyun	uart0: serial@800 {
165*4882a593Smuzhiyun		compatible = "snps,dw-apb-uart";
166*4882a593Smuzhiyun		reg = <0x800 0x400>;
167*4882a593Smuzhiyun		reg-shift = <2>;
168*4882a593Smuzhiyun		reg-io-width = <4>;
169*4882a593Smuzhiyun		clock-frequency = <27000000>;
170*4882a593Smuzhiyun		resets = <&iso_reset RTD1295_ISO_RSTN_UR0>;
171*4882a593Smuzhiyun		status = "disabled";
172*4882a593Smuzhiyun	};
173*4882a593Smuzhiyun};
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun&misc {
176*4882a593Smuzhiyun	uart1: serial@200 {
177*4882a593Smuzhiyun		compatible = "snps,dw-apb-uart";
178*4882a593Smuzhiyun		reg = <0x200 0x100>;
179*4882a593Smuzhiyun		reg-shift = <2>;
180*4882a593Smuzhiyun		reg-io-width = <4>;
181*4882a593Smuzhiyun		clock-frequency = <432000000>;
182*4882a593Smuzhiyun		resets = <&reset2 RTD1295_RSTN_UR1>;
183*4882a593Smuzhiyun		status = "disabled";
184*4882a593Smuzhiyun	};
185*4882a593Smuzhiyun
186*4882a593Smuzhiyun	uart2: serial@400 {
187*4882a593Smuzhiyun		compatible = "snps,dw-apb-uart";
188*4882a593Smuzhiyun		reg = <0x400 0x100>;
189*4882a593Smuzhiyun		reg-shift = <2>;
190*4882a593Smuzhiyun		reg-io-width = <4>;
191*4882a593Smuzhiyun		clock-frequency = <432000000>;
192*4882a593Smuzhiyun		resets = <&reset2 RTD1295_RSTN_UR2>;
193*4882a593Smuzhiyun		status = "disabled";
194*4882a593Smuzhiyun	};
195*4882a593Smuzhiyun};
196