xref: /OK3568_Linux_fs/kernel/arch/arm64/boot/dts/qcom/msm8916.dtsi (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun// SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun/*
3*4882a593Smuzhiyun * Copyright (c) 2013-2015, The Linux Foundation. All rights reserved.
4*4882a593Smuzhiyun */
5*4882a593Smuzhiyun
6*4882a593Smuzhiyun#include <dt-bindings/arm/coresight-cti-dt.h>
7*4882a593Smuzhiyun#include <dt-bindings/clock/qcom,gcc-msm8916.h>
8*4882a593Smuzhiyun#include <dt-bindings/clock/qcom,rpmcc.h>
9*4882a593Smuzhiyun#include <dt-bindings/interconnect/qcom,msm8916.h>
10*4882a593Smuzhiyun#include <dt-bindings/interrupt-controller/arm-gic.h>
11*4882a593Smuzhiyun#include <dt-bindings/reset/qcom,gcc-msm8916.h>
12*4882a593Smuzhiyun#include <dt-bindings/thermal/thermal.h>
13*4882a593Smuzhiyun
14*4882a593Smuzhiyun/ {
15*4882a593Smuzhiyun	interrupt-parent = <&intc>;
16*4882a593Smuzhiyun
17*4882a593Smuzhiyun	#address-cells = <2>;
18*4882a593Smuzhiyun	#size-cells = <2>;
19*4882a593Smuzhiyun
20*4882a593Smuzhiyun	aliases {
21*4882a593Smuzhiyun		mmc0 = &sdhc_1; /* SDC1 eMMC slot */
22*4882a593Smuzhiyun		mmc1 = &sdhc_2; /* SDC2 SD card slot */
23*4882a593Smuzhiyun	};
24*4882a593Smuzhiyun
25*4882a593Smuzhiyun	chosen { };
26*4882a593Smuzhiyun
27*4882a593Smuzhiyun	memory {
28*4882a593Smuzhiyun		device_type = "memory";
29*4882a593Smuzhiyun		/* We expect the bootloader to fill in the reg */
30*4882a593Smuzhiyun		reg = <0 0 0 0>;
31*4882a593Smuzhiyun	};
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun	reserved-memory {
34*4882a593Smuzhiyun		#address-cells = <2>;
35*4882a593Smuzhiyun		#size-cells = <2>;
36*4882a593Smuzhiyun		ranges;
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun		tz-apps@86000000 {
39*4882a593Smuzhiyun			reg = <0x0 0x86000000 0x0 0x300000>;
40*4882a593Smuzhiyun			no-map;
41*4882a593Smuzhiyun		};
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun		smem_mem: smem_region@86300000 {
44*4882a593Smuzhiyun			reg = <0x0 0x86300000 0x0 0x100000>;
45*4882a593Smuzhiyun			no-map;
46*4882a593Smuzhiyun		};
47*4882a593Smuzhiyun
48*4882a593Smuzhiyun		hypervisor@86400000 {
49*4882a593Smuzhiyun			reg = <0x0 0x86400000 0x0 0x100000>;
50*4882a593Smuzhiyun			no-map;
51*4882a593Smuzhiyun		};
52*4882a593Smuzhiyun
53*4882a593Smuzhiyun		tz@86500000 {
54*4882a593Smuzhiyun			reg = <0x0 0x86500000 0x0 0x180000>;
55*4882a593Smuzhiyun			no-map;
56*4882a593Smuzhiyun		};
57*4882a593Smuzhiyun
58*4882a593Smuzhiyun		reserved@86680000 {
59*4882a593Smuzhiyun			reg = <0x0 0x86680000 0x0 0x80000>;
60*4882a593Smuzhiyun			no-map;
61*4882a593Smuzhiyun		};
62*4882a593Smuzhiyun
63*4882a593Smuzhiyun		rmtfs@86700000 {
64*4882a593Smuzhiyun			compatible = "qcom,rmtfs-mem";
65*4882a593Smuzhiyun			reg = <0x0 0x86700000 0x0 0xe0000>;
66*4882a593Smuzhiyun			no-map;
67*4882a593Smuzhiyun
68*4882a593Smuzhiyun			qcom,client-id = <1>;
69*4882a593Smuzhiyun		};
70*4882a593Smuzhiyun
71*4882a593Smuzhiyun		rfsa@867e0000 {
72*4882a593Smuzhiyun			reg = <0x0 0x867e0000 0x0 0x20000>;
73*4882a593Smuzhiyun			no-map;
74*4882a593Smuzhiyun		};
75*4882a593Smuzhiyun
76*4882a593Smuzhiyun		mpss_mem: mpss@86800000 {
77*4882a593Smuzhiyun			reg = <0x0 0x86800000 0x0 0x2b00000>;
78*4882a593Smuzhiyun			no-map;
79*4882a593Smuzhiyun		};
80*4882a593Smuzhiyun
81*4882a593Smuzhiyun		wcnss_mem: wcnss@89300000 {
82*4882a593Smuzhiyun			reg = <0x0 0x89300000 0x0 0x600000>;
83*4882a593Smuzhiyun			no-map;
84*4882a593Smuzhiyun		};
85*4882a593Smuzhiyun
86*4882a593Smuzhiyun		venus_mem: venus@89900000 {
87*4882a593Smuzhiyun			reg = <0x0 0x89900000 0x0 0x600000>;
88*4882a593Smuzhiyun			no-map;
89*4882a593Smuzhiyun		};
90*4882a593Smuzhiyun
91*4882a593Smuzhiyun		mba_mem: mba@8ea00000 {
92*4882a593Smuzhiyun			no-map;
93*4882a593Smuzhiyun			reg = <0 0x8ea00000 0 0x100000>;
94*4882a593Smuzhiyun		};
95*4882a593Smuzhiyun	};
96*4882a593Smuzhiyun
97*4882a593Smuzhiyun	clocks {
98*4882a593Smuzhiyun		xo_board: xo-board {
99*4882a593Smuzhiyun			compatible = "fixed-clock";
100*4882a593Smuzhiyun			#clock-cells = <0>;
101*4882a593Smuzhiyun			clock-frequency = <19200000>;
102*4882a593Smuzhiyun		};
103*4882a593Smuzhiyun
104*4882a593Smuzhiyun		sleep_clk: sleep-clk {
105*4882a593Smuzhiyun			compatible = "fixed-clock";
106*4882a593Smuzhiyun			#clock-cells = <0>;
107*4882a593Smuzhiyun			clock-frequency = <32768>;
108*4882a593Smuzhiyun		};
109*4882a593Smuzhiyun	};
110*4882a593Smuzhiyun
111*4882a593Smuzhiyun	cpus {
112*4882a593Smuzhiyun		#address-cells = <1>;
113*4882a593Smuzhiyun		#size-cells = <0>;
114*4882a593Smuzhiyun
115*4882a593Smuzhiyun		CPU0: cpu@0 {
116*4882a593Smuzhiyun			device_type = "cpu";
117*4882a593Smuzhiyun			compatible = "arm,cortex-a53";
118*4882a593Smuzhiyun			reg = <0x0>;
119*4882a593Smuzhiyun			next-level-cache = <&L2_0>;
120*4882a593Smuzhiyun			enable-method = "psci";
121*4882a593Smuzhiyun			clocks = <&apcs>;
122*4882a593Smuzhiyun			operating-points-v2 = <&cpu_opp_table>;
123*4882a593Smuzhiyun			#cooling-cells = <2>;
124*4882a593Smuzhiyun			power-domains = <&CPU_PD0>;
125*4882a593Smuzhiyun			power-domain-names = "psci";
126*4882a593Smuzhiyun		};
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun		CPU1: cpu@1 {
129*4882a593Smuzhiyun			device_type = "cpu";
130*4882a593Smuzhiyun			compatible = "arm,cortex-a53";
131*4882a593Smuzhiyun			reg = <0x1>;
132*4882a593Smuzhiyun			next-level-cache = <&L2_0>;
133*4882a593Smuzhiyun			enable-method = "psci";
134*4882a593Smuzhiyun			clocks = <&apcs>;
135*4882a593Smuzhiyun			operating-points-v2 = <&cpu_opp_table>;
136*4882a593Smuzhiyun			#cooling-cells = <2>;
137*4882a593Smuzhiyun			power-domains = <&CPU_PD1>;
138*4882a593Smuzhiyun			power-domain-names = "psci";
139*4882a593Smuzhiyun		};
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun		CPU2: cpu@2 {
142*4882a593Smuzhiyun			device_type = "cpu";
143*4882a593Smuzhiyun			compatible = "arm,cortex-a53";
144*4882a593Smuzhiyun			reg = <0x2>;
145*4882a593Smuzhiyun			next-level-cache = <&L2_0>;
146*4882a593Smuzhiyun			enable-method = "psci";
147*4882a593Smuzhiyun			clocks = <&apcs>;
148*4882a593Smuzhiyun			operating-points-v2 = <&cpu_opp_table>;
149*4882a593Smuzhiyun			#cooling-cells = <2>;
150*4882a593Smuzhiyun			power-domains = <&CPU_PD2>;
151*4882a593Smuzhiyun			power-domain-names = "psci";
152*4882a593Smuzhiyun		};
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun		CPU3: cpu@3 {
155*4882a593Smuzhiyun			device_type = "cpu";
156*4882a593Smuzhiyun			compatible = "arm,cortex-a53";
157*4882a593Smuzhiyun			reg = <0x3>;
158*4882a593Smuzhiyun			next-level-cache = <&L2_0>;
159*4882a593Smuzhiyun			enable-method = "psci";
160*4882a593Smuzhiyun			clocks = <&apcs>;
161*4882a593Smuzhiyun			operating-points-v2 = <&cpu_opp_table>;
162*4882a593Smuzhiyun			#cooling-cells = <2>;
163*4882a593Smuzhiyun			power-domains = <&CPU_PD3>;
164*4882a593Smuzhiyun			power-domain-names = "psci";
165*4882a593Smuzhiyun		};
166*4882a593Smuzhiyun
167*4882a593Smuzhiyun		L2_0: l2-cache {
168*4882a593Smuzhiyun			compatible = "cache";
169*4882a593Smuzhiyun			cache-level = <2>;
170*4882a593Smuzhiyun		};
171*4882a593Smuzhiyun
172*4882a593Smuzhiyun		idle-states {
173*4882a593Smuzhiyun			entry-method = "psci";
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun			CPU_SLEEP_0: cpu-sleep-0 {
176*4882a593Smuzhiyun				compatible = "arm,idle-state";
177*4882a593Smuzhiyun				idle-state-name = "standalone-power-collapse";
178*4882a593Smuzhiyun				arm,psci-suspend-param = <0x40000002>;
179*4882a593Smuzhiyun				entry-latency-us = <130>;
180*4882a593Smuzhiyun				exit-latency-us = <150>;
181*4882a593Smuzhiyun				min-residency-us = <2000>;
182*4882a593Smuzhiyun				local-timer-stop;
183*4882a593Smuzhiyun			};
184*4882a593Smuzhiyun		};
185*4882a593Smuzhiyun
186*4882a593Smuzhiyun		domain-idle-states {
187*4882a593Smuzhiyun
188*4882a593Smuzhiyun			CLUSTER_RET: cluster-retention {
189*4882a593Smuzhiyun				compatible = "domain-idle-state";
190*4882a593Smuzhiyun				arm,psci-suspend-param = <0x41000012>;
191*4882a593Smuzhiyun				entry-latency-us = <500>;
192*4882a593Smuzhiyun				exit-latency-us = <500>;
193*4882a593Smuzhiyun				min-residency-us = <2000>;
194*4882a593Smuzhiyun			};
195*4882a593Smuzhiyun
196*4882a593Smuzhiyun			CLUSTER_PWRDN: cluster-gdhs {
197*4882a593Smuzhiyun				compatible = "domain-idle-state";
198*4882a593Smuzhiyun				arm,psci-suspend-param = <0x41000032>;
199*4882a593Smuzhiyun				entry-latency-us = <2000>;
200*4882a593Smuzhiyun				exit-latency-us = <2000>;
201*4882a593Smuzhiyun				min-residency-us = <6000>;
202*4882a593Smuzhiyun			};
203*4882a593Smuzhiyun		};
204*4882a593Smuzhiyun	};
205*4882a593Smuzhiyun
206*4882a593Smuzhiyun	cpu_opp_table: cpu-opp-table {
207*4882a593Smuzhiyun		compatible = "operating-points-v2";
208*4882a593Smuzhiyun		opp-shared;
209*4882a593Smuzhiyun
210*4882a593Smuzhiyun		opp-200000000 {
211*4882a593Smuzhiyun			opp-hz = /bits/ 64 <200000000>;
212*4882a593Smuzhiyun		};
213*4882a593Smuzhiyun		opp-400000000 {
214*4882a593Smuzhiyun			opp-hz = /bits/ 64 <400000000>;
215*4882a593Smuzhiyun		};
216*4882a593Smuzhiyun		opp-800000000 {
217*4882a593Smuzhiyun			opp-hz = /bits/ 64 <800000000>;
218*4882a593Smuzhiyun		};
219*4882a593Smuzhiyun		opp-998400000 {
220*4882a593Smuzhiyun			opp-hz = /bits/ 64 <998400000>;
221*4882a593Smuzhiyun		};
222*4882a593Smuzhiyun	};
223*4882a593Smuzhiyun
224*4882a593Smuzhiyun	firmware {
225*4882a593Smuzhiyun		scm: scm {
226*4882a593Smuzhiyun			compatible = "qcom,scm-msm8916", "qcom,scm";
227*4882a593Smuzhiyun			clocks = <&gcc GCC_CRYPTO_CLK>,
228*4882a593Smuzhiyun				 <&gcc GCC_CRYPTO_AXI_CLK>,
229*4882a593Smuzhiyun				 <&gcc GCC_CRYPTO_AHB_CLK>;
230*4882a593Smuzhiyun			clock-names = "core", "bus", "iface";
231*4882a593Smuzhiyun			#reset-cells = <1>;
232*4882a593Smuzhiyun
233*4882a593Smuzhiyun			qcom,dload-mode = <&tcsr 0x6100>;
234*4882a593Smuzhiyun		};
235*4882a593Smuzhiyun	};
236*4882a593Smuzhiyun
237*4882a593Smuzhiyun	pmu {
238*4882a593Smuzhiyun		compatible = "arm,cortex-a53-pmu";
239*4882a593Smuzhiyun		interrupts = <GIC_PPI 7 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>;
240*4882a593Smuzhiyun	};
241*4882a593Smuzhiyun
242*4882a593Smuzhiyun	psci {
243*4882a593Smuzhiyun		compatible = "arm,psci-1.0";
244*4882a593Smuzhiyun		method = "smc";
245*4882a593Smuzhiyun
246*4882a593Smuzhiyun		CPU_PD0: power-domain-cpu0 {
247*4882a593Smuzhiyun			#power-domain-cells = <0>;
248*4882a593Smuzhiyun			power-domains = <&CLUSTER_PD>;
249*4882a593Smuzhiyun			domain-idle-states = <&CPU_SLEEP_0>;
250*4882a593Smuzhiyun		};
251*4882a593Smuzhiyun
252*4882a593Smuzhiyun		CPU_PD1: power-domain-cpu1 {
253*4882a593Smuzhiyun			#power-domain-cells = <0>;
254*4882a593Smuzhiyun			power-domains = <&CLUSTER_PD>;
255*4882a593Smuzhiyun			domain-idle-states = <&CPU_SLEEP_0>;
256*4882a593Smuzhiyun		};
257*4882a593Smuzhiyun
258*4882a593Smuzhiyun		CPU_PD2: power-domain-cpu2 {
259*4882a593Smuzhiyun			#power-domain-cells = <0>;
260*4882a593Smuzhiyun			power-domains = <&CLUSTER_PD>;
261*4882a593Smuzhiyun			domain-idle-states = <&CPU_SLEEP_0>;
262*4882a593Smuzhiyun		};
263*4882a593Smuzhiyun
264*4882a593Smuzhiyun		CPU_PD3: power-domain-cpu3 {
265*4882a593Smuzhiyun			#power-domain-cells = <0>;
266*4882a593Smuzhiyun			power-domains = <&CLUSTER_PD>;
267*4882a593Smuzhiyun			domain-idle-states = <&CPU_SLEEP_0>;
268*4882a593Smuzhiyun		};
269*4882a593Smuzhiyun
270*4882a593Smuzhiyun		CLUSTER_PD: power-domain-cluster {
271*4882a593Smuzhiyun			#power-domain-cells = <0>;
272*4882a593Smuzhiyun			domain-idle-states = <&CLUSTER_RET>, <&CLUSTER_PWRDN>;
273*4882a593Smuzhiyun		};
274*4882a593Smuzhiyun	};
275*4882a593Smuzhiyun
276*4882a593Smuzhiyun	smd {
277*4882a593Smuzhiyun		compatible = "qcom,smd";
278*4882a593Smuzhiyun
279*4882a593Smuzhiyun		rpm {
280*4882a593Smuzhiyun			interrupts = <GIC_SPI 168 IRQ_TYPE_EDGE_RISING>;
281*4882a593Smuzhiyun			qcom,ipc = <&apcs 8 0>;
282*4882a593Smuzhiyun			qcom,smd-edge = <15>;
283*4882a593Smuzhiyun
284*4882a593Smuzhiyun			rpm_requests: rpm-requests {
285*4882a593Smuzhiyun				compatible = "qcom,rpm-msm8916";
286*4882a593Smuzhiyun				qcom,smd-channels = "rpm_requests";
287*4882a593Smuzhiyun
288*4882a593Smuzhiyun				rpmcc: clock-controller {
289*4882a593Smuzhiyun					compatible = "qcom,rpmcc-msm8916";
290*4882a593Smuzhiyun					#clock-cells = <1>;
291*4882a593Smuzhiyun				};
292*4882a593Smuzhiyun			};
293*4882a593Smuzhiyun		};
294*4882a593Smuzhiyun	};
295*4882a593Smuzhiyun
296*4882a593Smuzhiyun	smem {
297*4882a593Smuzhiyun		compatible = "qcom,smem";
298*4882a593Smuzhiyun
299*4882a593Smuzhiyun		memory-region = <&smem_mem>;
300*4882a593Smuzhiyun		qcom,rpm-msg-ram = <&rpm_msg_ram>;
301*4882a593Smuzhiyun
302*4882a593Smuzhiyun		hwlocks = <&tcsr_mutex 3>;
303*4882a593Smuzhiyun	};
304*4882a593Smuzhiyun
305*4882a593Smuzhiyun	smp2p-hexagon {
306*4882a593Smuzhiyun		compatible = "qcom,smp2p";
307*4882a593Smuzhiyun		qcom,smem = <435>, <428>;
308*4882a593Smuzhiyun
309*4882a593Smuzhiyun		interrupts = <GIC_SPI 27 IRQ_TYPE_EDGE_RISING>;
310*4882a593Smuzhiyun
311*4882a593Smuzhiyun		qcom,ipc = <&apcs 8 14>;
312*4882a593Smuzhiyun
313*4882a593Smuzhiyun		qcom,local-pid = <0>;
314*4882a593Smuzhiyun		qcom,remote-pid = <1>;
315*4882a593Smuzhiyun
316*4882a593Smuzhiyun		hexagon_smp2p_out: master-kernel {
317*4882a593Smuzhiyun			qcom,entry-name = "master-kernel";
318*4882a593Smuzhiyun
319*4882a593Smuzhiyun			#qcom,smem-state-cells = <1>;
320*4882a593Smuzhiyun		};
321*4882a593Smuzhiyun
322*4882a593Smuzhiyun		hexagon_smp2p_in: slave-kernel {
323*4882a593Smuzhiyun			qcom,entry-name = "slave-kernel";
324*4882a593Smuzhiyun
325*4882a593Smuzhiyun			interrupt-controller;
326*4882a593Smuzhiyun			#interrupt-cells = <2>;
327*4882a593Smuzhiyun		};
328*4882a593Smuzhiyun	};
329*4882a593Smuzhiyun
330*4882a593Smuzhiyun	smp2p-wcnss {
331*4882a593Smuzhiyun		compatible = "qcom,smp2p";
332*4882a593Smuzhiyun		qcom,smem = <451>, <431>;
333*4882a593Smuzhiyun
334*4882a593Smuzhiyun		interrupts = <GIC_SPI 143 IRQ_TYPE_EDGE_RISING>;
335*4882a593Smuzhiyun
336*4882a593Smuzhiyun		qcom,ipc = <&apcs 8 18>;
337*4882a593Smuzhiyun
338*4882a593Smuzhiyun		qcom,local-pid = <0>;
339*4882a593Smuzhiyun		qcom,remote-pid = <4>;
340*4882a593Smuzhiyun
341*4882a593Smuzhiyun		wcnss_smp2p_out: master-kernel {
342*4882a593Smuzhiyun			qcom,entry-name = "master-kernel";
343*4882a593Smuzhiyun
344*4882a593Smuzhiyun			#qcom,smem-state-cells = <1>;
345*4882a593Smuzhiyun		};
346*4882a593Smuzhiyun
347*4882a593Smuzhiyun		wcnss_smp2p_in: slave-kernel {
348*4882a593Smuzhiyun			qcom,entry-name = "slave-kernel";
349*4882a593Smuzhiyun
350*4882a593Smuzhiyun			interrupt-controller;
351*4882a593Smuzhiyun			#interrupt-cells = <2>;
352*4882a593Smuzhiyun		};
353*4882a593Smuzhiyun	};
354*4882a593Smuzhiyun
355*4882a593Smuzhiyun	smsm {
356*4882a593Smuzhiyun		compatible = "qcom,smsm";
357*4882a593Smuzhiyun
358*4882a593Smuzhiyun		#address-cells = <1>;
359*4882a593Smuzhiyun		#size-cells = <0>;
360*4882a593Smuzhiyun
361*4882a593Smuzhiyun		qcom,ipc-1 = <&apcs 8 13>;
362*4882a593Smuzhiyun		qcom,ipc-3 = <&apcs 8 19>;
363*4882a593Smuzhiyun
364*4882a593Smuzhiyun		apps_smsm: apps@0 {
365*4882a593Smuzhiyun			reg = <0>;
366*4882a593Smuzhiyun
367*4882a593Smuzhiyun			#qcom,smem-state-cells = <1>;
368*4882a593Smuzhiyun		};
369*4882a593Smuzhiyun
370*4882a593Smuzhiyun		hexagon_smsm: hexagon@1 {
371*4882a593Smuzhiyun			reg = <1>;
372*4882a593Smuzhiyun			interrupts = <GIC_SPI 26 IRQ_TYPE_EDGE_RISING>;
373*4882a593Smuzhiyun
374*4882a593Smuzhiyun			interrupt-controller;
375*4882a593Smuzhiyun			#interrupt-cells = <2>;
376*4882a593Smuzhiyun		};
377*4882a593Smuzhiyun
378*4882a593Smuzhiyun		wcnss_smsm: wcnss@6 {
379*4882a593Smuzhiyun			reg = <6>;
380*4882a593Smuzhiyun			interrupts = <GIC_SPI 144 IRQ_TYPE_EDGE_RISING>;
381*4882a593Smuzhiyun
382*4882a593Smuzhiyun			interrupt-controller;
383*4882a593Smuzhiyun			#interrupt-cells = <2>;
384*4882a593Smuzhiyun		};
385*4882a593Smuzhiyun	};
386*4882a593Smuzhiyun
387*4882a593Smuzhiyun	soc: soc {
388*4882a593Smuzhiyun		#address-cells = <1>;
389*4882a593Smuzhiyun		#size-cells = <1>;
390*4882a593Smuzhiyun		ranges = <0 0 0 0xffffffff>;
391*4882a593Smuzhiyun		compatible = "simple-bus";
392*4882a593Smuzhiyun
393*4882a593Smuzhiyun		rng@22000 {
394*4882a593Smuzhiyun			compatible = "qcom,prng";
395*4882a593Smuzhiyun			reg = <0x00022000 0x200>;
396*4882a593Smuzhiyun			clocks = <&gcc GCC_PRNG_AHB_CLK>;
397*4882a593Smuzhiyun			clock-names = "core";
398*4882a593Smuzhiyun		};
399*4882a593Smuzhiyun
400*4882a593Smuzhiyun		restart@4ab000 {
401*4882a593Smuzhiyun			compatible = "qcom,pshold";
402*4882a593Smuzhiyun			reg = <0x004ab000 0x4>;
403*4882a593Smuzhiyun		};
404*4882a593Smuzhiyun
405*4882a593Smuzhiyun		qfprom: qfprom@5c000 {
406*4882a593Smuzhiyun			compatible = "qcom,qfprom";
407*4882a593Smuzhiyun			reg = <0x0005c000 0x1000>;
408*4882a593Smuzhiyun			#address-cells = <1>;
409*4882a593Smuzhiyun			#size-cells = <1>;
410*4882a593Smuzhiyun			tsens_caldata: caldata@d0 {
411*4882a593Smuzhiyun				reg = <0xd0 0x8>;
412*4882a593Smuzhiyun			};
413*4882a593Smuzhiyun			tsens_calsel: calsel@ec {
414*4882a593Smuzhiyun				reg = <0xec 0x4>;
415*4882a593Smuzhiyun			};
416*4882a593Smuzhiyun		};
417*4882a593Smuzhiyun
418*4882a593Smuzhiyun		rpm_msg_ram: memory@60000 {
419*4882a593Smuzhiyun			compatible = "qcom,rpm-msg-ram";
420*4882a593Smuzhiyun			reg = <0x00060000 0x8000>;
421*4882a593Smuzhiyun		};
422*4882a593Smuzhiyun
423*4882a593Smuzhiyun		bimc: interconnect@400000 {
424*4882a593Smuzhiyun			compatible = "qcom,msm8916-bimc";
425*4882a593Smuzhiyun			reg = <0x00400000 0x62000>;
426*4882a593Smuzhiyun			#interconnect-cells = <1>;
427*4882a593Smuzhiyun			clock-names = "bus", "bus_a";
428*4882a593Smuzhiyun			clocks = <&rpmcc RPM_SMD_BIMC_CLK>,
429*4882a593Smuzhiyun				 <&rpmcc RPM_SMD_BIMC_A_CLK>;
430*4882a593Smuzhiyun		};
431*4882a593Smuzhiyun
432*4882a593Smuzhiyun		tsens: thermal-sensor@4a9000 {
433*4882a593Smuzhiyun			compatible = "qcom,msm8916-tsens", "qcom,tsens-v0_1";
434*4882a593Smuzhiyun			reg = <0x004a9000 0x1000>, /* TM */
435*4882a593Smuzhiyun			      <0x004a8000 0x1000>; /* SROT */
436*4882a593Smuzhiyun			nvmem-cells = <&tsens_caldata>, <&tsens_calsel>;
437*4882a593Smuzhiyun			nvmem-cell-names = "calib", "calib_sel";
438*4882a593Smuzhiyun			#qcom,sensors = <5>;
439*4882a593Smuzhiyun			interrupts = <GIC_SPI 184 IRQ_TYPE_LEVEL_HIGH>;
440*4882a593Smuzhiyun			interrupt-names = "uplow";
441*4882a593Smuzhiyun			#thermal-sensor-cells = <1>;
442*4882a593Smuzhiyun		};
443*4882a593Smuzhiyun
444*4882a593Smuzhiyun		pcnoc: interconnect@500000 {
445*4882a593Smuzhiyun			compatible = "qcom,msm8916-pcnoc";
446*4882a593Smuzhiyun			reg = <0x00500000 0x11000>;
447*4882a593Smuzhiyun			#interconnect-cells = <1>;
448*4882a593Smuzhiyun			clock-names = "bus", "bus_a";
449*4882a593Smuzhiyun			clocks = <&rpmcc RPM_SMD_PCNOC_CLK>,
450*4882a593Smuzhiyun				 <&rpmcc RPM_SMD_PCNOC_A_CLK>;
451*4882a593Smuzhiyun		};
452*4882a593Smuzhiyun
453*4882a593Smuzhiyun		snoc: interconnect@580000 {
454*4882a593Smuzhiyun			compatible = "qcom,msm8916-snoc";
455*4882a593Smuzhiyun			reg = <0x00580000 0x14000>;
456*4882a593Smuzhiyun			#interconnect-cells = <1>;
457*4882a593Smuzhiyun			clock-names = "bus", "bus_a";
458*4882a593Smuzhiyun			clocks = <&rpmcc RPM_SMD_SNOC_CLK>,
459*4882a593Smuzhiyun				 <&rpmcc RPM_SMD_SNOC_A_CLK>;
460*4882a593Smuzhiyun		};
461*4882a593Smuzhiyun
462*4882a593Smuzhiyun		/* System CTIs */
463*4882a593Smuzhiyun		/* CTI 0 - TMC connections */
464*4882a593Smuzhiyun		cti0: cti@810000 {
465*4882a593Smuzhiyun			compatible = "arm,coresight-cti", "arm,primecell";
466*4882a593Smuzhiyun			reg = <0x00810000 0x1000>;
467*4882a593Smuzhiyun
468*4882a593Smuzhiyun			clocks = <&rpmcc RPM_QDSS_CLK>;
469*4882a593Smuzhiyun			clock-names = "apb_pclk";
470*4882a593Smuzhiyun
471*4882a593Smuzhiyun			status = "disabled";
472*4882a593Smuzhiyun		};
473*4882a593Smuzhiyun
474*4882a593Smuzhiyun		/* CTI 1 - TPIU connections */
475*4882a593Smuzhiyun		cti1: cti@811000 {
476*4882a593Smuzhiyun			compatible = "arm,coresight-cti", "arm,primecell";
477*4882a593Smuzhiyun			reg = <0x00811000 0x1000>;
478*4882a593Smuzhiyun
479*4882a593Smuzhiyun			clocks = <&rpmcc RPM_QDSS_CLK>;
480*4882a593Smuzhiyun			clock-names = "apb_pclk";
481*4882a593Smuzhiyun
482*4882a593Smuzhiyun			status = "disabled";
483*4882a593Smuzhiyun		};
484*4882a593Smuzhiyun
485*4882a593Smuzhiyun		/* CTIs 2-11 - no information - not instantiated */
486*4882a593Smuzhiyun
487*4882a593Smuzhiyun		tpiu: tpiu@820000 {
488*4882a593Smuzhiyun			compatible = "arm,coresight-tpiu", "arm,primecell";
489*4882a593Smuzhiyun			reg = <0x00820000 0x1000>;
490*4882a593Smuzhiyun
491*4882a593Smuzhiyun			clocks = <&rpmcc RPM_QDSS_CLK>, <&rpmcc RPM_QDSS_A_CLK>;
492*4882a593Smuzhiyun			clock-names = "apb_pclk", "atclk";
493*4882a593Smuzhiyun
494*4882a593Smuzhiyun			status = "disabled";
495*4882a593Smuzhiyun
496*4882a593Smuzhiyun			in-ports {
497*4882a593Smuzhiyun				port {
498*4882a593Smuzhiyun					tpiu_in: endpoint {
499*4882a593Smuzhiyun						remote-endpoint = <&replicator_out1>;
500*4882a593Smuzhiyun					};
501*4882a593Smuzhiyun				};
502*4882a593Smuzhiyun			};
503*4882a593Smuzhiyun		};
504*4882a593Smuzhiyun
505*4882a593Smuzhiyun		funnel0: funnel@821000 {
506*4882a593Smuzhiyun			compatible = "arm,coresight-dynamic-funnel", "arm,primecell";
507*4882a593Smuzhiyun			reg = <0x00821000 0x1000>;
508*4882a593Smuzhiyun
509*4882a593Smuzhiyun			clocks = <&rpmcc RPM_QDSS_CLK>, <&rpmcc RPM_QDSS_A_CLK>;
510*4882a593Smuzhiyun			clock-names = "apb_pclk", "atclk";
511*4882a593Smuzhiyun
512*4882a593Smuzhiyun			status = "disabled";
513*4882a593Smuzhiyun
514*4882a593Smuzhiyun			in-ports {
515*4882a593Smuzhiyun				#address-cells = <1>;
516*4882a593Smuzhiyun				#size-cells = <0>;
517*4882a593Smuzhiyun
518*4882a593Smuzhiyun				/*
519*4882a593Smuzhiyun				 * Not described input ports:
520*4882a593Smuzhiyun				 * 0 - connected to Resource and Power Manger CPU ETM
521*4882a593Smuzhiyun				 * 1 - not-connected
522*4882a593Smuzhiyun				 * 2 - connected to Modem CPU ETM
523*4882a593Smuzhiyun				 * 3 - not-connected
524*4882a593Smuzhiyun				 * 5 - not-connected
525*4882a593Smuzhiyun				 * 6 - connected trought funnel to Wireless CPU ETM
526*4882a593Smuzhiyun				 * 7 - connected to STM component
527*4882a593Smuzhiyun				 */
528*4882a593Smuzhiyun
529*4882a593Smuzhiyun				port@4 {
530*4882a593Smuzhiyun					reg = <4>;
531*4882a593Smuzhiyun					funnel0_in4: endpoint {
532*4882a593Smuzhiyun						remote-endpoint = <&funnel1_out>;
533*4882a593Smuzhiyun					};
534*4882a593Smuzhiyun				};
535*4882a593Smuzhiyun			};
536*4882a593Smuzhiyun
537*4882a593Smuzhiyun			out-ports {
538*4882a593Smuzhiyun				port {
539*4882a593Smuzhiyun					funnel0_out: endpoint {
540*4882a593Smuzhiyun						remote-endpoint = <&etf_in>;
541*4882a593Smuzhiyun					};
542*4882a593Smuzhiyun				};
543*4882a593Smuzhiyun			};
544*4882a593Smuzhiyun		};
545*4882a593Smuzhiyun
546*4882a593Smuzhiyun		replicator: replicator@824000 {
547*4882a593Smuzhiyun			compatible = "arm,coresight-dynamic-replicator", "arm,primecell";
548*4882a593Smuzhiyun			reg = <0x00824000 0x1000>;
549*4882a593Smuzhiyun
550*4882a593Smuzhiyun			clocks = <&rpmcc RPM_QDSS_CLK>, <&rpmcc RPM_QDSS_A_CLK>;
551*4882a593Smuzhiyun			clock-names = "apb_pclk", "atclk";
552*4882a593Smuzhiyun
553*4882a593Smuzhiyun			status = "disabled";
554*4882a593Smuzhiyun
555*4882a593Smuzhiyun			out-ports {
556*4882a593Smuzhiyun				#address-cells = <1>;
557*4882a593Smuzhiyun				#size-cells = <0>;
558*4882a593Smuzhiyun
559*4882a593Smuzhiyun				port@0 {
560*4882a593Smuzhiyun					reg = <0>;
561*4882a593Smuzhiyun					replicator_out0: endpoint {
562*4882a593Smuzhiyun						remote-endpoint = <&etr_in>;
563*4882a593Smuzhiyun					};
564*4882a593Smuzhiyun				};
565*4882a593Smuzhiyun				port@1 {
566*4882a593Smuzhiyun					reg = <1>;
567*4882a593Smuzhiyun					replicator_out1: endpoint {
568*4882a593Smuzhiyun						remote-endpoint = <&tpiu_in>;
569*4882a593Smuzhiyun					};
570*4882a593Smuzhiyun				};
571*4882a593Smuzhiyun			};
572*4882a593Smuzhiyun
573*4882a593Smuzhiyun			in-ports {
574*4882a593Smuzhiyun				port {
575*4882a593Smuzhiyun					replicator_in: endpoint {
576*4882a593Smuzhiyun						remote-endpoint = <&etf_out>;
577*4882a593Smuzhiyun					};
578*4882a593Smuzhiyun				};
579*4882a593Smuzhiyun			};
580*4882a593Smuzhiyun		};
581*4882a593Smuzhiyun
582*4882a593Smuzhiyun		etf: etf@825000 {
583*4882a593Smuzhiyun			compatible = "arm,coresight-tmc", "arm,primecell";
584*4882a593Smuzhiyun			reg = <0x00825000 0x1000>;
585*4882a593Smuzhiyun
586*4882a593Smuzhiyun			clocks = <&rpmcc RPM_QDSS_CLK>, <&rpmcc RPM_QDSS_A_CLK>;
587*4882a593Smuzhiyun			clock-names = "apb_pclk", "atclk";
588*4882a593Smuzhiyun
589*4882a593Smuzhiyun			status = "disabled";
590*4882a593Smuzhiyun
591*4882a593Smuzhiyun			in-ports {
592*4882a593Smuzhiyun				port {
593*4882a593Smuzhiyun					etf_in: endpoint {
594*4882a593Smuzhiyun						remote-endpoint = <&funnel0_out>;
595*4882a593Smuzhiyun					};
596*4882a593Smuzhiyun				};
597*4882a593Smuzhiyun			};
598*4882a593Smuzhiyun
599*4882a593Smuzhiyun			out-ports {
600*4882a593Smuzhiyun				port {
601*4882a593Smuzhiyun					etf_out: endpoint {
602*4882a593Smuzhiyun						remote-endpoint = <&replicator_in>;
603*4882a593Smuzhiyun					};
604*4882a593Smuzhiyun				};
605*4882a593Smuzhiyun			};
606*4882a593Smuzhiyun		};
607*4882a593Smuzhiyun
608*4882a593Smuzhiyun		etr: etr@826000 {
609*4882a593Smuzhiyun			compatible = "arm,coresight-tmc", "arm,primecell";
610*4882a593Smuzhiyun			reg = <0x00826000 0x1000>;
611*4882a593Smuzhiyun
612*4882a593Smuzhiyun			clocks = <&rpmcc RPM_QDSS_CLK>, <&rpmcc RPM_QDSS_A_CLK>;
613*4882a593Smuzhiyun			clock-names = "apb_pclk", "atclk";
614*4882a593Smuzhiyun
615*4882a593Smuzhiyun			status = "disabled";
616*4882a593Smuzhiyun
617*4882a593Smuzhiyun			in-ports {
618*4882a593Smuzhiyun				port {
619*4882a593Smuzhiyun					etr_in: endpoint {
620*4882a593Smuzhiyun						remote-endpoint = <&replicator_out0>;
621*4882a593Smuzhiyun					};
622*4882a593Smuzhiyun				};
623*4882a593Smuzhiyun			};
624*4882a593Smuzhiyun		};
625*4882a593Smuzhiyun
626*4882a593Smuzhiyun		funnel1: funnel@841000 {	/* APSS funnel only 4 inputs are used */
627*4882a593Smuzhiyun			compatible = "arm,coresight-dynamic-funnel", "arm,primecell";
628*4882a593Smuzhiyun			reg = <0x00841000 0x1000>;
629*4882a593Smuzhiyun
630*4882a593Smuzhiyun			clocks = <&rpmcc RPM_QDSS_CLK>, <&rpmcc RPM_QDSS_A_CLK>;
631*4882a593Smuzhiyun			clock-names = "apb_pclk", "atclk";
632*4882a593Smuzhiyun
633*4882a593Smuzhiyun			status = "disabled";
634*4882a593Smuzhiyun
635*4882a593Smuzhiyun			in-ports {
636*4882a593Smuzhiyun				#address-cells = <1>;
637*4882a593Smuzhiyun				#size-cells = <0>;
638*4882a593Smuzhiyun
639*4882a593Smuzhiyun				port@0 {
640*4882a593Smuzhiyun					reg = <0>;
641*4882a593Smuzhiyun					funnel1_in0: endpoint {
642*4882a593Smuzhiyun						remote-endpoint = <&etm0_out>;
643*4882a593Smuzhiyun					};
644*4882a593Smuzhiyun				};
645*4882a593Smuzhiyun				port@1 {
646*4882a593Smuzhiyun					reg = <1>;
647*4882a593Smuzhiyun					funnel1_in1: endpoint {
648*4882a593Smuzhiyun						remote-endpoint = <&etm1_out>;
649*4882a593Smuzhiyun					};
650*4882a593Smuzhiyun				};
651*4882a593Smuzhiyun				port@2 {
652*4882a593Smuzhiyun					reg = <2>;
653*4882a593Smuzhiyun					funnel1_in2: endpoint {
654*4882a593Smuzhiyun						remote-endpoint = <&etm2_out>;
655*4882a593Smuzhiyun					};
656*4882a593Smuzhiyun				};
657*4882a593Smuzhiyun				port@3 {
658*4882a593Smuzhiyun					reg = <3>;
659*4882a593Smuzhiyun					funnel1_in3: endpoint {
660*4882a593Smuzhiyun						remote-endpoint = <&etm3_out>;
661*4882a593Smuzhiyun					};
662*4882a593Smuzhiyun				};
663*4882a593Smuzhiyun			};
664*4882a593Smuzhiyun
665*4882a593Smuzhiyun			out-ports {
666*4882a593Smuzhiyun				port {
667*4882a593Smuzhiyun					funnel1_out: endpoint {
668*4882a593Smuzhiyun						remote-endpoint = <&funnel0_in4>;
669*4882a593Smuzhiyun					};
670*4882a593Smuzhiyun				};
671*4882a593Smuzhiyun			};
672*4882a593Smuzhiyun		};
673*4882a593Smuzhiyun
674*4882a593Smuzhiyun		debug0: debug@850000 {
675*4882a593Smuzhiyun			compatible = "arm,coresight-cpu-debug", "arm,primecell";
676*4882a593Smuzhiyun			reg = <0x00850000 0x1000>;
677*4882a593Smuzhiyun			clocks = <&rpmcc RPM_QDSS_CLK>;
678*4882a593Smuzhiyun			clock-names = "apb_pclk";
679*4882a593Smuzhiyun			cpu = <&CPU0>;
680*4882a593Smuzhiyun			status = "disabled";
681*4882a593Smuzhiyun		};
682*4882a593Smuzhiyun
683*4882a593Smuzhiyun		debug1: debug@852000 {
684*4882a593Smuzhiyun			compatible = "arm,coresight-cpu-debug", "arm,primecell";
685*4882a593Smuzhiyun			reg = <0x00852000 0x1000>;
686*4882a593Smuzhiyun			clocks = <&rpmcc RPM_QDSS_CLK>;
687*4882a593Smuzhiyun			clock-names = "apb_pclk";
688*4882a593Smuzhiyun			cpu = <&CPU1>;
689*4882a593Smuzhiyun			status = "disabled";
690*4882a593Smuzhiyun		};
691*4882a593Smuzhiyun
692*4882a593Smuzhiyun		debug2: debug@854000 {
693*4882a593Smuzhiyun			compatible = "arm,coresight-cpu-debug", "arm,primecell";
694*4882a593Smuzhiyun			reg = <0x00854000 0x1000>;
695*4882a593Smuzhiyun			clocks = <&rpmcc RPM_QDSS_CLK>;
696*4882a593Smuzhiyun			clock-names = "apb_pclk";
697*4882a593Smuzhiyun			cpu = <&CPU2>;
698*4882a593Smuzhiyun			status = "disabled";
699*4882a593Smuzhiyun		};
700*4882a593Smuzhiyun
701*4882a593Smuzhiyun		debug3: debug@856000 {
702*4882a593Smuzhiyun			compatible = "arm,coresight-cpu-debug", "arm,primecell";
703*4882a593Smuzhiyun			reg = <0x00856000 0x1000>;
704*4882a593Smuzhiyun			clocks = <&rpmcc RPM_QDSS_CLK>;
705*4882a593Smuzhiyun			clock-names = "apb_pclk";
706*4882a593Smuzhiyun			cpu = <&CPU3>;
707*4882a593Smuzhiyun			status = "disabled";
708*4882a593Smuzhiyun		};
709*4882a593Smuzhiyun
710*4882a593Smuzhiyun		/* Core CTIs; CTIs 12-15 */
711*4882a593Smuzhiyun		/* CTI - CPU-0 */
712*4882a593Smuzhiyun		cti12: cti@858000 {
713*4882a593Smuzhiyun			compatible = "arm,coresight-cti-v8-arch", "arm,coresight-cti",
714*4882a593Smuzhiyun				     "arm,primecell";
715*4882a593Smuzhiyun			reg = <0x00858000 0x1000>;
716*4882a593Smuzhiyun
717*4882a593Smuzhiyun			clocks = <&rpmcc RPM_QDSS_CLK>;
718*4882a593Smuzhiyun			clock-names = "apb_pclk";
719*4882a593Smuzhiyun
720*4882a593Smuzhiyun			cpu = <&CPU0>;
721*4882a593Smuzhiyun			arm,cs-dev-assoc = <&etm0>;
722*4882a593Smuzhiyun
723*4882a593Smuzhiyun			status = "disabled";
724*4882a593Smuzhiyun		};
725*4882a593Smuzhiyun
726*4882a593Smuzhiyun		/* CTI - CPU-1 */
727*4882a593Smuzhiyun		cti13: cti@859000 {
728*4882a593Smuzhiyun			compatible = "arm,coresight-cti-v8-arch", "arm,coresight-cti",
729*4882a593Smuzhiyun				     "arm,primecell";
730*4882a593Smuzhiyun			reg = <0x00859000 0x1000>;
731*4882a593Smuzhiyun
732*4882a593Smuzhiyun			clocks = <&rpmcc RPM_QDSS_CLK>;
733*4882a593Smuzhiyun			clock-names = "apb_pclk";
734*4882a593Smuzhiyun
735*4882a593Smuzhiyun			cpu = <&CPU1>;
736*4882a593Smuzhiyun			arm,cs-dev-assoc = <&etm1>;
737*4882a593Smuzhiyun
738*4882a593Smuzhiyun			status = "disabled";
739*4882a593Smuzhiyun		};
740*4882a593Smuzhiyun
741*4882a593Smuzhiyun		/* CTI - CPU-2 */
742*4882a593Smuzhiyun		cti14: cti@85a000 {
743*4882a593Smuzhiyun			compatible = "arm,coresight-cti-v8-arch", "arm,coresight-cti",
744*4882a593Smuzhiyun				     "arm,primecell";
745*4882a593Smuzhiyun			reg = <0x0085a000 0x1000>;
746*4882a593Smuzhiyun
747*4882a593Smuzhiyun			clocks = <&rpmcc RPM_QDSS_CLK>;
748*4882a593Smuzhiyun			clock-names = "apb_pclk";
749*4882a593Smuzhiyun
750*4882a593Smuzhiyun			cpu = <&CPU2>;
751*4882a593Smuzhiyun			arm,cs-dev-assoc = <&etm2>;
752*4882a593Smuzhiyun
753*4882a593Smuzhiyun			status = "disabled";
754*4882a593Smuzhiyun		};
755*4882a593Smuzhiyun
756*4882a593Smuzhiyun		/* CTI - CPU-3 */
757*4882a593Smuzhiyun		cti15: cti@85b000 {
758*4882a593Smuzhiyun			compatible = "arm,coresight-cti-v8-arch", "arm,coresight-cti",
759*4882a593Smuzhiyun				     "arm,primecell";
760*4882a593Smuzhiyun			reg = <0x0085b000 0x1000>;
761*4882a593Smuzhiyun
762*4882a593Smuzhiyun			clocks = <&rpmcc RPM_QDSS_CLK>;
763*4882a593Smuzhiyun			clock-names = "apb_pclk";
764*4882a593Smuzhiyun
765*4882a593Smuzhiyun			cpu = <&CPU3>;
766*4882a593Smuzhiyun			arm,cs-dev-assoc = <&etm3>;
767*4882a593Smuzhiyun
768*4882a593Smuzhiyun			status = "disabled";
769*4882a593Smuzhiyun		};
770*4882a593Smuzhiyun
771*4882a593Smuzhiyun		etm0: etm@85c000 {
772*4882a593Smuzhiyun			compatible = "arm,coresight-etm4x", "arm,primecell";
773*4882a593Smuzhiyun			reg = <0x0085c000 0x1000>;
774*4882a593Smuzhiyun
775*4882a593Smuzhiyun			clocks = <&rpmcc RPM_QDSS_CLK>, <&rpmcc RPM_QDSS_A_CLK>;
776*4882a593Smuzhiyun			clock-names = "apb_pclk", "atclk";
777*4882a593Smuzhiyun			arm,coresight-loses-context-with-cpu;
778*4882a593Smuzhiyun
779*4882a593Smuzhiyun			cpu = <&CPU0>;
780*4882a593Smuzhiyun
781*4882a593Smuzhiyun			status = "disabled";
782*4882a593Smuzhiyun
783*4882a593Smuzhiyun			out-ports {
784*4882a593Smuzhiyun				port {
785*4882a593Smuzhiyun					etm0_out: endpoint {
786*4882a593Smuzhiyun						remote-endpoint = <&funnel1_in0>;
787*4882a593Smuzhiyun					};
788*4882a593Smuzhiyun				};
789*4882a593Smuzhiyun			};
790*4882a593Smuzhiyun		};
791*4882a593Smuzhiyun
792*4882a593Smuzhiyun		etm1: etm@85d000 {
793*4882a593Smuzhiyun			compatible = "arm,coresight-etm4x", "arm,primecell";
794*4882a593Smuzhiyun			reg = <0x0085d000 0x1000>;
795*4882a593Smuzhiyun
796*4882a593Smuzhiyun			clocks = <&rpmcc RPM_QDSS_CLK>, <&rpmcc RPM_QDSS_A_CLK>;
797*4882a593Smuzhiyun			clock-names = "apb_pclk", "atclk";
798*4882a593Smuzhiyun			arm,coresight-loses-context-with-cpu;
799*4882a593Smuzhiyun
800*4882a593Smuzhiyun			cpu = <&CPU1>;
801*4882a593Smuzhiyun
802*4882a593Smuzhiyun			status = "disabled";
803*4882a593Smuzhiyun
804*4882a593Smuzhiyun			out-ports {
805*4882a593Smuzhiyun				port {
806*4882a593Smuzhiyun					etm1_out: endpoint {
807*4882a593Smuzhiyun						remote-endpoint = <&funnel1_in1>;
808*4882a593Smuzhiyun					};
809*4882a593Smuzhiyun				};
810*4882a593Smuzhiyun			};
811*4882a593Smuzhiyun		};
812*4882a593Smuzhiyun
813*4882a593Smuzhiyun		etm2: etm@85e000 {
814*4882a593Smuzhiyun			compatible = "arm,coresight-etm4x", "arm,primecell";
815*4882a593Smuzhiyun			reg = <0x0085e000 0x1000>;
816*4882a593Smuzhiyun
817*4882a593Smuzhiyun			clocks = <&rpmcc RPM_QDSS_CLK>, <&rpmcc RPM_QDSS_A_CLK>;
818*4882a593Smuzhiyun			clock-names = "apb_pclk", "atclk";
819*4882a593Smuzhiyun			arm,coresight-loses-context-with-cpu;
820*4882a593Smuzhiyun
821*4882a593Smuzhiyun			cpu = <&CPU2>;
822*4882a593Smuzhiyun
823*4882a593Smuzhiyun			status = "disabled";
824*4882a593Smuzhiyun
825*4882a593Smuzhiyun			out-ports {
826*4882a593Smuzhiyun				port {
827*4882a593Smuzhiyun					etm2_out: endpoint {
828*4882a593Smuzhiyun						remote-endpoint = <&funnel1_in2>;
829*4882a593Smuzhiyun					};
830*4882a593Smuzhiyun				};
831*4882a593Smuzhiyun			};
832*4882a593Smuzhiyun		};
833*4882a593Smuzhiyun
834*4882a593Smuzhiyun		etm3: etm@85f000 {
835*4882a593Smuzhiyun			compatible = "arm,coresight-etm4x", "arm,primecell";
836*4882a593Smuzhiyun			reg = <0x0085f000 0x1000>;
837*4882a593Smuzhiyun
838*4882a593Smuzhiyun			clocks = <&rpmcc RPM_QDSS_CLK>, <&rpmcc RPM_QDSS_A_CLK>;
839*4882a593Smuzhiyun			clock-names = "apb_pclk", "atclk";
840*4882a593Smuzhiyun			arm,coresight-loses-context-with-cpu;
841*4882a593Smuzhiyun
842*4882a593Smuzhiyun			cpu = <&CPU3>;
843*4882a593Smuzhiyun
844*4882a593Smuzhiyun			status = "disabled";
845*4882a593Smuzhiyun
846*4882a593Smuzhiyun			out-ports {
847*4882a593Smuzhiyun				port {
848*4882a593Smuzhiyun					etm3_out: endpoint {
849*4882a593Smuzhiyun						remote-endpoint = <&funnel1_in3>;
850*4882a593Smuzhiyun					};
851*4882a593Smuzhiyun				};
852*4882a593Smuzhiyun			};
853*4882a593Smuzhiyun		};
854*4882a593Smuzhiyun
855*4882a593Smuzhiyun		msmgpio: pinctrl@1000000 {
856*4882a593Smuzhiyun			compatible = "qcom,msm8916-pinctrl";
857*4882a593Smuzhiyun			reg = <0x01000000 0x300000>;
858*4882a593Smuzhiyun			interrupts = <GIC_SPI 208 IRQ_TYPE_LEVEL_HIGH>;
859*4882a593Smuzhiyun			gpio-controller;
860*4882a593Smuzhiyun			gpio-ranges = <&msmgpio 0 0 122>;
861*4882a593Smuzhiyun			#gpio-cells = <2>;
862*4882a593Smuzhiyun			interrupt-controller;
863*4882a593Smuzhiyun			#interrupt-cells = <2>;
864*4882a593Smuzhiyun		};
865*4882a593Smuzhiyun
866*4882a593Smuzhiyun		gcc: clock-controller@1800000 {
867*4882a593Smuzhiyun			compatible = "qcom,gcc-msm8916";
868*4882a593Smuzhiyun			#clock-cells = <1>;
869*4882a593Smuzhiyun			#reset-cells = <1>;
870*4882a593Smuzhiyun			#power-domain-cells = <1>;
871*4882a593Smuzhiyun			reg = <0x01800000 0x80000>;
872*4882a593Smuzhiyun		};
873*4882a593Smuzhiyun
874*4882a593Smuzhiyun		tcsr_mutex: hwlock@1905000 {
875*4882a593Smuzhiyun			compatible = "qcom,tcsr-mutex";
876*4882a593Smuzhiyun			reg = <0x01905000 0x20000>;
877*4882a593Smuzhiyun			#hwlock-cells = <1>;
878*4882a593Smuzhiyun		};
879*4882a593Smuzhiyun
880*4882a593Smuzhiyun		tcsr: syscon@1937000 {
881*4882a593Smuzhiyun			compatible = "qcom,tcsr-msm8916", "syscon";
882*4882a593Smuzhiyun			reg = <0x01937000 0x30000>;
883*4882a593Smuzhiyun		};
884*4882a593Smuzhiyun
885*4882a593Smuzhiyun		mdss: mdss@1a00000 {
886*4882a593Smuzhiyun			compatible = "qcom,mdss";
887*4882a593Smuzhiyun			reg = <0x01a00000 0x1000>,
888*4882a593Smuzhiyun			      <0x01ac8000 0x3000>;
889*4882a593Smuzhiyun			reg-names = "mdss_phys", "vbif_phys";
890*4882a593Smuzhiyun
891*4882a593Smuzhiyun			power-domains = <&gcc MDSS_GDSC>;
892*4882a593Smuzhiyun
893*4882a593Smuzhiyun			clocks = <&gcc GCC_MDSS_AHB_CLK>,
894*4882a593Smuzhiyun				 <&gcc GCC_MDSS_AXI_CLK>,
895*4882a593Smuzhiyun				 <&gcc GCC_MDSS_VSYNC_CLK>;
896*4882a593Smuzhiyun			clock-names = "iface",
897*4882a593Smuzhiyun				      "bus",
898*4882a593Smuzhiyun				      "vsync";
899*4882a593Smuzhiyun
900*4882a593Smuzhiyun			interrupts = <GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>;
901*4882a593Smuzhiyun
902*4882a593Smuzhiyun			interrupt-controller;
903*4882a593Smuzhiyun			#interrupt-cells = <1>;
904*4882a593Smuzhiyun
905*4882a593Smuzhiyun			#address-cells = <1>;
906*4882a593Smuzhiyun			#size-cells = <1>;
907*4882a593Smuzhiyun			ranges;
908*4882a593Smuzhiyun
909*4882a593Smuzhiyun			mdp: mdp@1a01000 {
910*4882a593Smuzhiyun				compatible = "qcom,mdp5";
911*4882a593Smuzhiyun				reg = <0x01a01000 0x89000>;
912*4882a593Smuzhiyun				reg-names = "mdp_phys";
913*4882a593Smuzhiyun
914*4882a593Smuzhiyun				interrupt-parent = <&mdss>;
915*4882a593Smuzhiyun				interrupts = <0>;
916*4882a593Smuzhiyun
917*4882a593Smuzhiyun				clocks = <&gcc GCC_MDSS_AHB_CLK>,
918*4882a593Smuzhiyun					 <&gcc GCC_MDSS_AXI_CLK>,
919*4882a593Smuzhiyun					 <&gcc GCC_MDSS_MDP_CLK>,
920*4882a593Smuzhiyun					 <&gcc GCC_MDSS_VSYNC_CLK>;
921*4882a593Smuzhiyun				clock-names = "iface",
922*4882a593Smuzhiyun					      "bus",
923*4882a593Smuzhiyun					      "core",
924*4882a593Smuzhiyun					      "vsync";
925*4882a593Smuzhiyun
926*4882a593Smuzhiyun				iommus = <&apps_iommu 4>;
927*4882a593Smuzhiyun
928*4882a593Smuzhiyun				ports {
929*4882a593Smuzhiyun					#address-cells = <1>;
930*4882a593Smuzhiyun					#size-cells = <0>;
931*4882a593Smuzhiyun
932*4882a593Smuzhiyun					port@0 {
933*4882a593Smuzhiyun						reg = <0>;
934*4882a593Smuzhiyun						mdp5_intf1_out: endpoint {
935*4882a593Smuzhiyun							remote-endpoint = <&dsi0_in>;
936*4882a593Smuzhiyun						};
937*4882a593Smuzhiyun					};
938*4882a593Smuzhiyun				};
939*4882a593Smuzhiyun			};
940*4882a593Smuzhiyun
941*4882a593Smuzhiyun			dsi0: dsi@1a98000 {
942*4882a593Smuzhiyun				compatible = "qcom,mdss-dsi-ctrl";
943*4882a593Smuzhiyun				reg = <0x01a98000 0x25c>;
944*4882a593Smuzhiyun				reg-names = "dsi_ctrl";
945*4882a593Smuzhiyun
946*4882a593Smuzhiyun				interrupt-parent = <&mdss>;
947*4882a593Smuzhiyun				interrupts = <4>;
948*4882a593Smuzhiyun
949*4882a593Smuzhiyun				assigned-clocks = <&gcc BYTE0_CLK_SRC>,
950*4882a593Smuzhiyun						  <&gcc PCLK0_CLK_SRC>;
951*4882a593Smuzhiyun				assigned-clock-parents = <&dsi_phy0 0>,
952*4882a593Smuzhiyun							 <&dsi_phy0 1>;
953*4882a593Smuzhiyun
954*4882a593Smuzhiyun				clocks = <&gcc GCC_MDSS_MDP_CLK>,
955*4882a593Smuzhiyun					 <&gcc GCC_MDSS_AHB_CLK>,
956*4882a593Smuzhiyun					 <&gcc GCC_MDSS_AXI_CLK>,
957*4882a593Smuzhiyun					 <&gcc GCC_MDSS_BYTE0_CLK>,
958*4882a593Smuzhiyun					 <&gcc GCC_MDSS_PCLK0_CLK>,
959*4882a593Smuzhiyun					 <&gcc GCC_MDSS_ESC0_CLK>;
960*4882a593Smuzhiyun				clock-names = "mdp_core",
961*4882a593Smuzhiyun					      "iface",
962*4882a593Smuzhiyun					      "bus",
963*4882a593Smuzhiyun					      "byte",
964*4882a593Smuzhiyun					      "pixel",
965*4882a593Smuzhiyun					      "core";
966*4882a593Smuzhiyun				phys = <&dsi_phy0>;
967*4882a593Smuzhiyun				phy-names = "dsi-phy";
968*4882a593Smuzhiyun
969*4882a593Smuzhiyun				#address-cells = <1>;
970*4882a593Smuzhiyun				#size-cells = <0>;
971*4882a593Smuzhiyun
972*4882a593Smuzhiyun				ports {
973*4882a593Smuzhiyun					#address-cells = <1>;
974*4882a593Smuzhiyun					#size-cells = <0>;
975*4882a593Smuzhiyun
976*4882a593Smuzhiyun					port@0 {
977*4882a593Smuzhiyun						reg = <0>;
978*4882a593Smuzhiyun						dsi0_in: endpoint {
979*4882a593Smuzhiyun							remote-endpoint = <&mdp5_intf1_out>;
980*4882a593Smuzhiyun						};
981*4882a593Smuzhiyun					};
982*4882a593Smuzhiyun
983*4882a593Smuzhiyun					port@1 {
984*4882a593Smuzhiyun						reg = <1>;
985*4882a593Smuzhiyun						dsi0_out: endpoint {
986*4882a593Smuzhiyun						};
987*4882a593Smuzhiyun					};
988*4882a593Smuzhiyun				};
989*4882a593Smuzhiyun			};
990*4882a593Smuzhiyun
991*4882a593Smuzhiyun			dsi_phy0: dsi-phy@1a98300 {
992*4882a593Smuzhiyun				compatible = "qcom,dsi-phy-28nm-lp";
993*4882a593Smuzhiyun				reg = <0x01a98300 0xd4>,
994*4882a593Smuzhiyun				      <0x01a98500 0x280>,
995*4882a593Smuzhiyun				      <0x01a98780 0x30>;
996*4882a593Smuzhiyun				reg-names = "dsi_pll",
997*4882a593Smuzhiyun					    "dsi_phy",
998*4882a593Smuzhiyun					    "dsi_phy_regulator";
999*4882a593Smuzhiyun
1000*4882a593Smuzhiyun				#clock-cells = <1>;
1001*4882a593Smuzhiyun				#phy-cells = <0>;
1002*4882a593Smuzhiyun
1003*4882a593Smuzhiyun				clocks = <&gcc GCC_MDSS_AHB_CLK>,
1004*4882a593Smuzhiyun					 <&xo_board>;
1005*4882a593Smuzhiyun				clock-names = "iface", "ref";
1006*4882a593Smuzhiyun			};
1007*4882a593Smuzhiyun		};
1008*4882a593Smuzhiyun
1009*4882a593Smuzhiyun		camss: camss@1b00000 {
1010*4882a593Smuzhiyun			compatible = "qcom,msm8916-camss";
1011*4882a593Smuzhiyun			reg = <0x01b0ac00 0x200>,
1012*4882a593Smuzhiyun				<0x01b00030 0x4>,
1013*4882a593Smuzhiyun				<0x01b0b000 0x200>,
1014*4882a593Smuzhiyun				<0x01b00038 0x4>,
1015*4882a593Smuzhiyun				<0x01b08000 0x100>,
1016*4882a593Smuzhiyun				<0x01b08400 0x100>,
1017*4882a593Smuzhiyun				<0x01b0a000 0x500>,
1018*4882a593Smuzhiyun				<0x01b00020 0x10>,
1019*4882a593Smuzhiyun				<0x01b10000 0x1000>;
1020*4882a593Smuzhiyun			reg-names = "csiphy0",
1021*4882a593Smuzhiyun				"csiphy0_clk_mux",
1022*4882a593Smuzhiyun				"csiphy1",
1023*4882a593Smuzhiyun				"csiphy1_clk_mux",
1024*4882a593Smuzhiyun				"csid0",
1025*4882a593Smuzhiyun				"csid1",
1026*4882a593Smuzhiyun				"ispif",
1027*4882a593Smuzhiyun				"csi_clk_mux",
1028*4882a593Smuzhiyun				"vfe0";
1029*4882a593Smuzhiyun			interrupts = <GIC_SPI 78 IRQ_TYPE_EDGE_RISING>,
1030*4882a593Smuzhiyun				<GIC_SPI 79 IRQ_TYPE_EDGE_RISING>,
1031*4882a593Smuzhiyun				<GIC_SPI 51 IRQ_TYPE_EDGE_RISING>,
1032*4882a593Smuzhiyun				<GIC_SPI 52 IRQ_TYPE_EDGE_RISING>,
1033*4882a593Smuzhiyun				<GIC_SPI 55 IRQ_TYPE_EDGE_RISING>,
1034*4882a593Smuzhiyun				<GIC_SPI 57 IRQ_TYPE_EDGE_RISING>;
1035*4882a593Smuzhiyun			interrupt-names = "csiphy0",
1036*4882a593Smuzhiyun				"csiphy1",
1037*4882a593Smuzhiyun				"csid0",
1038*4882a593Smuzhiyun				"csid1",
1039*4882a593Smuzhiyun				"ispif",
1040*4882a593Smuzhiyun				"vfe0";
1041*4882a593Smuzhiyun			power-domains = <&gcc VFE_GDSC>;
1042*4882a593Smuzhiyun			clocks = <&gcc GCC_CAMSS_TOP_AHB_CLK>,
1043*4882a593Smuzhiyun				<&gcc GCC_CAMSS_ISPIF_AHB_CLK>,
1044*4882a593Smuzhiyun				<&gcc GCC_CAMSS_CSI0PHYTIMER_CLK>,
1045*4882a593Smuzhiyun				<&gcc GCC_CAMSS_CSI1PHYTIMER_CLK>,
1046*4882a593Smuzhiyun				<&gcc GCC_CAMSS_CSI0_AHB_CLK>,
1047*4882a593Smuzhiyun				<&gcc GCC_CAMSS_CSI0_CLK>,
1048*4882a593Smuzhiyun				<&gcc GCC_CAMSS_CSI0PHY_CLK>,
1049*4882a593Smuzhiyun				<&gcc GCC_CAMSS_CSI0PIX_CLK>,
1050*4882a593Smuzhiyun				<&gcc GCC_CAMSS_CSI0RDI_CLK>,
1051*4882a593Smuzhiyun				<&gcc GCC_CAMSS_CSI1_AHB_CLK>,
1052*4882a593Smuzhiyun				<&gcc GCC_CAMSS_CSI1_CLK>,
1053*4882a593Smuzhiyun				<&gcc GCC_CAMSS_CSI1PHY_CLK>,
1054*4882a593Smuzhiyun				<&gcc GCC_CAMSS_CSI1PIX_CLK>,
1055*4882a593Smuzhiyun				<&gcc GCC_CAMSS_CSI1RDI_CLK>,
1056*4882a593Smuzhiyun				<&gcc GCC_CAMSS_AHB_CLK>,
1057*4882a593Smuzhiyun				<&gcc GCC_CAMSS_VFE0_CLK>,
1058*4882a593Smuzhiyun				<&gcc GCC_CAMSS_CSI_VFE0_CLK>,
1059*4882a593Smuzhiyun				<&gcc GCC_CAMSS_VFE_AHB_CLK>,
1060*4882a593Smuzhiyun				<&gcc GCC_CAMSS_VFE_AXI_CLK>;
1061*4882a593Smuzhiyun			clock-names = "top_ahb",
1062*4882a593Smuzhiyun				"ispif_ahb",
1063*4882a593Smuzhiyun				"csiphy0_timer",
1064*4882a593Smuzhiyun				"csiphy1_timer",
1065*4882a593Smuzhiyun				"csi0_ahb",
1066*4882a593Smuzhiyun				"csi0",
1067*4882a593Smuzhiyun				"csi0_phy",
1068*4882a593Smuzhiyun				"csi0_pix",
1069*4882a593Smuzhiyun				"csi0_rdi",
1070*4882a593Smuzhiyun				"csi1_ahb",
1071*4882a593Smuzhiyun				"csi1",
1072*4882a593Smuzhiyun				"csi1_phy",
1073*4882a593Smuzhiyun				"csi1_pix",
1074*4882a593Smuzhiyun				"csi1_rdi",
1075*4882a593Smuzhiyun				"ahb",
1076*4882a593Smuzhiyun				"vfe0",
1077*4882a593Smuzhiyun				"csi_vfe0",
1078*4882a593Smuzhiyun				"vfe_ahb",
1079*4882a593Smuzhiyun				"vfe_axi";
1080*4882a593Smuzhiyun			iommus = <&apps_iommu 3>;
1081*4882a593Smuzhiyun			status = "disabled";
1082*4882a593Smuzhiyun			ports {
1083*4882a593Smuzhiyun				#address-cells = <1>;
1084*4882a593Smuzhiyun				#size-cells = <0>;
1085*4882a593Smuzhiyun			};
1086*4882a593Smuzhiyun		};
1087*4882a593Smuzhiyun
1088*4882a593Smuzhiyun		cci: cci@1b0c000 {
1089*4882a593Smuzhiyun			compatible = "qcom,msm8916-cci";
1090*4882a593Smuzhiyun			#address-cells = <1>;
1091*4882a593Smuzhiyun			#size-cells = <0>;
1092*4882a593Smuzhiyun			reg = <0x01b0c000 0x1000>;
1093*4882a593Smuzhiyun			interrupts = <GIC_SPI 50 IRQ_TYPE_EDGE_RISING>;
1094*4882a593Smuzhiyun			clocks = <&gcc GCC_CAMSS_TOP_AHB_CLK>,
1095*4882a593Smuzhiyun				<&gcc GCC_CAMSS_CCI_AHB_CLK>,
1096*4882a593Smuzhiyun				<&gcc GCC_CAMSS_CCI_CLK>,
1097*4882a593Smuzhiyun				<&gcc GCC_CAMSS_AHB_CLK>;
1098*4882a593Smuzhiyun			clock-names = "camss_top_ahb", "cci_ahb",
1099*4882a593Smuzhiyun					  "cci", "camss_ahb";
1100*4882a593Smuzhiyun			assigned-clocks = <&gcc GCC_CAMSS_CCI_AHB_CLK>,
1101*4882a593Smuzhiyun					  <&gcc GCC_CAMSS_CCI_CLK>;
1102*4882a593Smuzhiyun			assigned-clock-rates = <80000000>, <19200000>;
1103*4882a593Smuzhiyun			pinctrl-names = "default";
1104*4882a593Smuzhiyun			pinctrl-0 = <&cci0_default>;
1105*4882a593Smuzhiyun			status = "disabled";
1106*4882a593Smuzhiyun
1107*4882a593Smuzhiyun			cci_i2c0: i2c-bus@0 {
1108*4882a593Smuzhiyun				reg = <0>;
1109*4882a593Smuzhiyun				clock-frequency = <400000>;
1110*4882a593Smuzhiyun				#address-cells = <1>;
1111*4882a593Smuzhiyun				#size-cells = <0>;
1112*4882a593Smuzhiyun			};
1113*4882a593Smuzhiyun		};
1114*4882a593Smuzhiyun
1115*4882a593Smuzhiyun		gpu@1c00000 {
1116*4882a593Smuzhiyun			compatible = "qcom,adreno-306.0", "qcom,adreno";
1117*4882a593Smuzhiyun			reg = <0x01c00000 0x20000>;
1118*4882a593Smuzhiyun			reg-names = "kgsl_3d0_reg_memory";
1119*4882a593Smuzhiyun			interrupts = <GIC_SPI 33 IRQ_TYPE_LEVEL_HIGH>;
1120*4882a593Smuzhiyun			interrupt-names = "kgsl_3d0_irq";
1121*4882a593Smuzhiyun			clock-names =
1122*4882a593Smuzhiyun			    "core",
1123*4882a593Smuzhiyun			    "iface",
1124*4882a593Smuzhiyun			    "mem",
1125*4882a593Smuzhiyun			    "mem_iface",
1126*4882a593Smuzhiyun			    "alt_mem_iface",
1127*4882a593Smuzhiyun			    "gfx3d";
1128*4882a593Smuzhiyun			clocks =
1129*4882a593Smuzhiyun			    <&gcc GCC_OXILI_GFX3D_CLK>,
1130*4882a593Smuzhiyun			    <&gcc GCC_OXILI_AHB_CLK>,
1131*4882a593Smuzhiyun			    <&gcc GCC_OXILI_GMEM_CLK>,
1132*4882a593Smuzhiyun			    <&gcc GCC_BIMC_GFX_CLK>,
1133*4882a593Smuzhiyun			    <&gcc GCC_BIMC_GPU_CLK>,
1134*4882a593Smuzhiyun			    <&gcc GFX3D_CLK_SRC>;
1135*4882a593Smuzhiyun			power-domains = <&gcc OXILI_GDSC>;
1136*4882a593Smuzhiyun			operating-points-v2 = <&gpu_opp_table>;
1137*4882a593Smuzhiyun			iommus = <&gpu_iommu 1>, <&gpu_iommu 2>;
1138*4882a593Smuzhiyun
1139*4882a593Smuzhiyun			gpu_opp_table: opp-table {
1140*4882a593Smuzhiyun				compatible = "operating-points-v2";
1141*4882a593Smuzhiyun
1142*4882a593Smuzhiyun				opp-400000000 {
1143*4882a593Smuzhiyun					opp-hz = /bits/ 64 <400000000>;
1144*4882a593Smuzhiyun				};
1145*4882a593Smuzhiyun				opp-19200000 {
1146*4882a593Smuzhiyun					opp-hz = /bits/ 64 <19200000>;
1147*4882a593Smuzhiyun				};
1148*4882a593Smuzhiyun			};
1149*4882a593Smuzhiyun		};
1150*4882a593Smuzhiyun
1151*4882a593Smuzhiyun		venus: video-codec@1d00000 {
1152*4882a593Smuzhiyun			compatible = "qcom,msm8916-venus";
1153*4882a593Smuzhiyun			reg = <0x01d00000 0xff000>;
1154*4882a593Smuzhiyun			interrupts = <GIC_SPI 44 IRQ_TYPE_LEVEL_HIGH>;
1155*4882a593Smuzhiyun			power-domains = <&gcc VENUS_GDSC>;
1156*4882a593Smuzhiyun			clocks = <&gcc GCC_VENUS0_VCODEC0_CLK>,
1157*4882a593Smuzhiyun				 <&gcc GCC_VENUS0_AHB_CLK>,
1158*4882a593Smuzhiyun				 <&gcc GCC_VENUS0_AXI_CLK>;
1159*4882a593Smuzhiyun			clock-names = "core", "iface", "bus";
1160*4882a593Smuzhiyun			iommus = <&apps_iommu 5>;
1161*4882a593Smuzhiyun			memory-region = <&venus_mem>;
1162*4882a593Smuzhiyun			status = "okay";
1163*4882a593Smuzhiyun
1164*4882a593Smuzhiyun			video-decoder {
1165*4882a593Smuzhiyun				compatible = "venus-decoder";
1166*4882a593Smuzhiyun			};
1167*4882a593Smuzhiyun
1168*4882a593Smuzhiyun			video-encoder {
1169*4882a593Smuzhiyun				compatible = "venus-encoder";
1170*4882a593Smuzhiyun			};
1171*4882a593Smuzhiyun		};
1172*4882a593Smuzhiyun
1173*4882a593Smuzhiyun		apps_iommu: iommu@1ef0000 {
1174*4882a593Smuzhiyun			#address-cells = <1>;
1175*4882a593Smuzhiyun			#size-cells = <1>;
1176*4882a593Smuzhiyun			#iommu-cells = <1>;
1177*4882a593Smuzhiyun			compatible = "qcom,msm8916-iommu", "qcom,msm-iommu-v1";
1178*4882a593Smuzhiyun			ranges = <0 0x01e20000 0x40000>;
1179*4882a593Smuzhiyun			reg = <0x01ef0000 0x3000>;
1180*4882a593Smuzhiyun			clocks = <&gcc GCC_SMMU_CFG_CLK>,
1181*4882a593Smuzhiyun				 <&gcc GCC_APSS_TCU_CLK>;
1182*4882a593Smuzhiyun			clock-names = "iface", "bus";
1183*4882a593Smuzhiyun			qcom,iommu-secure-id = <17>;
1184*4882a593Smuzhiyun
1185*4882a593Smuzhiyun			// vfe:
1186*4882a593Smuzhiyun			iommu-ctx@3000 {
1187*4882a593Smuzhiyun				compatible = "qcom,msm-iommu-v1-sec";
1188*4882a593Smuzhiyun				reg = <0x3000 0x1000>;
1189*4882a593Smuzhiyun				interrupts = <GIC_SPI 70 IRQ_TYPE_LEVEL_HIGH>;
1190*4882a593Smuzhiyun			};
1191*4882a593Smuzhiyun
1192*4882a593Smuzhiyun			// mdp_0:
1193*4882a593Smuzhiyun			iommu-ctx@4000 {
1194*4882a593Smuzhiyun				compatible = "qcom,msm-iommu-v1-ns";
1195*4882a593Smuzhiyun				reg = <0x4000 0x1000>;
1196*4882a593Smuzhiyun				interrupts = <GIC_SPI 70 IRQ_TYPE_LEVEL_HIGH>;
1197*4882a593Smuzhiyun			};
1198*4882a593Smuzhiyun
1199*4882a593Smuzhiyun			// venus_ns:
1200*4882a593Smuzhiyun			iommu-ctx@5000 {
1201*4882a593Smuzhiyun				compatible = "qcom,msm-iommu-v1-sec";
1202*4882a593Smuzhiyun				reg = <0x5000 0x1000>;
1203*4882a593Smuzhiyun				interrupts = <GIC_SPI 70 IRQ_TYPE_LEVEL_HIGH>;
1204*4882a593Smuzhiyun			};
1205*4882a593Smuzhiyun		};
1206*4882a593Smuzhiyun
1207*4882a593Smuzhiyun		gpu_iommu: iommu@1f08000 {
1208*4882a593Smuzhiyun			#address-cells = <1>;
1209*4882a593Smuzhiyun			#size-cells = <1>;
1210*4882a593Smuzhiyun			#iommu-cells = <1>;
1211*4882a593Smuzhiyun			compatible = "qcom,msm8916-iommu", "qcom,msm-iommu-v1";
1212*4882a593Smuzhiyun			ranges = <0 0x01f08000 0x10000>;
1213*4882a593Smuzhiyun			clocks = <&gcc GCC_SMMU_CFG_CLK>,
1214*4882a593Smuzhiyun				 <&gcc GCC_GFX_TCU_CLK>;
1215*4882a593Smuzhiyun			clock-names = "iface", "bus";
1216*4882a593Smuzhiyun			qcom,iommu-secure-id = <18>;
1217*4882a593Smuzhiyun
1218*4882a593Smuzhiyun			// gfx3d_user:
1219*4882a593Smuzhiyun			iommu-ctx@1000 {
1220*4882a593Smuzhiyun				compatible = "qcom,msm-iommu-v1-ns";
1221*4882a593Smuzhiyun				reg = <0x1000 0x1000>;
1222*4882a593Smuzhiyun				interrupts = <GIC_SPI 241 IRQ_TYPE_LEVEL_HIGH>;
1223*4882a593Smuzhiyun			};
1224*4882a593Smuzhiyun
1225*4882a593Smuzhiyun			// gfx3d_priv:
1226*4882a593Smuzhiyun			iommu-ctx@2000 {
1227*4882a593Smuzhiyun				compatible = "qcom,msm-iommu-v1-ns";
1228*4882a593Smuzhiyun				reg = <0x2000 0x1000>;
1229*4882a593Smuzhiyun				interrupts = <GIC_SPI 242 IRQ_TYPE_LEVEL_HIGH>;
1230*4882a593Smuzhiyun			};
1231*4882a593Smuzhiyun		};
1232*4882a593Smuzhiyun
1233*4882a593Smuzhiyun		spmi_bus: spmi@200f000 {
1234*4882a593Smuzhiyun			compatible = "qcom,spmi-pmic-arb";
1235*4882a593Smuzhiyun			reg = <0x0200f000 0x001000>,
1236*4882a593Smuzhiyun			      <0x02400000 0x400000>,
1237*4882a593Smuzhiyun			      <0x02c00000 0x400000>,
1238*4882a593Smuzhiyun			      <0x03800000 0x200000>,
1239*4882a593Smuzhiyun			      <0x0200a000 0x002100>;
1240*4882a593Smuzhiyun			reg-names = "core", "chnls", "obsrvr", "intr", "cnfg";
1241*4882a593Smuzhiyun			interrupt-names = "periph_irq";
1242*4882a593Smuzhiyun			interrupts = <GIC_SPI 190 IRQ_TYPE_LEVEL_HIGH>;
1243*4882a593Smuzhiyun			qcom,ee = <0>;
1244*4882a593Smuzhiyun			qcom,channel = <0>;
1245*4882a593Smuzhiyun			#address-cells = <2>;
1246*4882a593Smuzhiyun			#size-cells = <0>;
1247*4882a593Smuzhiyun			interrupt-controller;
1248*4882a593Smuzhiyun			#interrupt-cells = <4>;
1249*4882a593Smuzhiyun		};
1250*4882a593Smuzhiyun
1251*4882a593Smuzhiyun		mpss: remoteproc@4080000 {
1252*4882a593Smuzhiyun			compatible = "qcom,msm8916-mss-pil", "qcom,q6v5-pil";
1253*4882a593Smuzhiyun			reg = <0x04080000 0x100>,
1254*4882a593Smuzhiyun			      <0x04020000 0x040>;
1255*4882a593Smuzhiyun
1256*4882a593Smuzhiyun			reg-names = "qdsp6", "rmb";
1257*4882a593Smuzhiyun
1258*4882a593Smuzhiyun			interrupts-extended = <&intc GIC_SPI 24 IRQ_TYPE_EDGE_RISING>,
1259*4882a593Smuzhiyun					      <&hexagon_smp2p_in 0 IRQ_TYPE_EDGE_RISING>,
1260*4882a593Smuzhiyun					      <&hexagon_smp2p_in 1 IRQ_TYPE_EDGE_RISING>,
1261*4882a593Smuzhiyun					      <&hexagon_smp2p_in 2 IRQ_TYPE_EDGE_RISING>,
1262*4882a593Smuzhiyun					      <&hexagon_smp2p_in 3 IRQ_TYPE_EDGE_RISING>;
1263*4882a593Smuzhiyun			interrupt-names = "wdog", "fatal", "ready",
1264*4882a593Smuzhiyun					  "handover", "stop-ack";
1265*4882a593Smuzhiyun
1266*4882a593Smuzhiyun			clocks = <&gcc GCC_MSS_CFG_AHB_CLK>,
1267*4882a593Smuzhiyun				 <&gcc GCC_MSS_Q6_BIMC_AXI_CLK>,
1268*4882a593Smuzhiyun				 <&gcc GCC_BOOT_ROM_AHB_CLK>,
1269*4882a593Smuzhiyun				 <&xo_board>;
1270*4882a593Smuzhiyun			clock-names = "iface", "bus", "mem", "xo";
1271*4882a593Smuzhiyun
1272*4882a593Smuzhiyun			qcom,smem-states = <&hexagon_smp2p_out 0>;
1273*4882a593Smuzhiyun			qcom,smem-state-names = "stop";
1274*4882a593Smuzhiyun
1275*4882a593Smuzhiyun			resets = <&scm 0>;
1276*4882a593Smuzhiyun			reset-names = "mss_restart";
1277*4882a593Smuzhiyun
1278*4882a593Smuzhiyun			qcom,halt-regs = <&tcsr 0x18000 0x19000 0x1a000>;
1279*4882a593Smuzhiyun
1280*4882a593Smuzhiyun			status = "disabled";
1281*4882a593Smuzhiyun
1282*4882a593Smuzhiyun			mba {
1283*4882a593Smuzhiyun				memory-region = <&mba_mem>;
1284*4882a593Smuzhiyun			};
1285*4882a593Smuzhiyun
1286*4882a593Smuzhiyun			mpss {
1287*4882a593Smuzhiyun				memory-region = <&mpss_mem>;
1288*4882a593Smuzhiyun			};
1289*4882a593Smuzhiyun
1290*4882a593Smuzhiyun			smd-edge {
1291*4882a593Smuzhiyun				interrupts = <GIC_SPI 25 IRQ_TYPE_EDGE_RISING>;
1292*4882a593Smuzhiyun
1293*4882a593Smuzhiyun				qcom,smd-edge = <0>;
1294*4882a593Smuzhiyun				qcom,ipc = <&apcs 8 12>;
1295*4882a593Smuzhiyun				qcom,remote-pid = <1>;
1296*4882a593Smuzhiyun
1297*4882a593Smuzhiyun				label = "hexagon";
1298*4882a593Smuzhiyun
1299*4882a593Smuzhiyun				fastrpc {
1300*4882a593Smuzhiyun					compatible = "qcom,fastrpc";
1301*4882a593Smuzhiyun					qcom,smd-channels = "fastrpcsmd-apps-dsp";
1302*4882a593Smuzhiyun					label = "adsp";
1303*4882a593Smuzhiyun
1304*4882a593Smuzhiyun					#address-cells = <1>;
1305*4882a593Smuzhiyun					#size-cells = <0>;
1306*4882a593Smuzhiyun
1307*4882a593Smuzhiyun					cb@1 {
1308*4882a593Smuzhiyun						compatible = "qcom,fastrpc-compute-cb";
1309*4882a593Smuzhiyun						reg = <1>;
1310*4882a593Smuzhiyun					};
1311*4882a593Smuzhiyun				};
1312*4882a593Smuzhiyun			};
1313*4882a593Smuzhiyun		};
1314*4882a593Smuzhiyun
1315*4882a593Smuzhiyun		sound: sound@7702000 {
1316*4882a593Smuzhiyun			status = "disabled";
1317*4882a593Smuzhiyun			compatible = "qcom,apq8016-sbc-sndcard";
1318*4882a593Smuzhiyun			reg = <0x07702000 0x4>, <0x07702004 0x4>;
1319*4882a593Smuzhiyun			reg-names = "mic-iomux", "spkr-iomux";
1320*4882a593Smuzhiyun		};
1321*4882a593Smuzhiyun
1322*4882a593Smuzhiyun		lpass: audio-controller@7708000 {
1323*4882a593Smuzhiyun			status = "disabled";
1324*4882a593Smuzhiyun			compatible = "qcom,lpass-cpu-apq8016";
1325*4882a593Smuzhiyun
1326*4882a593Smuzhiyun			/*
1327*4882a593Smuzhiyun			 * Note: Unlike the name would suggest, the SEC_I2S_CLK
1328*4882a593Smuzhiyun			 * is actually only used by Tertiary MI2S while
1329*4882a593Smuzhiyun			 * Primary/Secondary MI2S both use the PRI_I2S_CLK.
1330*4882a593Smuzhiyun			 */
1331*4882a593Smuzhiyun			clocks = <&gcc GCC_ULTAUDIO_AHBFABRIC_IXFABRIC_CLK>,
1332*4882a593Smuzhiyun				 <&gcc GCC_ULTAUDIO_PCNOC_MPORT_CLK>,
1333*4882a593Smuzhiyun				 <&gcc GCC_ULTAUDIO_PCNOC_SWAY_CLK>,
1334*4882a593Smuzhiyun				 <&gcc GCC_ULTAUDIO_LPAIF_PRI_I2S_CLK>,
1335*4882a593Smuzhiyun				 <&gcc GCC_ULTAUDIO_LPAIF_PRI_I2S_CLK>,
1336*4882a593Smuzhiyun				 <&gcc GCC_ULTAUDIO_LPAIF_SEC_I2S_CLK>,
1337*4882a593Smuzhiyun				 <&gcc GCC_ULTAUDIO_LPAIF_AUX_I2S_CLK>;
1338*4882a593Smuzhiyun
1339*4882a593Smuzhiyun			clock-names = "ahbix-clk",
1340*4882a593Smuzhiyun					"pcnoc-mport-clk",
1341*4882a593Smuzhiyun					"pcnoc-sway-clk",
1342*4882a593Smuzhiyun					"mi2s-bit-clk0",
1343*4882a593Smuzhiyun					"mi2s-bit-clk1",
1344*4882a593Smuzhiyun					"mi2s-bit-clk2",
1345*4882a593Smuzhiyun					"mi2s-bit-clk3";
1346*4882a593Smuzhiyun			#sound-dai-cells = <1>;
1347*4882a593Smuzhiyun
1348*4882a593Smuzhiyun			interrupts = <GIC_SPI 160 IRQ_TYPE_LEVEL_HIGH>;
1349*4882a593Smuzhiyun			interrupt-names = "lpass-irq-lpaif";
1350*4882a593Smuzhiyun			reg = <0x07708000 0x10000>;
1351*4882a593Smuzhiyun			reg-names = "lpass-lpaif";
1352*4882a593Smuzhiyun
1353*4882a593Smuzhiyun			#address-cells = <1>;
1354*4882a593Smuzhiyun			#size-cells = <0>;
1355*4882a593Smuzhiyun		};
1356*4882a593Smuzhiyun
1357*4882a593Smuzhiyun		lpass_codec: audio-codec@771c000 {
1358*4882a593Smuzhiyun			compatible = "qcom,msm8916-wcd-digital-codec";
1359*4882a593Smuzhiyun			reg = <0x0771c000 0x400>;
1360*4882a593Smuzhiyun			clocks = <&gcc GCC_ULTAUDIO_AHBFABRIC_IXFABRIC_CLK>,
1361*4882a593Smuzhiyun				 <&gcc GCC_CODEC_DIGCODEC_CLK>;
1362*4882a593Smuzhiyun			clock-names = "ahbix-clk", "mclk";
1363*4882a593Smuzhiyun			#sound-dai-cells = <1>;
1364*4882a593Smuzhiyun		};
1365*4882a593Smuzhiyun
1366*4882a593Smuzhiyun		sdhc_1: sdhci@7824000 {
1367*4882a593Smuzhiyun			compatible = "qcom,sdhci-msm-v4";
1368*4882a593Smuzhiyun			reg = <0x07824900 0x11c>, <0x07824000 0x800>;
1369*4882a593Smuzhiyun			reg-names = "hc_mem", "core_mem";
1370*4882a593Smuzhiyun
1371*4882a593Smuzhiyun			interrupts = <GIC_SPI 123 IRQ_TYPE_LEVEL_HIGH>,
1372*4882a593Smuzhiyun				     <GIC_SPI 138 IRQ_TYPE_LEVEL_HIGH>;
1373*4882a593Smuzhiyun			interrupt-names = "hc_irq", "pwr_irq";
1374*4882a593Smuzhiyun			clocks = <&gcc GCC_SDCC1_APPS_CLK>,
1375*4882a593Smuzhiyun				 <&gcc GCC_SDCC1_AHB_CLK>,
1376*4882a593Smuzhiyun				 <&xo_board>;
1377*4882a593Smuzhiyun			clock-names = "core", "iface", "xo";
1378*4882a593Smuzhiyun			mmc-ddr-1_8v;
1379*4882a593Smuzhiyun			bus-width = <8>;
1380*4882a593Smuzhiyun			non-removable;
1381*4882a593Smuzhiyun			status = "disabled";
1382*4882a593Smuzhiyun		};
1383*4882a593Smuzhiyun
1384*4882a593Smuzhiyun		sdhc_2: sdhci@7864000 {
1385*4882a593Smuzhiyun			compatible = "qcom,sdhci-msm-v4";
1386*4882a593Smuzhiyun			reg = <0x07864900 0x11c>, <0x07864000 0x800>;
1387*4882a593Smuzhiyun			reg-names = "hc_mem", "core_mem";
1388*4882a593Smuzhiyun
1389*4882a593Smuzhiyun			interrupts = <GIC_SPI 125 IRQ_TYPE_LEVEL_HIGH>,
1390*4882a593Smuzhiyun				     <GIC_SPI 221 IRQ_TYPE_LEVEL_HIGH>;
1391*4882a593Smuzhiyun			interrupt-names = "hc_irq", "pwr_irq";
1392*4882a593Smuzhiyun			clocks = <&gcc GCC_SDCC2_APPS_CLK>,
1393*4882a593Smuzhiyun				 <&gcc GCC_SDCC2_AHB_CLK>,
1394*4882a593Smuzhiyun				 <&xo_board>;
1395*4882a593Smuzhiyun			clock-names = "core", "iface", "xo";
1396*4882a593Smuzhiyun			bus-width = <4>;
1397*4882a593Smuzhiyun			status = "disabled";
1398*4882a593Smuzhiyun		};
1399*4882a593Smuzhiyun
1400*4882a593Smuzhiyun		blsp_dma: dma@7884000 {
1401*4882a593Smuzhiyun			compatible = "qcom,bam-v1.7.0";
1402*4882a593Smuzhiyun			reg = <0x07884000 0x23000>;
1403*4882a593Smuzhiyun			interrupts = <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>;
1404*4882a593Smuzhiyun			clocks = <&gcc GCC_BLSP1_AHB_CLK>;
1405*4882a593Smuzhiyun			clock-names = "bam_clk";
1406*4882a593Smuzhiyun			#dma-cells = <1>;
1407*4882a593Smuzhiyun			qcom,ee = <0>;
1408*4882a593Smuzhiyun			status = "disabled";
1409*4882a593Smuzhiyun		};
1410*4882a593Smuzhiyun
1411*4882a593Smuzhiyun		blsp1_uart1: serial@78af000 {
1412*4882a593Smuzhiyun			compatible = "qcom,msm-uartdm-v1.4", "qcom,msm-uartdm";
1413*4882a593Smuzhiyun			reg = <0x078af000 0x200>;
1414*4882a593Smuzhiyun			interrupts = <GIC_SPI 107 IRQ_TYPE_LEVEL_HIGH>;
1415*4882a593Smuzhiyun			clocks = <&gcc GCC_BLSP1_UART1_APPS_CLK>, <&gcc GCC_BLSP1_AHB_CLK>;
1416*4882a593Smuzhiyun			clock-names = "core", "iface";
1417*4882a593Smuzhiyun			dmas = <&blsp_dma 1>, <&blsp_dma 0>;
1418*4882a593Smuzhiyun			dma-names = "rx", "tx";
1419*4882a593Smuzhiyun			pinctrl-names = "default", "sleep";
1420*4882a593Smuzhiyun			pinctrl-0 = <&blsp1_uart1_default>;
1421*4882a593Smuzhiyun			pinctrl-1 = <&blsp1_uart1_sleep>;
1422*4882a593Smuzhiyun			status = "disabled";
1423*4882a593Smuzhiyun		};
1424*4882a593Smuzhiyun
1425*4882a593Smuzhiyun		blsp1_uart2: serial@78b0000 {
1426*4882a593Smuzhiyun			compatible = "qcom,msm-uartdm-v1.4", "qcom,msm-uartdm";
1427*4882a593Smuzhiyun			reg = <0x078b0000 0x200>;
1428*4882a593Smuzhiyun			interrupts = <GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH>;
1429*4882a593Smuzhiyun			clocks = <&gcc GCC_BLSP1_UART2_APPS_CLK>, <&gcc GCC_BLSP1_AHB_CLK>;
1430*4882a593Smuzhiyun			clock-names = "core", "iface";
1431*4882a593Smuzhiyun			dmas = <&blsp_dma 3>, <&blsp_dma 2>;
1432*4882a593Smuzhiyun			dma-names = "rx", "tx";
1433*4882a593Smuzhiyun			pinctrl-names = "default", "sleep";
1434*4882a593Smuzhiyun			pinctrl-0 = <&blsp1_uart2_default>;
1435*4882a593Smuzhiyun			pinctrl-1 = <&blsp1_uart2_sleep>;
1436*4882a593Smuzhiyun			status = "disabled";
1437*4882a593Smuzhiyun		};
1438*4882a593Smuzhiyun
1439*4882a593Smuzhiyun		blsp_i2c1: i2c@78b5000 {
1440*4882a593Smuzhiyun			compatible = "qcom,i2c-qup-v2.2.1";
1441*4882a593Smuzhiyun			reg = <0x078b5000 0x500>;
1442*4882a593Smuzhiyun			interrupts = <GIC_SPI 95 IRQ_TYPE_LEVEL_HIGH>;
1443*4882a593Smuzhiyun			clocks = <&gcc GCC_BLSP1_AHB_CLK>,
1444*4882a593Smuzhiyun				 <&gcc GCC_BLSP1_QUP1_I2C_APPS_CLK>;
1445*4882a593Smuzhiyun			clock-names = "iface", "core";
1446*4882a593Smuzhiyun			pinctrl-names = "default", "sleep";
1447*4882a593Smuzhiyun			pinctrl-0 = <&i2c1_default>;
1448*4882a593Smuzhiyun			pinctrl-1 = <&i2c1_sleep>;
1449*4882a593Smuzhiyun			#address-cells = <1>;
1450*4882a593Smuzhiyun			#size-cells = <0>;
1451*4882a593Smuzhiyun			status = "disabled";
1452*4882a593Smuzhiyun		};
1453*4882a593Smuzhiyun
1454*4882a593Smuzhiyun		blsp_spi1: spi@78b5000 {
1455*4882a593Smuzhiyun			compatible = "qcom,spi-qup-v2.2.1";
1456*4882a593Smuzhiyun			reg = <0x078b5000 0x500>;
1457*4882a593Smuzhiyun			interrupts = <GIC_SPI 95 IRQ_TYPE_LEVEL_HIGH>;
1458*4882a593Smuzhiyun			clocks = <&gcc GCC_BLSP1_QUP1_SPI_APPS_CLK>,
1459*4882a593Smuzhiyun				 <&gcc GCC_BLSP1_AHB_CLK>;
1460*4882a593Smuzhiyun			clock-names = "core", "iface";
1461*4882a593Smuzhiyun			dmas = <&blsp_dma 5>, <&blsp_dma 4>;
1462*4882a593Smuzhiyun			dma-names = "rx", "tx";
1463*4882a593Smuzhiyun			pinctrl-names = "default", "sleep";
1464*4882a593Smuzhiyun			pinctrl-0 = <&spi1_default>;
1465*4882a593Smuzhiyun			pinctrl-1 = <&spi1_sleep>;
1466*4882a593Smuzhiyun			#address-cells = <1>;
1467*4882a593Smuzhiyun			#size-cells = <0>;
1468*4882a593Smuzhiyun			status = "disabled";
1469*4882a593Smuzhiyun		};
1470*4882a593Smuzhiyun
1471*4882a593Smuzhiyun		blsp_i2c2: i2c@78b6000 {
1472*4882a593Smuzhiyun			compatible = "qcom,i2c-qup-v2.2.1";
1473*4882a593Smuzhiyun			reg = <0x078b6000 0x500>;
1474*4882a593Smuzhiyun			interrupts = <GIC_SPI 96 IRQ_TYPE_LEVEL_HIGH>;
1475*4882a593Smuzhiyun			clocks = <&gcc GCC_BLSP1_AHB_CLK>,
1476*4882a593Smuzhiyun				 <&gcc GCC_BLSP1_QUP2_I2C_APPS_CLK>;
1477*4882a593Smuzhiyun			clock-names = "iface", "core";
1478*4882a593Smuzhiyun			pinctrl-names = "default", "sleep";
1479*4882a593Smuzhiyun			pinctrl-0 = <&i2c2_default>;
1480*4882a593Smuzhiyun			pinctrl-1 = <&i2c2_sleep>;
1481*4882a593Smuzhiyun			#address-cells = <1>;
1482*4882a593Smuzhiyun			#size-cells = <0>;
1483*4882a593Smuzhiyun			status = "disabled";
1484*4882a593Smuzhiyun		};
1485*4882a593Smuzhiyun
1486*4882a593Smuzhiyun		blsp_spi2: spi@78b6000 {
1487*4882a593Smuzhiyun			compatible = "qcom,spi-qup-v2.2.1";
1488*4882a593Smuzhiyun			reg = <0x078b6000 0x500>;
1489*4882a593Smuzhiyun			interrupts = <GIC_SPI 96 IRQ_TYPE_LEVEL_HIGH>;
1490*4882a593Smuzhiyun			clocks = <&gcc GCC_BLSP1_QUP2_SPI_APPS_CLK>,
1491*4882a593Smuzhiyun				 <&gcc GCC_BLSP1_AHB_CLK>;
1492*4882a593Smuzhiyun			clock-names = "core", "iface";
1493*4882a593Smuzhiyun			dmas = <&blsp_dma 7>, <&blsp_dma 6>;
1494*4882a593Smuzhiyun			dma-names = "rx", "tx";
1495*4882a593Smuzhiyun			pinctrl-names = "default", "sleep";
1496*4882a593Smuzhiyun			pinctrl-0 = <&spi2_default>;
1497*4882a593Smuzhiyun			pinctrl-1 = <&spi2_sleep>;
1498*4882a593Smuzhiyun			#address-cells = <1>;
1499*4882a593Smuzhiyun			#size-cells = <0>;
1500*4882a593Smuzhiyun			status = "disabled";
1501*4882a593Smuzhiyun		};
1502*4882a593Smuzhiyun
1503*4882a593Smuzhiyun		blsp_spi3: spi@78b7000 {
1504*4882a593Smuzhiyun			compatible = "qcom,spi-qup-v2.2.1";
1505*4882a593Smuzhiyun			reg = <0x078b7000 0x500>;
1506*4882a593Smuzhiyun			interrupts = <GIC_SPI 97 IRQ_TYPE_LEVEL_HIGH>;
1507*4882a593Smuzhiyun			clocks = <&gcc GCC_BLSP1_QUP3_SPI_APPS_CLK>,
1508*4882a593Smuzhiyun				 <&gcc GCC_BLSP1_AHB_CLK>;
1509*4882a593Smuzhiyun			clock-names = "core", "iface";
1510*4882a593Smuzhiyun			dmas = <&blsp_dma 9>, <&blsp_dma 8>;
1511*4882a593Smuzhiyun			dma-names = "rx", "tx";
1512*4882a593Smuzhiyun			pinctrl-names = "default", "sleep";
1513*4882a593Smuzhiyun			pinctrl-0 = <&spi3_default>;
1514*4882a593Smuzhiyun			pinctrl-1 = <&spi3_sleep>;
1515*4882a593Smuzhiyun			#address-cells = <1>;
1516*4882a593Smuzhiyun			#size-cells = <0>;
1517*4882a593Smuzhiyun			status = "disabled";
1518*4882a593Smuzhiyun		};
1519*4882a593Smuzhiyun
1520*4882a593Smuzhiyun		blsp_i2c4: i2c@78b8000 {
1521*4882a593Smuzhiyun			compatible = "qcom,i2c-qup-v2.2.1";
1522*4882a593Smuzhiyun			reg = <0x078b8000 0x500>;
1523*4882a593Smuzhiyun			interrupts = <GIC_SPI 98 IRQ_TYPE_LEVEL_HIGH>;
1524*4882a593Smuzhiyun			clocks = <&gcc GCC_BLSP1_AHB_CLK>,
1525*4882a593Smuzhiyun				 <&gcc GCC_BLSP1_QUP4_I2C_APPS_CLK>;
1526*4882a593Smuzhiyun			clock-names = "iface", "core";
1527*4882a593Smuzhiyun			pinctrl-names = "default", "sleep";
1528*4882a593Smuzhiyun			pinctrl-0 = <&i2c4_default>;
1529*4882a593Smuzhiyun			pinctrl-1 = <&i2c4_sleep>;
1530*4882a593Smuzhiyun			#address-cells = <1>;
1531*4882a593Smuzhiyun			#size-cells = <0>;
1532*4882a593Smuzhiyun			status = "disabled";
1533*4882a593Smuzhiyun		};
1534*4882a593Smuzhiyun
1535*4882a593Smuzhiyun		blsp_spi4: spi@78b8000 {
1536*4882a593Smuzhiyun			compatible = "qcom,spi-qup-v2.2.1";
1537*4882a593Smuzhiyun			reg = <0x078b8000 0x500>;
1538*4882a593Smuzhiyun			interrupts = <GIC_SPI 98 IRQ_TYPE_LEVEL_HIGH>;
1539*4882a593Smuzhiyun			clocks = <&gcc GCC_BLSP1_QUP4_SPI_APPS_CLK>,
1540*4882a593Smuzhiyun				 <&gcc GCC_BLSP1_AHB_CLK>;
1541*4882a593Smuzhiyun			clock-names = "core", "iface";
1542*4882a593Smuzhiyun			dmas = <&blsp_dma 11>, <&blsp_dma 10>;
1543*4882a593Smuzhiyun			dma-names = "rx", "tx";
1544*4882a593Smuzhiyun			pinctrl-names = "default", "sleep";
1545*4882a593Smuzhiyun			pinctrl-0 = <&spi4_default>;
1546*4882a593Smuzhiyun			pinctrl-1 = <&spi4_sleep>;
1547*4882a593Smuzhiyun			#address-cells = <1>;
1548*4882a593Smuzhiyun			#size-cells = <0>;
1549*4882a593Smuzhiyun			status = "disabled";
1550*4882a593Smuzhiyun		};
1551*4882a593Smuzhiyun
1552*4882a593Smuzhiyun		blsp_i2c5: i2c@78b9000 {
1553*4882a593Smuzhiyun			compatible = "qcom,i2c-qup-v2.2.1";
1554*4882a593Smuzhiyun			reg = <0x078b9000 0x500>;
1555*4882a593Smuzhiyun			interrupts = <GIC_SPI 99 IRQ_TYPE_LEVEL_HIGH>;
1556*4882a593Smuzhiyun			clocks = <&gcc GCC_BLSP1_AHB_CLK>,
1557*4882a593Smuzhiyun				 <&gcc GCC_BLSP1_QUP5_I2C_APPS_CLK>;
1558*4882a593Smuzhiyun			clock-names = "iface", "core";
1559*4882a593Smuzhiyun			pinctrl-names = "default", "sleep";
1560*4882a593Smuzhiyun			pinctrl-0 = <&i2c5_default>;
1561*4882a593Smuzhiyun			pinctrl-1 = <&i2c5_sleep>;
1562*4882a593Smuzhiyun			#address-cells = <1>;
1563*4882a593Smuzhiyun			#size-cells = <0>;
1564*4882a593Smuzhiyun			status = "disabled";
1565*4882a593Smuzhiyun		};
1566*4882a593Smuzhiyun
1567*4882a593Smuzhiyun		blsp_spi5: spi@78b9000 {
1568*4882a593Smuzhiyun			compatible = "qcom,spi-qup-v2.2.1";
1569*4882a593Smuzhiyun			reg = <0x078b9000 0x500>;
1570*4882a593Smuzhiyun			interrupts = <GIC_SPI 99 IRQ_TYPE_LEVEL_HIGH>;
1571*4882a593Smuzhiyun			clocks = <&gcc GCC_BLSP1_QUP5_SPI_APPS_CLK>,
1572*4882a593Smuzhiyun				 <&gcc GCC_BLSP1_AHB_CLK>;
1573*4882a593Smuzhiyun			clock-names = "core", "iface";
1574*4882a593Smuzhiyun			dmas = <&blsp_dma 13>, <&blsp_dma 12>;
1575*4882a593Smuzhiyun			dma-names = "rx", "tx";
1576*4882a593Smuzhiyun			pinctrl-names = "default", "sleep";
1577*4882a593Smuzhiyun			pinctrl-0 = <&spi5_default>;
1578*4882a593Smuzhiyun			pinctrl-1 = <&spi5_sleep>;
1579*4882a593Smuzhiyun			#address-cells = <1>;
1580*4882a593Smuzhiyun			#size-cells = <0>;
1581*4882a593Smuzhiyun			status = "disabled";
1582*4882a593Smuzhiyun		};
1583*4882a593Smuzhiyun
1584*4882a593Smuzhiyun		blsp_i2c6: i2c@78ba000 {
1585*4882a593Smuzhiyun			compatible = "qcom,i2c-qup-v2.2.1";
1586*4882a593Smuzhiyun			reg = <0x078ba000 0x500>;
1587*4882a593Smuzhiyun			interrupts = <GIC_SPI 100 IRQ_TYPE_LEVEL_HIGH>;
1588*4882a593Smuzhiyun			clocks = <&gcc GCC_BLSP1_AHB_CLK>,
1589*4882a593Smuzhiyun				 <&gcc GCC_BLSP1_QUP6_I2C_APPS_CLK>;
1590*4882a593Smuzhiyun			clock-names = "iface", "core";
1591*4882a593Smuzhiyun			pinctrl-names = "default", "sleep";
1592*4882a593Smuzhiyun			pinctrl-0 = <&i2c6_default>;
1593*4882a593Smuzhiyun			pinctrl-1 = <&i2c6_sleep>;
1594*4882a593Smuzhiyun			#address-cells = <1>;
1595*4882a593Smuzhiyun			#size-cells = <0>;
1596*4882a593Smuzhiyun			status = "disabled";
1597*4882a593Smuzhiyun		};
1598*4882a593Smuzhiyun
1599*4882a593Smuzhiyun		blsp_spi6: spi@78ba000 {
1600*4882a593Smuzhiyun			compatible = "qcom,spi-qup-v2.2.1";
1601*4882a593Smuzhiyun			reg = <0x078ba000 0x500>;
1602*4882a593Smuzhiyun			interrupts = <GIC_SPI 100 IRQ_TYPE_LEVEL_HIGH>;
1603*4882a593Smuzhiyun			clocks = <&gcc GCC_BLSP1_QUP6_SPI_APPS_CLK>,
1604*4882a593Smuzhiyun				 <&gcc GCC_BLSP1_AHB_CLK>;
1605*4882a593Smuzhiyun			clock-names = "core", "iface";
1606*4882a593Smuzhiyun			dmas = <&blsp_dma 15>, <&blsp_dma 14>;
1607*4882a593Smuzhiyun			dma-names = "rx", "tx";
1608*4882a593Smuzhiyun			pinctrl-names = "default", "sleep";
1609*4882a593Smuzhiyun			pinctrl-0 = <&spi6_default>;
1610*4882a593Smuzhiyun			pinctrl-1 = <&spi6_sleep>;
1611*4882a593Smuzhiyun			#address-cells = <1>;
1612*4882a593Smuzhiyun			#size-cells = <0>;
1613*4882a593Smuzhiyun			status = "disabled";
1614*4882a593Smuzhiyun		};
1615*4882a593Smuzhiyun
1616*4882a593Smuzhiyun		usb: usb@78d9000 {
1617*4882a593Smuzhiyun			compatible = "qcom,ci-hdrc";
1618*4882a593Smuzhiyun			reg = <0x078d9000 0x200>,
1619*4882a593Smuzhiyun			      <0x078d9200 0x200>;
1620*4882a593Smuzhiyun			interrupts = <GIC_SPI 134 IRQ_TYPE_LEVEL_HIGH>,
1621*4882a593Smuzhiyun				     <GIC_SPI 140 IRQ_TYPE_LEVEL_HIGH>;
1622*4882a593Smuzhiyun			clocks = <&gcc GCC_USB_HS_AHB_CLK>,
1623*4882a593Smuzhiyun				 <&gcc GCC_USB_HS_SYSTEM_CLK>;
1624*4882a593Smuzhiyun			clock-names = "iface", "core";
1625*4882a593Smuzhiyun			assigned-clocks = <&gcc GCC_USB_HS_SYSTEM_CLK>;
1626*4882a593Smuzhiyun			assigned-clock-rates = <80000000>;
1627*4882a593Smuzhiyun			resets = <&gcc GCC_USB_HS_BCR>;
1628*4882a593Smuzhiyun			reset-names = "core";
1629*4882a593Smuzhiyun			phy_type = "ulpi";
1630*4882a593Smuzhiyun			dr_mode = "otg";
1631*4882a593Smuzhiyun			hnp-disable;
1632*4882a593Smuzhiyun			srp-disable;
1633*4882a593Smuzhiyun			adp-disable;
1634*4882a593Smuzhiyun			ahb-burst-config = <0>;
1635*4882a593Smuzhiyun			phy-names = "usb-phy";
1636*4882a593Smuzhiyun			phys = <&usb_hs_phy>;
1637*4882a593Smuzhiyun			status = "disabled";
1638*4882a593Smuzhiyun			#reset-cells = <1>;
1639*4882a593Smuzhiyun
1640*4882a593Smuzhiyun			ulpi {
1641*4882a593Smuzhiyun				usb_hs_phy: phy {
1642*4882a593Smuzhiyun					compatible = "qcom,usb-hs-phy-msm8916",
1643*4882a593Smuzhiyun						     "qcom,usb-hs-phy";
1644*4882a593Smuzhiyun					#phy-cells = <0>;
1645*4882a593Smuzhiyun					clocks = <&xo_board>, <&gcc GCC_USB2A_PHY_SLEEP_CLK>;
1646*4882a593Smuzhiyun					clock-names = "ref", "sleep";
1647*4882a593Smuzhiyun					resets = <&gcc GCC_USB2A_PHY_BCR>, <&usb 0>;
1648*4882a593Smuzhiyun					reset-names = "phy", "por";
1649*4882a593Smuzhiyun					qcom,init-seq = /bits/ 8 <0x0 0x44
1650*4882a593Smuzhiyun						0x1 0x6b 0x2 0x24 0x3 0x13>;
1651*4882a593Smuzhiyun				};
1652*4882a593Smuzhiyun			};
1653*4882a593Smuzhiyun		};
1654*4882a593Smuzhiyun
1655*4882a593Smuzhiyun		pronto: remoteproc@a21b000 {
1656*4882a593Smuzhiyun			compatible = "qcom,pronto-v2-pil", "qcom,pronto";
1657*4882a593Smuzhiyun			reg = <0x0a204000 0x2000>, <0x0a202000 0x1000>, <0x0a21b000 0x3000>;
1658*4882a593Smuzhiyun			reg-names = "ccu", "dxe", "pmu";
1659*4882a593Smuzhiyun
1660*4882a593Smuzhiyun			memory-region = <&wcnss_mem>;
1661*4882a593Smuzhiyun
1662*4882a593Smuzhiyun			interrupts-extended = <&intc GIC_SPI 149 IRQ_TYPE_EDGE_RISING>,
1663*4882a593Smuzhiyun					      <&wcnss_smp2p_in 0 IRQ_TYPE_EDGE_RISING>,
1664*4882a593Smuzhiyun					      <&wcnss_smp2p_in 1 IRQ_TYPE_EDGE_RISING>,
1665*4882a593Smuzhiyun					      <&wcnss_smp2p_in 2 IRQ_TYPE_EDGE_RISING>,
1666*4882a593Smuzhiyun					      <&wcnss_smp2p_in 3 IRQ_TYPE_EDGE_RISING>;
1667*4882a593Smuzhiyun			interrupt-names = "wdog", "fatal", "ready", "handover", "stop-ack";
1668*4882a593Smuzhiyun
1669*4882a593Smuzhiyun			qcom,state = <&wcnss_smp2p_out 0>;
1670*4882a593Smuzhiyun			qcom,state-names = "stop";
1671*4882a593Smuzhiyun
1672*4882a593Smuzhiyun			pinctrl-names = "default";
1673*4882a593Smuzhiyun			pinctrl-0 = <&wcnss_pin_a>;
1674*4882a593Smuzhiyun
1675*4882a593Smuzhiyun			status = "disabled";
1676*4882a593Smuzhiyun
1677*4882a593Smuzhiyun			iris {
1678*4882a593Smuzhiyun				compatible = "qcom,wcn3620";
1679*4882a593Smuzhiyun
1680*4882a593Smuzhiyun				clocks = <&rpmcc RPM_SMD_RF_CLK2>;
1681*4882a593Smuzhiyun				clock-names = "xo";
1682*4882a593Smuzhiyun			};
1683*4882a593Smuzhiyun
1684*4882a593Smuzhiyun			smd-edge {
1685*4882a593Smuzhiyun				interrupts = <GIC_SPI 142 IRQ_TYPE_EDGE_RISING>;
1686*4882a593Smuzhiyun
1687*4882a593Smuzhiyun				qcom,ipc = <&apcs 8 17>;
1688*4882a593Smuzhiyun				qcom,smd-edge = <6>;
1689*4882a593Smuzhiyun				qcom,remote-pid = <4>;
1690*4882a593Smuzhiyun
1691*4882a593Smuzhiyun				label = "pronto";
1692*4882a593Smuzhiyun
1693*4882a593Smuzhiyun				wcnss {
1694*4882a593Smuzhiyun					compatible = "qcom,wcnss";
1695*4882a593Smuzhiyun					qcom,smd-channels = "WCNSS_CTRL";
1696*4882a593Smuzhiyun
1697*4882a593Smuzhiyun					qcom,mmio = <&pronto>;
1698*4882a593Smuzhiyun
1699*4882a593Smuzhiyun					bt {
1700*4882a593Smuzhiyun						compatible = "qcom,wcnss-bt";
1701*4882a593Smuzhiyun					};
1702*4882a593Smuzhiyun
1703*4882a593Smuzhiyun					wifi {
1704*4882a593Smuzhiyun						compatible = "qcom,wcnss-wlan";
1705*4882a593Smuzhiyun
1706*4882a593Smuzhiyun						interrupts = <GIC_SPI 145 IRQ_TYPE_LEVEL_HIGH>,
1707*4882a593Smuzhiyun							     <GIC_SPI 146 IRQ_TYPE_LEVEL_HIGH>;
1708*4882a593Smuzhiyun						interrupt-names = "tx", "rx";
1709*4882a593Smuzhiyun
1710*4882a593Smuzhiyun						qcom,smem-states = <&apps_smsm 10>, <&apps_smsm 9>;
1711*4882a593Smuzhiyun						qcom,smem-state-names = "tx-enable", "tx-rings-empty";
1712*4882a593Smuzhiyun					};
1713*4882a593Smuzhiyun				};
1714*4882a593Smuzhiyun			};
1715*4882a593Smuzhiyun		};
1716*4882a593Smuzhiyun
1717*4882a593Smuzhiyun		intc: interrupt-controller@b000000 {
1718*4882a593Smuzhiyun			compatible = "qcom,msm-qgic2";
1719*4882a593Smuzhiyun			interrupt-controller;
1720*4882a593Smuzhiyun			#interrupt-cells = <3>;
1721*4882a593Smuzhiyun			reg = <0x0b000000 0x1000>, <0x0b002000 0x1000>;
1722*4882a593Smuzhiyun		};
1723*4882a593Smuzhiyun
1724*4882a593Smuzhiyun		apcs: mailbox@b011000 {
1725*4882a593Smuzhiyun			compatible = "qcom,msm8916-apcs-kpss-global", "syscon";
1726*4882a593Smuzhiyun			reg = <0x0b011000 0x1000>;
1727*4882a593Smuzhiyun			#mbox-cells = <1>;
1728*4882a593Smuzhiyun			clocks = <&a53pll>, <&gcc GPLL0_VOTE>;
1729*4882a593Smuzhiyun			clock-names = "pll", "aux";
1730*4882a593Smuzhiyun			#clock-cells = <0>;
1731*4882a593Smuzhiyun		};
1732*4882a593Smuzhiyun
1733*4882a593Smuzhiyun		a53pll: clock@b016000 {
1734*4882a593Smuzhiyun			compatible = "qcom,msm8916-a53pll";
1735*4882a593Smuzhiyun			reg = <0x0b016000 0x40>;
1736*4882a593Smuzhiyun			#clock-cells = <0>;
1737*4882a593Smuzhiyun		};
1738*4882a593Smuzhiyun
1739*4882a593Smuzhiyun		timer@b020000 {
1740*4882a593Smuzhiyun			#address-cells = <1>;
1741*4882a593Smuzhiyun			#size-cells = <1>;
1742*4882a593Smuzhiyun			ranges;
1743*4882a593Smuzhiyun			compatible = "arm,armv7-timer-mem";
1744*4882a593Smuzhiyun			reg = <0x0b020000 0x1000>;
1745*4882a593Smuzhiyun			clock-frequency = <19200000>;
1746*4882a593Smuzhiyun
1747*4882a593Smuzhiyun			frame@b021000 {
1748*4882a593Smuzhiyun				frame-number = <0>;
1749*4882a593Smuzhiyun				interrupts = <GIC_SPI 8 IRQ_TYPE_LEVEL_HIGH>,
1750*4882a593Smuzhiyun					     <GIC_SPI 7 IRQ_TYPE_LEVEL_HIGH>;
1751*4882a593Smuzhiyun				reg = <0x0b021000 0x1000>,
1752*4882a593Smuzhiyun				      <0x0b022000 0x1000>;
1753*4882a593Smuzhiyun			};
1754*4882a593Smuzhiyun
1755*4882a593Smuzhiyun			frame@b023000 {
1756*4882a593Smuzhiyun				frame-number = <1>;
1757*4882a593Smuzhiyun				interrupts = <GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>;
1758*4882a593Smuzhiyun				reg = <0x0b023000 0x1000>;
1759*4882a593Smuzhiyun				status = "disabled";
1760*4882a593Smuzhiyun			};
1761*4882a593Smuzhiyun
1762*4882a593Smuzhiyun			frame@b024000 {
1763*4882a593Smuzhiyun				frame-number = <2>;
1764*4882a593Smuzhiyun				interrupts = <GIC_SPI 10 IRQ_TYPE_LEVEL_HIGH>;
1765*4882a593Smuzhiyun				reg = <0x0b024000 0x1000>;
1766*4882a593Smuzhiyun				status = "disabled";
1767*4882a593Smuzhiyun			};
1768*4882a593Smuzhiyun
1769*4882a593Smuzhiyun			frame@b025000 {
1770*4882a593Smuzhiyun				frame-number = <3>;
1771*4882a593Smuzhiyun				interrupts = <GIC_SPI 11 IRQ_TYPE_LEVEL_HIGH>;
1772*4882a593Smuzhiyun				reg = <0x0b025000 0x1000>;
1773*4882a593Smuzhiyun				status = "disabled";
1774*4882a593Smuzhiyun			};
1775*4882a593Smuzhiyun
1776*4882a593Smuzhiyun			frame@b026000 {
1777*4882a593Smuzhiyun				frame-number = <4>;
1778*4882a593Smuzhiyun				interrupts = <GIC_SPI 12 IRQ_TYPE_LEVEL_HIGH>;
1779*4882a593Smuzhiyun				reg = <0x0b026000 0x1000>;
1780*4882a593Smuzhiyun				status = "disabled";
1781*4882a593Smuzhiyun			};
1782*4882a593Smuzhiyun
1783*4882a593Smuzhiyun			frame@b027000 {
1784*4882a593Smuzhiyun				frame-number = <5>;
1785*4882a593Smuzhiyun				interrupts = <GIC_SPI 13 IRQ_TYPE_LEVEL_HIGH>;
1786*4882a593Smuzhiyun				reg = <0x0b027000 0x1000>;
1787*4882a593Smuzhiyun				status = "disabled";
1788*4882a593Smuzhiyun			};
1789*4882a593Smuzhiyun
1790*4882a593Smuzhiyun			frame@b028000 {
1791*4882a593Smuzhiyun				frame-number = <6>;
1792*4882a593Smuzhiyun				interrupts = <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>;
1793*4882a593Smuzhiyun				reg = <0x0b028000 0x1000>;
1794*4882a593Smuzhiyun				status = "disabled";
1795*4882a593Smuzhiyun			};
1796*4882a593Smuzhiyun		};
1797*4882a593Smuzhiyun	};
1798*4882a593Smuzhiyun
1799*4882a593Smuzhiyun	thermal-zones {
1800*4882a593Smuzhiyun		cpu0-1-thermal {
1801*4882a593Smuzhiyun			polling-delay-passive = <250>;
1802*4882a593Smuzhiyun			polling-delay = <1000>;
1803*4882a593Smuzhiyun
1804*4882a593Smuzhiyun			thermal-sensors = <&tsens 5>;
1805*4882a593Smuzhiyun
1806*4882a593Smuzhiyun			trips {
1807*4882a593Smuzhiyun				cpu0_1_alert0: trip-point0 {
1808*4882a593Smuzhiyun					temperature = <75000>;
1809*4882a593Smuzhiyun					hysteresis = <2000>;
1810*4882a593Smuzhiyun					type = "passive";
1811*4882a593Smuzhiyun				};
1812*4882a593Smuzhiyun				cpu0_1_crit: cpu_crit {
1813*4882a593Smuzhiyun					temperature = <110000>;
1814*4882a593Smuzhiyun					hysteresis = <2000>;
1815*4882a593Smuzhiyun					type = "critical";
1816*4882a593Smuzhiyun				};
1817*4882a593Smuzhiyun			};
1818*4882a593Smuzhiyun
1819*4882a593Smuzhiyun			cooling-maps {
1820*4882a593Smuzhiyun				map0 {
1821*4882a593Smuzhiyun					trip = <&cpu0_1_alert0>;
1822*4882a593Smuzhiyun					cooling-device = <&CPU0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
1823*4882a593Smuzhiyun							 <&CPU1 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
1824*4882a593Smuzhiyun							 <&CPU2 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
1825*4882a593Smuzhiyun							 <&CPU3 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
1826*4882a593Smuzhiyun				};
1827*4882a593Smuzhiyun			};
1828*4882a593Smuzhiyun		};
1829*4882a593Smuzhiyun
1830*4882a593Smuzhiyun		cpu2-3-thermal {
1831*4882a593Smuzhiyun			polling-delay-passive = <250>;
1832*4882a593Smuzhiyun			polling-delay = <1000>;
1833*4882a593Smuzhiyun
1834*4882a593Smuzhiyun			thermal-sensors = <&tsens 4>;
1835*4882a593Smuzhiyun
1836*4882a593Smuzhiyun			trips {
1837*4882a593Smuzhiyun				cpu2_3_alert0: trip-point0 {
1838*4882a593Smuzhiyun					temperature = <75000>;
1839*4882a593Smuzhiyun					hysteresis = <2000>;
1840*4882a593Smuzhiyun					type = "passive";
1841*4882a593Smuzhiyun				};
1842*4882a593Smuzhiyun				cpu2_3_crit: cpu_crit {
1843*4882a593Smuzhiyun					temperature = <110000>;
1844*4882a593Smuzhiyun					hysteresis = <2000>;
1845*4882a593Smuzhiyun					type = "critical";
1846*4882a593Smuzhiyun				};
1847*4882a593Smuzhiyun			};
1848*4882a593Smuzhiyun
1849*4882a593Smuzhiyun			cooling-maps {
1850*4882a593Smuzhiyun				map0 {
1851*4882a593Smuzhiyun					trip = <&cpu2_3_alert0>;
1852*4882a593Smuzhiyun					cooling-device = <&CPU0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
1853*4882a593Smuzhiyun							 <&CPU1 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
1854*4882a593Smuzhiyun							 <&CPU2 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
1855*4882a593Smuzhiyun							 <&CPU3 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
1856*4882a593Smuzhiyun				};
1857*4882a593Smuzhiyun			};
1858*4882a593Smuzhiyun		};
1859*4882a593Smuzhiyun
1860*4882a593Smuzhiyun		gpu-thermal {
1861*4882a593Smuzhiyun			polling-delay-passive = <250>;
1862*4882a593Smuzhiyun			polling-delay = <1000>;
1863*4882a593Smuzhiyun
1864*4882a593Smuzhiyun			thermal-sensors = <&tsens 2>;
1865*4882a593Smuzhiyun
1866*4882a593Smuzhiyun			trips {
1867*4882a593Smuzhiyun				gpu_alert0: trip-point0 {
1868*4882a593Smuzhiyun					temperature = <75000>;
1869*4882a593Smuzhiyun					hysteresis = <2000>;
1870*4882a593Smuzhiyun					type = "passive";
1871*4882a593Smuzhiyun				};
1872*4882a593Smuzhiyun				gpu_crit: gpu_crit {
1873*4882a593Smuzhiyun					temperature = <95000>;
1874*4882a593Smuzhiyun					hysteresis = <2000>;
1875*4882a593Smuzhiyun					type = "critical";
1876*4882a593Smuzhiyun				};
1877*4882a593Smuzhiyun			};
1878*4882a593Smuzhiyun		};
1879*4882a593Smuzhiyun
1880*4882a593Smuzhiyun		camera-thermal {
1881*4882a593Smuzhiyun			polling-delay-passive = <250>;
1882*4882a593Smuzhiyun			polling-delay = <1000>;
1883*4882a593Smuzhiyun
1884*4882a593Smuzhiyun			thermal-sensors = <&tsens 1>;
1885*4882a593Smuzhiyun
1886*4882a593Smuzhiyun			trips {
1887*4882a593Smuzhiyun				cam_alert0: trip-point0 {
1888*4882a593Smuzhiyun					temperature = <75000>;
1889*4882a593Smuzhiyun					hysteresis = <2000>;
1890*4882a593Smuzhiyun					type = "hot";
1891*4882a593Smuzhiyun				};
1892*4882a593Smuzhiyun			};
1893*4882a593Smuzhiyun		};
1894*4882a593Smuzhiyun
1895*4882a593Smuzhiyun		modem-thermal {
1896*4882a593Smuzhiyun			polling-delay-passive = <250>;
1897*4882a593Smuzhiyun			polling-delay = <1000>;
1898*4882a593Smuzhiyun
1899*4882a593Smuzhiyun			thermal-sensors = <&tsens 0>;
1900*4882a593Smuzhiyun
1901*4882a593Smuzhiyun			trips {
1902*4882a593Smuzhiyun				modem_alert0: trip-point0 {
1903*4882a593Smuzhiyun					temperature = <85000>;
1904*4882a593Smuzhiyun					hysteresis = <2000>;
1905*4882a593Smuzhiyun					type = "hot";
1906*4882a593Smuzhiyun				};
1907*4882a593Smuzhiyun			};
1908*4882a593Smuzhiyun		};
1909*4882a593Smuzhiyun
1910*4882a593Smuzhiyun	};
1911*4882a593Smuzhiyun
1912*4882a593Smuzhiyun	timer {
1913*4882a593Smuzhiyun		compatible = "arm,armv8-timer";
1914*4882a593Smuzhiyun		interrupts = <GIC_PPI 2 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
1915*4882a593Smuzhiyun			     <GIC_PPI 3 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
1916*4882a593Smuzhiyun			     <GIC_PPI 4 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
1917*4882a593Smuzhiyun			     <GIC_PPI 1 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>;
1918*4882a593Smuzhiyun	};
1919*4882a593Smuzhiyun};
1920*4882a593Smuzhiyun
1921*4882a593Smuzhiyun#include "msm8916-pins.dtsi"
1922