xref: /OK3568_Linux_fs/kernel/arch/arm64/boot/dts/nvidia/tegra132.dtsi (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun// SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun#include <dt-bindings/clock/tegra124-car.h>
3*4882a593Smuzhiyun#include <dt-bindings/gpio/tegra-gpio.h>
4*4882a593Smuzhiyun#include <dt-bindings/memory/tegra124-mc.h>
5*4882a593Smuzhiyun#include <dt-bindings/pinctrl/pinctrl-tegra.h>
6*4882a593Smuzhiyun#include <dt-bindings/pinctrl/pinctrl-tegra-xusb.h>
7*4882a593Smuzhiyun#include <dt-bindings/interrupt-controller/arm-gic.h>
8*4882a593Smuzhiyun#include <dt-bindings/thermal/tegra124-soctherm.h>
9*4882a593Smuzhiyun#include <dt-bindings/soc/tegra-pmc.h>
10*4882a593Smuzhiyun
11*4882a593Smuzhiyun/ {
12*4882a593Smuzhiyun	compatible = "nvidia,tegra132", "nvidia,tegra124";
13*4882a593Smuzhiyun	interrupt-parent = <&lic>;
14*4882a593Smuzhiyun	#address-cells = <2>;
15*4882a593Smuzhiyun	#size-cells = <2>;
16*4882a593Smuzhiyun
17*4882a593Smuzhiyun	pcie@1003000 {
18*4882a593Smuzhiyun		compatible = "nvidia,tegra124-pcie";
19*4882a593Smuzhiyun		device_type = "pci";
20*4882a593Smuzhiyun		reg = <0x0 0x01003000 0x0 0x00000800>, /* PADS registers */
21*4882a593Smuzhiyun		      <0x0 0x01003800 0x0 0x00000800>, /* AFI registers */
22*4882a593Smuzhiyun		      <0x0 0x02000000 0x0 0x10000000>; /* configuration space */
23*4882a593Smuzhiyun		reg-names = "pads", "afi", "cs";
24*4882a593Smuzhiyun		interrupts = <GIC_SPI 98 IRQ_TYPE_LEVEL_HIGH>, /* controller interrupt */
25*4882a593Smuzhiyun			     <GIC_SPI 99 IRQ_TYPE_LEVEL_HIGH>; /* MSI interrupt */
26*4882a593Smuzhiyun		interrupt-names = "intr", "msi";
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun		#interrupt-cells = <1>;
29*4882a593Smuzhiyun		interrupt-map-mask = <0 0 0 0>;
30*4882a593Smuzhiyun		interrupt-map = <0 0 0 0 &gic GIC_SPI 98 IRQ_TYPE_LEVEL_HIGH>;
31*4882a593Smuzhiyun
32*4882a593Smuzhiyun		bus-range = <0x00 0xff>;
33*4882a593Smuzhiyun		#address-cells = <3>;
34*4882a593Smuzhiyun		#size-cells = <2>;
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun		ranges = <0x02000000 0 0x01000000 0x0 0x01000000 0 0x00001000>, /* port 0 configuration space */
37*4882a593Smuzhiyun			 <0x02000000 0 0x01001000 0x0 0x01001000 0 0x00001000>, /* port 1 configuration space */
38*4882a593Smuzhiyun			 <0x01000000 0 0x0        0x0 0x12000000 0 0x00010000>, /* downstream I/O (64 KiB) */
39*4882a593Smuzhiyun			 <0x02000000 0 0x13000000 0x0 0x13000000 0 0x0d000000>, /* non-prefetchable memory (208 MiB) */
40*4882a593Smuzhiyun			 <0x42000000 0 0x20000000 0x0 0x20000000 0 0x20000000>; /* prefetchable memory (512 MiB) */
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun		clocks = <&tegra_car TEGRA124_CLK_PCIE>,
43*4882a593Smuzhiyun			 <&tegra_car TEGRA124_CLK_AFI>,
44*4882a593Smuzhiyun			 <&tegra_car TEGRA124_CLK_PLL_E>,
45*4882a593Smuzhiyun			 <&tegra_car TEGRA124_CLK_CML0>;
46*4882a593Smuzhiyun		clock-names = "pex", "afi", "pll_e", "cml";
47*4882a593Smuzhiyun		resets = <&tegra_car 70>,
48*4882a593Smuzhiyun			 <&tegra_car 72>,
49*4882a593Smuzhiyun			 <&tegra_car 74>;
50*4882a593Smuzhiyun		reset-names = "pex", "afi", "pcie_x";
51*4882a593Smuzhiyun		status = "disabled";
52*4882a593Smuzhiyun
53*4882a593Smuzhiyun		pci@1,0 {
54*4882a593Smuzhiyun			device_type = "pci";
55*4882a593Smuzhiyun			assigned-addresses = <0x82000800 0 0x01000000 0 0x1000>;
56*4882a593Smuzhiyun			reg = <0x000800 0 0 0 0>;
57*4882a593Smuzhiyun			bus-range = <0x00 0xff>;
58*4882a593Smuzhiyun			status = "disabled";
59*4882a593Smuzhiyun
60*4882a593Smuzhiyun			#address-cells = <3>;
61*4882a593Smuzhiyun			#size-cells = <2>;
62*4882a593Smuzhiyun			ranges;
63*4882a593Smuzhiyun
64*4882a593Smuzhiyun			nvidia,num-lanes = <2>;
65*4882a593Smuzhiyun		};
66*4882a593Smuzhiyun
67*4882a593Smuzhiyun		pci@2,0 {
68*4882a593Smuzhiyun			device_type = "pci";
69*4882a593Smuzhiyun			assigned-addresses = <0x82001000 0 0x01001000 0 0x1000>;
70*4882a593Smuzhiyun			reg = <0x001000 0 0 0 0>;
71*4882a593Smuzhiyun			bus-range = <0x00 0xff>;
72*4882a593Smuzhiyun			status = "disabled";
73*4882a593Smuzhiyun
74*4882a593Smuzhiyun			#address-cells = <3>;
75*4882a593Smuzhiyun			#size-cells = <2>;
76*4882a593Smuzhiyun			ranges;
77*4882a593Smuzhiyun
78*4882a593Smuzhiyun			nvidia,num-lanes = <1>;
79*4882a593Smuzhiyun		};
80*4882a593Smuzhiyun	};
81*4882a593Smuzhiyun
82*4882a593Smuzhiyun	host1x@50000000 {
83*4882a593Smuzhiyun		compatible = "nvidia,tegra132-host1x",
84*4882a593Smuzhiyun			     "nvidia,tegra124-host1x";
85*4882a593Smuzhiyun		reg = <0x0 0x50000000 0x0 0x00034000>;
86*4882a593Smuzhiyun		interrupts = <GIC_SPI 65 IRQ_TYPE_LEVEL_HIGH>, /* syncpt */
87*4882a593Smuzhiyun			     <GIC_SPI 67 IRQ_TYPE_LEVEL_HIGH>; /* general */
88*4882a593Smuzhiyun		interrupt-names = "syncpt", "host1x";
89*4882a593Smuzhiyun		clocks = <&tegra_car TEGRA124_CLK_HOST1X>;
90*4882a593Smuzhiyun		clock-names = "host1x";
91*4882a593Smuzhiyun		resets = <&tegra_car 28>;
92*4882a593Smuzhiyun		reset-names = "host1x";
93*4882a593Smuzhiyun
94*4882a593Smuzhiyun		#address-cells = <2>;
95*4882a593Smuzhiyun		#size-cells = <2>;
96*4882a593Smuzhiyun
97*4882a593Smuzhiyun		ranges = <0 0x54000000 0 0x54000000 0 0x01000000>;
98*4882a593Smuzhiyun
99*4882a593Smuzhiyun		dc@54200000 {
100*4882a593Smuzhiyun			compatible = "nvidia,tegra124-dc";
101*4882a593Smuzhiyun			reg = <0x0 0x54200000 0x0 0x00040000>;
102*4882a593Smuzhiyun			interrupts = <GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>;
103*4882a593Smuzhiyun			clocks = <&tegra_car TEGRA124_CLK_DISP1>;
104*4882a593Smuzhiyun			clock-names = "dc";
105*4882a593Smuzhiyun			resets = <&tegra_car 27>;
106*4882a593Smuzhiyun			reset-names = "dc";
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun			iommus = <&mc TEGRA_SWGROUP_DC>;
109*4882a593Smuzhiyun
110*4882a593Smuzhiyun			nvidia,head = <0>;
111*4882a593Smuzhiyun		};
112*4882a593Smuzhiyun
113*4882a593Smuzhiyun		dc@54240000 {
114*4882a593Smuzhiyun			compatible = "nvidia,tegra124-dc";
115*4882a593Smuzhiyun			reg = <0x0 0x54240000 0x0 0x00040000>;
116*4882a593Smuzhiyun			interrupts = <GIC_SPI 74 IRQ_TYPE_LEVEL_HIGH>;
117*4882a593Smuzhiyun			clocks = <&tegra_car TEGRA124_CLK_DISP2>;
118*4882a593Smuzhiyun			clock-names = "dc";
119*4882a593Smuzhiyun			resets = <&tegra_car 26>;
120*4882a593Smuzhiyun			reset-names = "dc";
121*4882a593Smuzhiyun
122*4882a593Smuzhiyun			iommus = <&mc TEGRA_SWGROUP_DCB>;
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun			nvidia,head = <1>;
125*4882a593Smuzhiyun		};
126*4882a593Smuzhiyun
127*4882a593Smuzhiyun		hdmi@54280000 {
128*4882a593Smuzhiyun			compatible = "nvidia,tegra124-hdmi";
129*4882a593Smuzhiyun			reg = <0x0 0x54280000 0x0 0x00040000>;
130*4882a593Smuzhiyun			interrupts = <GIC_SPI 75 IRQ_TYPE_LEVEL_HIGH>;
131*4882a593Smuzhiyun			clocks = <&tegra_car TEGRA124_CLK_HDMI>,
132*4882a593Smuzhiyun				 <&tegra_car TEGRA124_CLK_PLL_D2_OUT0>;
133*4882a593Smuzhiyun			clock-names = "hdmi", "parent";
134*4882a593Smuzhiyun			resets = <&tegra_car 51>;
135*4882a593Smuzhiyun			reset-names = "hdmi";
136*4882a593Smuzhiyun			status = "disabled";
137*4882a593Smuzhiyun		};
138*4882a593Smuzhiyun
139*4882a593Smuzhiyun		sor@54540000 {
140*4882a593Smuzhiyun			compatible = "nvidia,tegra124-sor";
141*4882a593Smuzhiyun			reg = <0x0 0x54540000 0x0 0x00040000>;
142*4882a593Smuzhiyun			interrupts = <GIC_SPI 76 IRQ_TYPE_LEVEL_HIGH>;
143*4882a593Smuzhiyun			clocks = <&tegra_car TEGRA124_CLK_SOR0>,
144*4882a593Smuzhiyun				 <&tegra_car TEGRA124_CLK_SOR0_OUT>,
145*4882a593Smuzhiyun				 <&tegra_car TEGRA124_CLK_PLL_D_OUT0>,
146*4882a593Smuzhiyun				 <&tegra_car TEGRA124_CLK_PLL_DP>,
147*4882a593Smuzhiyun				 <&tegra_car TEGRA124_CLK_CLK_M>;
148*4882a593Smuzhiyun			clock-names = "sor", "out", "parent", "dp", "safe";
149*4882a593Smuzhiyun			resets = <&tegra_car 182>;
150*4882a593Smuzhiyun			reset-names = "sor";
151*4882a593Smuzhiyun			status = "disabled";
152*4882a593Smuzhiyun		};
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun		dpaux: dpaux@545c0000 {
155*4882a593Smuzhiyun			compatible = "nvidia,tegra124-dpaux";
156*4882a593Smuzhiyun			reg = <0x0 0x545c0000 0x0 0x00040000>;
157*4882a593Smuzhiyun			interrupts = <GIC_SPI 159 IRQ_TYPE_LEVEL_HIGH>;
158*4882a593Smuzhiyun			clocks = <&tegra_car TEGRA124_CLK_DPAUX>,
159*4882a593Smuzhiyun				 <&tegra_car TEGRA124_CLK_PLL_DP>;
160*4882a593Smuzhiyun			clock-names = "dpaux", "parent";
161*4882a593Smuzhiyun			resets = <&tegra_car 181>;
162*4882a593Smuzhiyun			reset-names = "dpaux";
163*4882a593Smuzhiyun			status = "disabled";
164*4882a593Smuzhiyun
165*4882a593Smuzhiyun			i2c-bus {
166*4882a593Smuzhiyun				#address-cells = <1>;
167*4882a593Smuzhiyun				#size-cells = <0>;
168*4882a593Smuzhiyun			};
169*4882a593Smuzhiyun		};
170*4882a593Smuzhiyun	};
171*4882a593Smuzhiyun
172*4882a593Smuzhiyun	gic: interrupt-controller@50041000 {
173*4882a593Smuzhiyun		compatible = "arm,cortex-a15-gic";
174*4882a593Smuzhiyun		#interrupt-cells = <3>;
175*4882a593Smuzhiyun		interrupt-controller;
176*4882a593Smuzhiyun		reg = <0x0 0x50041000 0x0 0x1000>,
177*4882a593Smuzhiyun		      <0x0 0x50042000 0x0 0x2000>,
178*4882a593Smuzhiyun		      <0x0 0x50044000 0x0 0x2000>,
179*4882a593Smuzhiyun		      <0x0 0x50046000 0x0 0x2000>;
180*4882a593Smuzhiyun		interrupts = <GIC_PPI 9
181*4882a593Smuzhiyun			(GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>;
182*4882a593Smuzhiyun		interrupt-parent = <&gic>;
183*4882a593Smuzhiyun	};
184*4882a593Smuzhiyun
185*4882a593Smuzhiyun	gpu@57000000 {
186*4882a593Smuzhiyun		compatible = "nvidia,gk20a";
187*4882a593Smuzhiyun		reg = <0x0 0x57000000 0x0 0x01000000>,
188*4882a593Smuzhiyun		      <0x0 0x58000000 0x0 0x01000000>;
189*4882a593Smuzhiyun		interrupts = <GIC_SPI 157 IRQ_TYPE_LEVEL_HIGH>,
190*4882a593Smuzhiyun			     <GIC_SPI 158 IRQ_TYPE_LEVEL_HIGH>;
191*4882a593Smuzhiyun		interrupt-names = "stall", "nonstall";
192*4882a593Smuzhiyun		clocks = <&tegra_car TEGRA124_CLK_GPU>,
193*4882a593Smuzhiyun			 <&tegra_car TEGRA124_CLK_PLL_P_OUT5>;
194*4882a593Smuzhiyun		clock-names = "gpu", "pwr";
195*4882a593Smuzhiyun		resets = <&tegra_car 184>;
196*4882a593Smuzhiyun		reset-names = "gpu";
197*4882a593Smuzhiyun		status = "disabled";
198*4882a593Smuzhiyun	};
199*4882a593Smuzhiyun
200*4882a593Smuzhiyun	lic: interrupt-controller@60004000 {
201*4882a593Smuzhiyun		compatible = "nvidia,tegra124-ictlr", "nvidia,tegra30-ictlr";
202*4882a593Smuzhiyun		reg = <0x0 0x60004000 0x0 0x100>,
203*4882a593Smuzhiyun		      <0x0 0x60004100 0x0 0x100>,
204*4882a593Smuzhiyun		      <0x0 0x60004200 0x0 0x100>,
205*4882a593Smuzhiyun		      <0x0 0x60004300 0x0 0x100>,
206*4882a593Smuzhiyun		      <0x0 0x60004400 0x0 0x100>;
207*4882a593Smuzhiyun		interrupt-controller;
208*4882a593Smuzhiyun		#interrupt-cells = <3>;
209*4882a593Smuzhiyun		interrupt-parent = <&gic>;
210*4882a593Smuzhiyun	};
211*4882a593Smuzhiyun
212*4882a593Smuzhiyun	timer@60005000 {
213*4882a593Smuzhiyun		compatible = "nvidia,tegra124-timer", "nvidia,tegra20-timer";
214*4882a593Smuzhiyun		reg = <0x0 0x60005000 0x0 0x400>;
215*4882a593Smuzhiyun		interrupts = <GIC_SPI 0 IRQ_TYPE_LEVEL_HIGH>,
216*4882a593Smuzhiyun			     <GIC_SPI 1 IRQ_TYPE_LEVEL_HIGH>,
217*4882a593Smuzhiyun			     <GIC_SPI 41 IRQ_TYPE_LEVEL_HIGH>,
218*4882a593Smuzhiyun			     <GIC_SPI 42 IRQ_TYPE_LEVEL_HIGH>,
219*4882a593Smuzhiyun			     <GIC_SPI 121 IRQ_TYPE_LEVEL_HIGH>,
220*4882a593Smuzhiyun			     <GIC_SPI 122 IRQ_TYPE_LEVEL_HIGH>;
221*4882a593Smuzhiyun		clocks = <&tegra_car TEGRA124_CLK_TIMER>;
222*4882a593Smuzhiyun		clock-names = "timer";
223*4882a593Smuzhiyun	};
224*4882a593Smuzhiyun
225*4882a593Smuzhiyun	tegra_car: clock@60006000 {
226*4882a593Smuzhiyun		compatible = "nvidia,tegra132-car";
227*4882a593Smuzhiyun		reg = <0x0 0x60006000 0x0 0x1000>;
228*4882a593Smuzhiyun		#clock-cells = <1>;
229*4882a593Smuzhiyun		#reset-cells = <1>;
230*4882a593Smuzhiyun		nvidia,external-memory-controller = <&emc>;
231*4882a593Smuzhiyun	};
232*4882a593Smuzhiyun
233*4882a593Smuzhiyun	flow-controller@60007000 {
234*4882a593Smuzhiyun		compatible = "nvidia,tegra132-flowctrl", "nvidia,tegra124-flowctrl";
235*4882a593Smuzhiyun		reg = <0x0 0x60007000 0x0 0x1000>;
236*4882a593Smuzhiyun	};
237*4882a593Smuzhiyun
238*4882a593Smuzhiyun	actmon@6000c800 {
239*4882a593Smuzhiyun		compatible = "nvidia,tegra124-actmon";
240*4882a593Smuzhiyun		reg = <0x0 0x6000c800 0x0 0x400>;
241*4882a593Smuzhiyun		interrupts = <GIC_SPI 45 IRQ_TYPE_LEVEL_HIGH>;
242*4882a593Smuzhiyun		clocks = <&tegra_car TEGRA124_CLK_ACTMON>,
243*4882a593Smuzhiyun			 <&tegra_car TEGRA124_CLK_EMC>;
244*4882a593Smuzhiyun		clock-names = "actmon", "emc";
245*4882a593Smuzhiyun		resets = <&tegra_car 119>;
246*4882a593Smuzhiyun		reset-names = "actmon";
247*4882a593Smuzhiyun	};
248*4882a593Smuzhiyun
249*4882a593Smuzhiyun	gpio: gpio@6000d000 {
250*4882a593Smuzhiyun		compatible = "nvidia,tegra124-gpio", "nvidia,tegra30-gpio";
251*4882a593Smuzhiyun		reg = <0x0 0x6000d000 0x0 0x1000>;
252*4882a593Smuzhiyun		interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>,
253*4882a593Smuzhiyun			     <GIC_SPI 33 IRQ_TYPE_LEVEL_HIGH>,
254*4882a593Smuzhiyun			     <GIC_SPI 34 IRQ_TYPE_LEVEL_HIGH>,
255*4882a593Smuzhiyun			     <GIC_SPI 35 IRQ_TYPE_LEVEL_HIGH>,
256*4882a593Smuzhiyun			     <GIC_SPI 55 IRQ_TYPE_LEVEL_HIGH>,
257*4882a593Smuzhiyun			     <GIC_SPI 87 IRQ_TYPE_LEVEL_HIGH>,
258*4882a593Smuzhiyun			     <GIC_SPI 89 IRQ_TYPE_LEVEL_HIGH>,
259*4882a593Smuzhiyun			     <GIC_SPI 125 IRQ_TYPE_LEVEL_HIGH>;
260*4882a593Smuzhiyun		#gpio-cells = <2>;
261*4882a593Smuzhiyun		gpio-controller;
262*4882a593Smuzhiyun		#interrupt-cells = <2>;
263*4882a593Smuzhiyun		interrupt-controller;
264*4882a593Smuzhiyun	};
265*4882a593Smuzhiyun
266*4882a593Smuzhiyun	apbdma: dma@60020000 {
267*4882a593Smuzhiyun		compatible = "nvidia,tegra124-apbdma", "nvidia,tegra148-apbdma";
268*4882a593Smuzhiyun		reg = <0x0 0x60020000 0x0 0x1400>;
269*4882a593Smuzhiyun		interrupts = <GIC_SPI 104 IRQ_TYPE_LEVEL_HIGH>,
270*4882a593Smuzhiyun			     <GIC_SPI 105 IRQ_TYPE_LEVEL_HIGH>,
271*4882a593Smuzhiyun			     <GIC_SPI 106 IRQ_TYPE_LEVEL_HIGH>,
272*4882a593Smuzhiyun			     <GIC_SPI 107 IRQ_TYPE_LEVEL_HIGH>,
273*4882a593Smuzhiyun			     <GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH>,
274*4882a593Smuzhiyun			     <GIC_SPI 109 IRQ_TYPE_LEVEL_HIGH>,
275*4882a593Smuzhiyun			     <GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH>,
276*4882a593Smuzhiyun			     <GIC_SPI 111 IRQ_TYPE_LEVEL_HIGH>,
277*4882a593Smuzhiyun			     <GIC_SPI 112 IRQ_TYPE_LEVEL_HIGH>,
278*4882a593Smuzhiyun			     <GIC_SPI 113 IRQ_TYPE_LEVEL_HIGH>,
279*4882a593Smuzhiyun			     <GIC_SPI 114 IRQ_TYPE_LEVEL_HIGH>,
280*4882a593Smuzhiyun			     <GIC_SPI 115 IRQ_TYPE_LEVEL_HIGH>,
281*4882a593Smuzhiyun			     <GIC_SPI 116 IRQ_TYPE_LEVEL_HIGH>,
282*4882a593Smuzhiyun			     <GIC_SPI 117 IRQ_TYPE_LEVEL_HIGH>,
283*4882a593Smuzhiyun			     <GIC_SPI 118 IRQ_TYPE_LEVEL_HIGH>,
284*4882a593Smuzhiyun			     <GIC_SPI 119 IRQ_TYPE_LEVEL_HIGH>,
285*4882a593Smuzhiyun			     <GIC_SPI 128 IRQ_TYPE_LEVEL_HIGH>,
286*4882a593Smuzhiyun			     <GIC_SPI 129 IRQ_TYPE_LEVEL_HIGH>,
287*4882a593Smuzhiyun			     <GIC_SPI 130 IRQ_TYPE_LEVEL_HIGH>,
288*4882a593Smuzhiyun			     <GIC_SPI 131 IRQ_TYPE_LEVEL_HIGH>,
289*4882a593Smuzhiyun			     <GIC_SPI 132 IRQ_TYPE_LEVEL_HIGH>,
290*4882a593Smuzhiyun			     <GIC_SPI 133 IRQ_TYPE_LEVEL_HIGH>,
291*4882a593Smuzhiyun			     <GIC_SPI 134 IRQ_TYPE_LEVEL_HIGH>,
292*4882a593Smuzhiyun			     <GIC_SPI 135 IRQ_TYPE_LEVEL_HIGH>,
293*4882a593Smuzhiyun			     <GIC_SPI 136 IRQ_TYPE_LEVEL_HIGH>,
294*4882a593Smuzhiyun			     <GIC_SPI 137 IRQ_TYPE_LEVEL_HIGH>,
295*4882a593Smuzhiyun			     <GIC_SPI 138 IRQ_TYPE_LEVEL_HIGH>,
296*4882a593Smuzhiyun			     <GIC_SPI 139 IRQ_TYPE_LEVEL_HIGH>,
297*4882a593Smuzhiyun			     <GIC_SPI 140 IRQ_TYPE_LEVEL_HIGH>,
298*4882a593Smuzhiyun			     <GIC_SPI 141 IRQ_TYPE_LEVEL_HIGH>,
299*4882a593Smuzhiyun			     <GIC_SPI 142 IRQ_TYPE_LEVEL_HIGH>,
300*4882a593Smuzhiyun			     <GIC_SPI 143 IRQ_TYPE_LEVEL_HIGH>;
301*4882a593Smuzhiyun		clocks = <&tegra_car TEGRA124_CLK_APBDMA>;
302*4882a593Smuzhiyun		clock-names = "dma";
303*4882a593Smuzhiyun		resets = <&tegra_car 34>;
304*4882a593Smuzhiyun		reset-names = "dma";
305*4882a593Smuzhiyun		#dma-cells = <1>;
306*4882a593Smuzhiyun	};
307*4882a593Smuzhiyun
308*4882a593Smuzhiyun	apbmisc@70000800 {
309*4882a593Smuzhiyun		compatible = "nvidia,tegra124-apbmisc", "nvidia,tegra20-apbmisc";
310*4882a593Smuzhiyun		reg = <0x0 0x70000800 0x0 0x64>,   /* Chip revision */
311*4882a593Smuzhiyun		      <0x0 0x7000e864 0x0 0x04>;   /* Strapping options */
312*4882a593Smuzhiyun	};
313*4882a593Smuzhiyun
314*4882a593Smuzhiyun	pinmux: pinmux@70000868 {
315*4882a593Smuzhiyun		compatible = "nvidia,tegra124-pinmux";
316*4882a593Smuzhiyun		reg = <0x0 0x70000868 0x0 0x164>, /* Pad control registers */
317*4882a593Smuzhiyun		      <0x0 0x70003000 0x0 0x434>, /* Mux registers */
318*4882a593Smuzhiyun		      <0x0 0x70000820 0x0 0x008>; /* MIPI pad control */
319*4882a593Smuzhiyun	};
320*4882a593Smuzhiyun
321*4882a593Smuzhiyun	/*
322*4882a593Smuzhiyun	 * There are two serial driver i.e. 8250 based simple serial
323*4882a593Smuzhiyun	 * driver and APB DMA based serial driver for higher baudrate
324*4882a593Smuzhiyun	 * and performance. To enable the 8250 based driver, the compatible
325*4882a593Smuzhiyun	 * is "nvidia,tegra124-uart", "nvidia,tegra20-uart" and to enable
326*4882a593Smuzhiyun	 * the APB DMA based serial driver, the compatible is
327*4882a593Smuzhiyun	 * "nvidia,tegra124-hsuart", "nvidia,tegra30-hsuart".
328*4882a593Smuzhiyun	 */
329*4882a593Smuzhiyun	uarta: serial@70006000 {
330*4882a593Smuzhiyun		compatible = "nvidia,tegra124-uart", "nvidia,tegra20-uart";
331*4882a593Smuzhiyun		reg = <0x0 0x70006000 0x0 0x40>;
332*4882a593Smuzhiyun		reg-shift = <2>;
333*4882a593Smuzhiyun		interrupts = <GIC_SPI 36 IRQ_TYPE_LEVEL_HIGH>;
334*4882a593Smuzhiyun		clocks = <&tegra_car TEGRA124_CLK_UARTA>;
335*4882a593Smuzhiyun		clock-names = "serial";
336*4882a593Smuzhiyun		resets = <&tegra_car 6>;
337*4882a593Smuzhiyun		reset-names = "serial";
338*4882a593Smuzhiyun		dmas = <&apbdma 8>, <&apbdma 8>;
339*4882a593Smuzhiyun		dma-names = "rx", "tx";
340*4882a593Smuzhiyun		status = "disabled";
341*4882a593Smuzhiyun	};
342*4882a593Smuzhiyun
343*4882a593Smuzhiyun	uartb: serial@70006040 {
344*4882a593Smuzhiyun		compatible = "nvidia,tegra124-uart", "nvidia,tegra20-uart";
345*4882a593Smuzhiyun		reg = <0x0 0x70006040 0x0 0x40>;
346*4882a593Smuzhiyun		reg-shift = <2>;
347*4882a593Smuzhiyun		interrupts = <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>;
348*4882a593Smuzhiyun		clocks = <&tegra_car TEGRA124_CLK_UARTB>;
349*4882a593Smuzhiyun		clock-names = "serial";
350*4882a593Smuzhiyun		resets = <&tegra_car 7>;
351*4882a593Smuzhiyun		reset-names = "serial";
352*4882a593Smuzhiyun		dmas = <&apbdma 9>, <&apbdma 9>;
353*4882a593Smuzhiyun		dma-names = "rx", "tx";
354*4882a593Smuzhiyun		status = "disabled";
355*4882a593Smuzhiyun	};
356*4882a593Smuzhiyun
357*4882a593Smuzhiyun	uartc: serial@70006200 {
358*4882a593Smuzhiyun		compatible = "nvidia,tegra124-uart", "nvidia,tegra20-uart";
359*4882a593Smuzhiyun		reg = <0x0 0x70006200 0x0 0x40>;
360*4882a593Smuzhiyun		reg-shift = <2>;
361*4882a593Smuzhiyun		interrupts = <GIC_SPI 46 IRQ_TYPE_LEVEL_HIGH>;
362*4882a593Smuzhiyun		clocks = <&tegra_car TEGRA124_CLK_UARTC>;
363*4882a593Smuzhiyun		clock-names = "serial";
364*4882a593Smuzhiyun		resets = <&tegra_car 55>;
365*4882a593Smuzhiyun		reset-names = "serial";
366*4882a593Smuzhiyun		dmas = <&apbdma 10>, <&apbdma 10>;
367*4882a593Smuzhiyun		dma-names = "rx", "tx";
368*4882a593Smuzhiyun		status = "disabled";
369*4882a593Smuzhiyun	};
370*4882a593Smuzhiyun
371*4882a593Smuzhiyun	uartd: serial@70006300 {
372*4882a593Smuzhiyun		compatible = "nvidia,tegra124-uart", "nvidia,tegra20-uart";
373*4882a593Smuzhiyun		reg = <0x0 0x70006300 0x0 0x40>;
374*4882a593Smuzhiyun		reg-shift = <2>;
375*4882a593Smuzhiyun		interrupts = <GIC_SPI 90 IRQ_TYPE_LEVEL_HIGH>;
376*4882a593Smuzhiyun		clocks = <&tegra_car TEGRA124_CLK_UARTD>;
377*4882a593Smuzhiyun		clock-names = "serial";
378*4882a593Smuzhiyun		resets = <&tegra_car 65>;
379*4882a593Smuzhiyun		reset-names = "serial";
380*4882a593Smuzhiyun		dmas = <&apbdma 19>, <&apbdma 19>;
381*4882a593Smuzhiyun		dma-names = "rx", "tx";
382*4882a593Smuzhiyun		status = "disabled";
383*4882a593Smuzhiyun	};
384*4882a593Smuzhiyun
385*4882a593Smuzhiyun	pwm: pwm@7000a000 {
386*4882a593Smuzhiyun		compatible = "nvidia,tegra124-pwm", "nvidia,tegra20-pwm";
387*4882a593Smuzhiyun		reg = <0x0 0x7000a000 0x0 0x100>;
388*4882a593Smuzhiyun		#pwm-cells = <2>;
389*4882a593Smuzhiyun		clocks = <&tegra_car TEGRA124_CLK_PWM>;
390*4882a593Smuzhiyun		clock-names = "pwm";
391*4882a593Smuzhiyun		resets = <&tegra_car 17>;
392*4882a593Smuzhiyun		reset-names = "pwm";
393*4882a593Smuzhiyun		status = "disabled";
394*4882a593Smuzhiyun	};
395*4882a593Smuzhiyun
396*4882a593Smuzhiyun	i2c@7000c000 {
397*4882a593Smuzhiyun		compatible = "nvidia,tegra124-i2c", "nvidia,tegra114-i2c";
398*4882a593Smuzhiyun		reg = <0x0 0x7000c000 0x0 0x100>;
399*4882a593Smuzhiyun		interrupts = <GIC_SPI 38 IRQ_TYPE_LEVEL_HIGH>;
400*4882a593Smuzhiyun		#address-cells = <1>;
401*4882a593Smuzhiyun		#size-cells = <0>;
402*4882a593Smuzhiyun		clocks = <&tegra_car TEGRA124_CLK_I2C1>;
403*4882a593Smuzhiyun		clock-names = "div-clk";
404*4882a593Smuzhiyun		resets = <&tegra_car 12>;
405*4882a593Smuzhiyun		reset-names = "i2c";
406*4882a593Smuzhiyun		dmas = <&apbdma 21>, <&apbdma 21>;
407*4882a593Smuzhiyun		dma-names = "rx", "tx";
408*4882a593Smuzhiyun		status = "disabled";
409*4882a593Smuzhiyun	};
410*4882a593Smuzhiyun
411*4882a593Smuzhiyun	i2c@7000c400 {
412*4882a593Smuzhiyun		compatible = "nvidia,tegra124-i2c", "nvidia,tegra114-i2c";
413*4882a593Smuzhiyun		reg = <0x0 0x7000c400 0x0 0x100>;
414*4882a593Smuzhiyun		interrupts = <GIC_SPI 84 IRQ_TYPE_LEVEL_HIGH>;
415*4882a593Smuzhiyun		#address-cells = <1>;
416*4882a593Smuzhiyun		#size-cells = <0>;
417*4882a593Smuzhiyun		clocks = <&tegra_car TEGRA124_CLK_I2C2>;
418*4882a593Smuzhiyun		clock-names = "div-clk";
419*4882a593Smuzhiyun		resets = <&tegra_car 54>;
420*4882a593Smuzhiyun		reset-names = "i2c";
421*4882a593Smuzhiyun		dmas = <&apbdma 22>, <&apbdma 22>;
422*4882a593Smuzhiyun		dma-names = "rx", "tx";
423*4882a593Smuzhiyun		status = "disabled";
424*4882a593Smuzhiyun	};
425*4882a593Smuzhiyun
426*4882a593Smuzhiyun	i2c@7000c500 {
427*4882a593Smuzhiyun		compatible = "nvidia,tegra124-i2c", "nvidia,tegra114-i2c";
428*4882a593Smuzhiyun		reg = <0x0 0x7000c500 0x0 0x100>;
429*4882a593Smuzhiyun		interrupts = <GIC_SPI 92 IRQ_TYPE_LEVEL_HIGH>;
430*4882a593Smuzhiyun		#address-cells = <1>;
431*4882a593Smuzhiyun		#size-cells = <0>;
432*4882a593Smuzhiyun		clocks = <&tegra_car TEGRA124_CLK_I2C3>;
433*4882a593Smuzhiyun		clock-names = "div-clk";
434*4882a593Smuzhiyun		resets = <&tegra_car 67>;
435*4882a593Smuzhiyun		reset-names = "i2c";
436*4882a593Smuzhiyun		dmas = <&apbdma 23>, <&apbdma 23>;
437*4882a593Smuzhiyun		dma-names = "rx", "tx";
438*4882a593Smuzhiyun		status = "disabled";
439*4882a593Smuzhiyun	};
440*4882a593Smuzhiyun
441*4882a593Smuzhiyun	i2c@7000c700 {
442*4882a593Smuzhiyun		compatible = "nvidia,tegra124-i2c", "nvidia,tegra114-i2c";
443*4882a593Smuzhiyun		reg = <0x0 0x7000c700 0x0 0x100>;
444*4882a593Smuzhiyun		interrupts = <GIC_SPI 120 IRQ_TYPE_LEVEL_HIGH>;
445*4882a593Smuzhiyun		#address-cells = <1>;
446*4882a593Smuzhiyun		#size-cells = <0>;
447*4882a593Smuzhiyun		clocks = <&tegra_car TEGRA124_CLK_I2C4>;
448*4882a593Smuzhiyun		clock-names = "div-clk";
449*4882a593Smuzhiyun		resets = <&tegra_car 103>;
450*4882a593Smuzhiyun		reset-names = "i2c";
451*4882a593Smuzhiyun		dmas = <&apbdma 26>, <&apbdma 26>;
452*4882a593Smuzhiyun		dma-names = "rx", "tx";
453*4882a593Smuzhiyun		status = "disabled";
454*4882a593Smuzhiyun	};
455*4882a593Smuzhiyun
456*4882a593Smuzhiyun	i2c@7000d000 {
457*4882a593Smuzhiyun		compatible = "nvidia,tegra124-i2c", "nvidia,tegra114-i2c";
458*4882a593Smuzhiyun		reg = <0x0 0x7000d000 0x0 0x100>;
459*4882a593Smuzhiyun		interrupts = <GIC_SPI 53 IRQ_TYPE_LEVEL_HIGH>;
460*4882a593Smuzhiyun		#address-cells = <1>;
461*4882a593Smuzhiyun		#size-cells = <0>;
462*4882a593Smuzhiyun		clocks = <&tegra_car TEGRA124_CLK_I2C5>;
463*4882a593Smuzhiyun		clock-names = "div-clk";
464*4882a593Smuzhiyun		resets = <&tegra_car 47>;
465*4882a593Smuzhiyun		reset-names = "i2c";
466*4882a593Smuzhiyun		dmas = <&apbdma 24>, <&apbdma 24>;
467*4882a593Smuzhiyun		dma-names = "rx", "tx";
468*4882a593Smuzhiyun		status = "disabled";
469*4882a593Smuzhiyun	};
470*4882a593Smuzhiyun
471*4882a593Smuzhiyun	i2c@7000d100 {
472*4882a593Smuzhiyun		compatible = "nvidia,tegra124-i2c", "nvidia,tegra114-i2c";
473*4882a593Smuzhiyun		reg = <0x0 0x7000d100 0x0 0x100>;
474*4882a593Smuzhiyun		interrupts = <GIC_SPI 63 IRQ_TYPE_LEVEL_HIGH>;
475*4882a593Smuzhiyun		#address-cells = <1>;
476*4882a593Smuzhiyun		#size-cells = <0>;
477*4882a593Smuzhiyun		clocks = <&tegra_car TEGRA124_CLK_I2C6>;
478*4882a593Smuzhiyun		clock-names = "div-clk";
479*4882a593Smuzhiyun		resets = <&tegra_car 166>;
480*4882a593Smuzhiyun		reset-names = "i2c";
481*4882a593Smuzhiyun		dmas = <&apbdma 30>, <&apbdma 30>;
482*4882a593Smuzhiyun		dma-names = "rx", "tx";
483*4882a593Smuzhiyun		status = "disabled";
484*4882a593Smuzhiyun	};
485*4882a593Smuzhiyun
486*4882a593Smuzhiyun	spi@7000d400 {
487*4882a593Smuzhiyun		compatible = "nvidia,tegra124-spi", "nvidia,tegra114-spi";
488*4882a593Smuzhiyun		reg = <0x0 0x7000d400 0x0 0x200>;
489*4882a593Smuzhiyun		interrupts = <GIC_SPI 59 IRQ_TYPE_LEVEL_HIGH>;
490*4882a593Smuzhiyun		#address-cells = <1>;
491*4882a593Smuzhiyun		#size-cells = <0>;
492*4882a593Smuzhiyun		clocks = <&tegra_car TEGRA124_CLK_SBC1>;
493*4882a593Smuzhiyun		clock-names = "spi";
494*4882a593Smuzhiyun		resets = <&tegra_car 41>;
495*4882a593Smuzhiyun		reset-names = "spi";
496*4882a593Smuzhiyun		dmas = <&apbdma 15>, <&apbdma 15>;
497*4882a593Smuzhiyun		dma-names = "rx", "tx";
498*4882a593Smuzhiyun		status = "disabled";
499*4882a593Smuzhiyun	};
500*4882a593Smuzhiyun
501*4882a593Smuzhiyun	spi@7000d600 {
502*4882a593Smuzhiyun		compatible = "nvidia,tegra124-spi", "nvidia,tegra114-spi";
503*4882a593Smuzhiyun		reg = <0x0 0x7000d600 0x0 0x200>;
504*4882a593Smuzhiyun		interrupts = <GIC_SPI 82 IRQ_TYPE_LEVEL_HIGH>;
505*4882a593Smuzhiyun		#address-cells = <1>;
506*4882a593Smuzhiyun		#size-cells = <0>;
507*4882a593Smuzhiyun		clocks = <&tegra_car TEGRA124_CLK_SBC2>;
508*4882a593Smuzhiyun		clock-names = "spi";
509*4882a593Smuzhiyun		resets = <&tegra_car 44>;
510*4882a593Smuzhiyun		reset-names = "spi";
511*4882a593Smuzhiyun		dmas = <&apbdma 16>, <&apbdma 16>;
512*4882a593Smuzhiyun		dma-names = "rx", "tx";
513*4882a593Smuzhiyun		status = "disabled";
514*4882a593Smuzhiyun	};
515*4882a593Smuzhiyun
516*4882a593Smuzhiyun	spi@7000d800 {
517*4882a593Smuzhiyun		compatible = "nvidia,tegra124-spi", "nvidia,tegra114-spi";
518*4882a593Smuzhiyun		reg = <0x0 0x7000d800 0x0 0x200>;
519*4882a593Smuzhiyun		interrupts = <GIC_SPI 83 IRQ_TYPE_LEVEL_HIGH>;
520*4882a593Smuzhiyun		#address-cells = <1>;
521*4882a593Smuzhiyun		#size-cells = <0>;
522*4882a593Smuzhiyun		clocks = <&tegra_car TEGRA124_CLK_SBC3>;
523*4882a593Smuzhiyun		clock-names = "spi";
524*4882a593Smuzhiyun		resets = <&tegra_car 46>;
525*4882a593Smuzhiyun		reset-names = "spi";
526*4882a593Smuzhiyun		dmas = <&apbdma 17>, <&apbdma 17>;
527*4882a593Smuzhiyun		dma-names = "rx", "tx";
528*4882a593Smuzhiyun		status = "disabled";
529*4882a593Smuzhiyun	};
530*4882a593Smuzhiyun
531*4882a593Smuzhiyun	spi@7000da00 {
532*4882a593Smuzhiyun		compatible = "nvidia,tegra124-spi", "nvidia,tegra114-spi";
533*4882a593Smuzhiyun		reg = <0x0 0x7000da00 0x0 0x200>;
534*4882a593Smuzhiyun		interrupts = <GIC_SPI 93 IRQ_TYPE_LEVEL_HIGH>;
535*4882a593Smuzhiyun		#address-cells = <1>;
536*4882a593Smuzhiyun		#size-cells = <0>;
537*4882a593Smuzhiyun		clocks = <&tegra_car TEGRA124_CLK_SBC4>;
538*4882a593Smuzhiyun		clock-names = "spi";
539*4882a593Smuzhiyun		resets = <&tegra_car 68>;
540*4882a593Smuzhiyun		reset-names = "spi";
541*4882a593Smuzhiyun		dmas = <&apbdma 18>, <&apbdma 18>;
542*4882a593Smuzhiyun		dma-names = "rx", "tx";
543*4882a593Smuzhiyun		status = "disabled";
544*4882a593Smuzhiyun	};
545*4882a593Smuzhiyun
546*4882a593Smuzhiyun	spi@7000dc00 {
547*4882a593Smuzhiyun		compatible = "nvidia,tegra124-spi", "nvidia,tegra114-spi";
548*4882a593Smuzhiyun		reg = <0x0 0x7000dc00 0x0 0x200>;
549*4882a593Smuzhiyun		interrupts = <GIC_SPI 94 IRQ_TYPE_LEVEL_HIGH>;
550*4882a593Smuzhiyun		#address-cells = <1>;
551*4882a593Smuzhiyun		#size-cells = <0>;
552*4882a593Smuzhiyun		clocks = <&tegra_car TEGRA124_CLK_SBC5>;
553*4882a593Smuzhiyun		clock-names = "spi";
554*4882a593Smuzhiyun		resets = <&tegra_car 104>;
555*4882a593Smuzhiyun		reset-names = "spi";
556*4882a593Smuzhiyun		dmas = <&apbdma 27>, <&apbdma 27>;
557*4882a593Smuzhiyun		dma-names = "rx", "tx";
558*4882a593Smuzhiyun		status = "disabled";
559*4882a593Smuzhiyun	};
560*4882a593Smuzhiyun
561*4882a593Smuzhiyun	spi@7000de00 {
562*4882a593Smuzhiyun		compatible = "nvidia,tegra124-spi", "nvidia,tegra114-spi";
563*4882a593Smuzhiyun		reg = <0x0 0x7000de00 0x0 0x200>;
564*4882a593Smuzhiyun		interrupts = <GIC_SPI 79 IRQ_TYPE_LEVEL_HIGH>;
565*4882a593Smuzhiyun		#address-cells = <1>;
566*4882a593Smuzhiyun		#size-cells = <0>;
567*4882a593Smuzhiyun		clocks = <&tegra_car TEGRA124_CLK_SBC6>;
568*4882a593Smuzhiyun		clock-names = "spi";
569*4882a593Smuzhiyun		resets = <&tegra_car 105>;
570*4882a593Smuzhiyun		reset-names = "spi";
571*4882a593Smuzhiyun		dmas = <&apbdma 28>, <&apbdma 28>;
572*4882a593Smuzhiyun		dma-names = "rx", "tx";
573*4882a593Smuzhiyun		status = "disabled";
574*4882a593Smuzhiyun	};
575*4882a593Smuzhiyun
576*4882a593Smuzhiyun	rtc@7000e000 {
577*4882a593Smuzhiyun		compatible = "nvidia,tegra124-rtc", "nvidia,tegra20-rtc";
578*4882a593Smuzhiyun		reg = <0x0 0x7000e000 0x0 0x100>;
579*4882a593Smuzhiyun		interrupts = <GIC_SPI 2 IRQ_TYPE_LEVEL_HIGH>;
580*4882a593Smuzhiyun		clocks = <&tegra_car TEGRA124_CLK_RTC>;
581*4882a593Smuzhiyun		clock-names = "rtc";
582*4882a593Smuzhiyun	};
583*4882a593Smuzhiyun
584*4882a593Smuzhiyun	tegra_pmc: pmc@7000e400 {
585*4882a593Smuzhiyun		compatible = "nvidia,tegra124-pmc";
586*4882a593Smuzhiyun		reg = <0x0 0x7000e400 0x0 0x400>;
587*4882a593Smuzhiyun		clocks = <&tegra_car TEGRA124_CLK_PCLK>, <&clk32k_in>;
588*4882a593Smuzhiyun		clock-names = "pclk", "clk32k_in";
589*4882a593Smuzhiyun		#clock-cells = <1>;
590*4882a593Smuzhiyun	};
591*4882a593Smuzhiyun
592*4882a593Smuzhiyun	fuse@7000f800 {
593*4882a593Smuzhiyun		compatible = "nvidia,tegra124-efuse";
594*4882a593Smuzhiyun		reg = <0x0 0x7000f800 0x0 0x400>;
595*4882a593Smuzhiyun		clocks = <&tegra_car TEGRA124_CLK_FUSE>;
596*4882a593Smuzhiyun		clock-names = "fuse";
597*4882a593Smuzhiyun		resets = <&tegra_car 39>;
598*4882a593Smuzhiyun		reset-names = "fuse";
599*4882a593Smuzhiyun	};
600*4882a593Smuzhiyun
601*4882a593Smuzhiyun	mc: memory-controller@70019000 {
602*4882a593Smuzhiyun		compatible = "nvidia,tegra132-mc";
603*4882a593Smuzhiyun		reg = <0x0 0x70019000 0x0 0x1000>;
604*4882a593Smuzhiyun		clocks = <&tegra_car TEGRA124_CLK_MC>;
605*4882a593Smuzhiyun		clock-names = "mc";
606*4882a593Smuzhiyun
607*4882a593Smuzhiyun		interrupts = <GIC_SPI 77 IRQ_TYPE_LEVEL_HIGH>;
608*4882a593Smuzhiyun
609*4882a593Smuzhiyun		#iommu-cells = <1>;
610*4882a593Smuzhiyun	};
611*4882a593Smuzhiyun
612*4882a593Smuzhiyun	emc: external-memory-controller@7001b000 {
613*4882a593Smuzhiyun		compatible = "nvidia,tegra132-emc";
614*4882a593Smuzhiyun		reg = <0x0 0x7001b000 0x0 0x1000>;
615*4882a593Smuzhiyun		clocks = <&tegra_car TEGRA124_CLK_EMC>;
616*4882a593Smuzhiyun		clock-names = "emc";
617*4882a593Smuzhiyun
618*4882a593Smuzhiyun		nvidia,memory-controller = <&mc>;
619*4882a593Smuzhiyun	};
620*4882a593Smuzhiyun
621*4882a593Smuzhiyun	sata@70020000 {
622*4882a593Smuzhiyun		compatible = "nvidia,tegra124-ahci";
623*4882a593Smuzhiyun		reg = <0x0 0x70027000 0x0 0x2000>, /* AHCI */
624*4882a593Smuzhiyun		      <0x0 0x70020000 0x0 0x7000>; /* SATA */
625*4882a593Smuzhiyun		interrupts = <GIC_SPI 23 IRQ_TYPE_LEVEL_HIGH>;
626*4882a593Smuzhiyun		clocks = <&tegra_car TEGRA124_CLK_SATA>,
627*4882a593Smuzhiyun			 <&tegra_car TEGRA124_CLK_SATA_OOB>,
628*4882a593Smuzhiyun			 <&tegra_car TEGRA124_CLK_CML1>,
629*4882a593Smuzhiyun			 <&tegra_car TEGRA124_CLK_PLL_E>;
630*4882a593Smuzhiyun		clock-names = "sata", "sata-oob", "cml1", "pll_e";
631*4882a593Smuzhiyun		resets = <&tegra_car 124>,
632*4882a593Smuzhiyun			 <&tegra_car 123>,
633*4882a593Smuzhiyun			 <&tegra_car 129>;
634*4882a593Smuzhiyun		reset-names = "sata", "sata-oob", "sata-cold";
635*4882a593Smuzhiyun		status = "disabled";
636*4882a593Smuzhiyun	};
637*4882a593Smuzhiyun
638*4882a593Smuzhiyun	hda@70030000 {
639*4882a593Smuzhiyun		compatible = "nvidia,tegra132-hda", "nvidia,tegra124-hda",
640*4882a593Smuzhiyun			     "nvidia,tegra30-hda";
641*4882a593Smuzhiyun		reg = <0x0 0x70030000 0x0 0x10000>;
642*4882a593Smuzhiyun		interrupts = <GIC_SPI 81 IRQ_TYPE_LEVEL_HIGH>;
643*4882a593Smuzhiyun		clocks = <&tegra_car TEGRA124_CLK_HDA>,
644*4882a593Smuzhiyun		         <&tegra_car TEGRA124_CLK_HDA2HDMI>,
645*4882a593Smuzhiyun			 <&tegra_car TEGRA124_CLK_HDA2CODEC_2X>;
646*4882a593Smuzhiyun		clock-names = "hda", "hda2hdmi", "hda2codec_2x";
647*4882a593Smuzhiyun		resets = <&tegra_car 125>, /* hda */
648*4882a593Smuzhiyun			 <&tegra_car 128>, /* hda2hdmi */
649*4882a593Smuzhiyun			 <&tegra_car 111>; /* hda2codec_2x */
650*4882a593Smuzhiyun		reset-names = "hda", "hda2hdmi", "hda2codec_2x";
651*4882a593Smuzhiyun		status = "disabled";
652*4882a593Smuzhiyun	};
653*4882a593Smuzhiyun
654*4882a593Smuzhiyun	usb@70090000 {
655*4882a593Smuzhiyun		compatible = "nvidia,tegra132-xusb", "nvidia,tegra124-xusb";
656*4882a593Smuzhiyun		reg = <0x0 0x70090000 0x0 0x8000>,
657*4882a593Smuzhiyun		      <0x0 0x70098000 0x0 0x1000>,
658*4882a593Smuzhiyun		      <0x0 0x70099000 0x0 0x1000>;
659*4882a593Smuzhiyun		reg-names = "hcd", "fpci", "ipfs";
660*4882a593Smuzhiyun
661*4882a593Smuzhiyun		interrupts = <GIC_SPI 39 IRQ_TYPE_LEVEL_HIGH>,
662*4882a593Smuzhiyun			     <GIC_SPI 40 IRQ_TYPE_LEVEL_HIGH>;
663*4882a593Smuzhiyun
664*4882a593Smuzhiyun		clocks = <&tegra_car TEGRA124_CLK_XUSB_HOST>,
665*4882a593Smuzhiyun			 <&tegra_car TEGRA124_CLK_XUSB_HOST_SRC>,
666*4882a593Smuzhiyun			 <&tegra_car TEGRA124_CLK_XUSB_FALCON_SRC>,
667*4882a593Smuzhiyun			 <&tegra_car TEGRA124_CLK_XUSB_SS>,
668*4882a593Smuzhiyun			 <&tegra_car TEGRA124_CLK_XUSB_SS_SRC>,
669*4882a593Smuzhiyun			 <&tegra_car TEGRA124_CLK_XUSB_SS_DIV2>,
670*4882a593Smuzhiyun			 <&tegra_car TEGRA124_CLK_XUSB_HS_SRC>,
671*4882a593Smuzhiyun			 <&tegra_car TEGRA124_CLK_XUSB_FS_SRC>,
672*4882a593Smuzhiyun			 <&tegra_car TEGRA124_CLK_PLL_U_480M>,
673*4882a593Smuzhiyun			 <&tegra_car TEGRA124_CLK_CLK_M>,
674*4882a593Smuzhiyun			 <&tegra_car TEGRA124_CLK_PLL_E>;
675*4882a593Smuzhiyun		clock-names = "xusb_host", "xusb_host_src",
676*4882a593Smuzhiyun			      "xusb_falcon_src", "xusb_ss",
677*4882a593Smuzhiyun			      "xusb_ss_src", "xusb_ss_div2",
678*4882a593Smuzhiyun			      "xusb_hs_src", "xusb_fs_src",
679*4882a593Smuzhiyun			      "pll_u_480m", "clk_m", "pll_e";
680*4882a593Smuzhiyun		resets = <&tegra_car 89>, <&tegra_car 156>,
681*4882a593Smuzhiyun			 <&tegra_car 143>;
682*4882a593Smuzhiyun		reset-names = "xusb_host", "xusb_ss", "xusb_src";
683*4882a593Smuzhiyun
684*4882a593Smuzhiyun		nvidia,xusb-padctl = <&padctl>;
685*4882a593Smuzhiyun
686*4882a593Smuzhiyun		status = "disabled";
687*4882a593Smuzhiyun	};
688*4882a593Smuzhiyun
689*4882a593Smuzhiyun	padctl: padctl@7009f000 {
690*4882a593Smuzhiyun		compatible = "nvidia,tegra132-xusb-padctl",
691*4882a593Smuzhiyun			     "nvidia,tegra124-xusb-padctl";
692*4882a593Smuzhiyun		reg = <0x0 0x7009f000 0x0 0x1000>;
693*4882a593Smuzhiyun		resets = <&tegra_car 142>;
694*4882a593Smuzhiyun		reset-names = "padctl";
695*4882a593Smuzhiyun
696*4882a593Smuzhiyun		pads {
697*4882a593Smuzhiyun			usb2 {
698*4882a593Smuzhiyun				status = "disabled";
699*4882a593Smuzhiyun
700*4882a593Smuzhiyun				lanes {
701*4882a593Smuzhiyun					usb2-0 {
702*4882a593Smuzhiyun						status = "disabled";
703*4882a593Smuzhiyun						#phy-cells = <0>;
704*4882a593Smuzhiyun					};
705*4882a593Smuzhiyun
706*4882a593Smuzhiyun					usb2-1 {
707*4882a593Smuzhiyun						status = "disabled";
708*4882a593Smuzhiyun						#phy-cells = <0>;
709*4882a593Smuzhiyun					};
710*4882a593Smuzhiyun
711*4882a593Smuzhiyun					usb2-2 {
712*4882a593Smuzhiyun						status = "disabled";
713*4882a593Smuzhiyun						#phy-cells = <0>;
714*4882a593Smuzhiyun					};
715*4882a593Smuzhiyun				};
716*4882a593Smuzhiyun			};
717*4882a593Smuzhiyun
718*4882a593Smuzhiyun			ulpi {
719*4882a593Smuzhiyun				status = "disabled";
720*4882a593Smuzhiyun
721*4882a593Smuzhiyun				lanes {
722*4882a593Smuzhiyun					ulpi-0 {
723*4882a593Smuzhiyun						status = "disabled";
724*4882a593Smuzhiyun						#phy-cells = <0>;
725*4882a593Smuzhiyun					};
726*4882a593Smuzhiyun				};
727*4882a593Smuzhiyun			};
728*4882a593Smuzhiyun
729*4882a593Smuzhiyun			hsic {
730*4882a593Smuzhiyun				status = "disabled";
731*4882a593Smuzhiyun
732*4882a593Smuzhiyun				lanes {
733*4882a593Smuzhiyun					hsic-0 {
734*4882a593Smuzhiyun						status = "disabled";
735*4882a593Smuzhiyun						#phy-cells = <0>;
736*4882a593Smuzhiyun					};
737*4882a593Smuzhiyun
738*4882a593Smuzhiyun					hsic-1 {
739*4882a593Smuzhiyun						status = "disabled";
740*4882a593Smuzhiyun						#phy-cells = <0>;
741*4882a593Smuzhiyun					};
742*4882a593Smuzhiyun				};
743*4882a593Smuzhiyun			};
744*4882a593Smuzhiyun
745*4882a593Smuzhiyun			pcie {
746*4882a593Smuzhiyun				status = "disabled";
747*4882a593Smuzhiyun
748*4882a593Smuzhiyun				lanes {
749*4882a593Smuzhiyun					pcie-0 {
750*4882a593Smuzhiyun						status = "disabled";
751*4882a593Smuzhiyun						#phy-cells = <0>;
752*4882a593Smuzhiyun					};
753*4882a593Smuzhiyun
754*4882a593Smuzhiyun					pcie-1 {
755*4882a593Smuzhiyun						status = "disabled";
756*4882a593Smuzhiyun						#phy-cells = <0>;
757*4882a593Smuzhiyun					};
758*4882a593Smuzhiyun
759*4882a593Smuzhiyun					pcie-2 {
760*4882a593Smuzhiyun						status = "disabled";
761*4882a593Smuzhiyun						#phy-cells = <0>;
762*4882a593Smuzhiyun					};
763*4882a593Smuzhiyun
764*4882a593Smuzhiyun					pcie-3 {
765*4882a593Smuzhiyun						status = "disabled";
766*4882a593Smuzhiyun						#phy-cells = <0>;
767*4882a593Smuzhiyun					};
768*4882a593Smuzhiyun
769*4882a593Smuzhiyun					pcie-4 {
770*4882a593Smuzhiyun						status = "disabled";
771*4882a593Smuzhiyun						#phy-cells = <0>;
772*4882a593Smuzhiyun					};
773*4882a593Smuzhiyun				};
774*4882a593Smuzhiyun			};
775*4882a593Smuzhiyun
776*4882a593Smuzhiyun			sata {
777*4882a593Smuzhiyun				status = "disabled";
778*4882a593Smuzhiyun
779*4882a593Smuzhiyun				lanes {
780*4882a593Smuzhiyun					sata-0 {
781*4882a593Smuzhiyun						status = "disabled";
782*4882a593Smuzhiyun						#phy-cells = <0>;
783*4882a593Smuzhiyun					};
784*4882a593Smuzhiyun				};
785*4882a593Smuzhiyun			};
786*4882a593Smuzhiyun		};
787*4882a593Smuzhiyun
788*4882a593Smuzhiyun		ports {
789*4882a593Smuzhiyun			usb2-0 {
790*4882a593Smuzhiyun				status = "disabled";
791*4882a593Smuzhiyun			};
792*4882a593Smuzhiyun
793*4882a593Smuzhiyun			usb2-1 {
794*4882a593Smuzhiyun				status = "disabled";
795*4882a593Smuzhiyun			};
796*4882a593Smuzhiyun
797*4882a593Smuzhiyun			usb2-2 {
798*4882a593Smuzhiyun				status = "disabled";
799*4882a593Smuzhiyun			};
800*4882a593Smuzhiyun
801*4882a593Smuzhiyun			hsic-0 {
802*4882a593Smuzhiyun				status = "disabled";
803*4882a593Smuzhiyun			};
804*4882a593Smuzhiyun
805*4882a593Smuzhiyun			hsic-1 {
806*4882a593Smuzhiyun				status = "disabled";
807*4882a593Smuzhiyun			};
808*4882a593Smuzhiyun
809*4882a593Smuzhiyun			usb3-0 {
810*4882a593Smuzhiyun				status = "disabled";
811*4882a593Smuzhiyun			};
812*4882a593Smuzhiyun
813*4882a593Smuzhiyun			usb3-1 {
814*4882a593Smuzhiyun				status = "disabled";
815*4882a593Smuzhiyun			};
816*4882a593Smuzhiyun		};
817*4882a593Smuzhiyun	};
818*4882a593Smuzhiyun
819*4882a593Smuzhiyun	mmc@700b0000 {
820*4882a593Smuzhiyun		compatible = "nvidia,tegra124-sdhci";
821*4882a593Smuzhiyun		reg = <0x0 0x700b0000 0x0 0x200>;
822*4882a593Smuzhiyun		interrupts = <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>;
823*4882a593Smuzhiyun		clocks = <&tegra_car TEGRA124_CLK_SDMMC1>;
824*4882a593Smuzhiyun		clock-names = "sdhci";
825*4882a593Smuzhiyun		resets = <&tegra_car 14>;
826*4882a593Smuzhiyun		reset-names = "sdhci";
827*4882a593Smuzhiyun		status = "disabled";
828*4882a593Smuzhiyun	};
829*4882a593Smuzhiyun
830*4882a593Smuzhiyun	mmc@700b0200 {
831*4882a593Smuzhiyun		compatible = "nvidia,tegra124-sdhci";
832*4882a593Smuzhiyun		reg = <0x0 0x700b0200 0x0 0x200>;
833*4882a593Smuzhiyun		interrupts = <GIC_SPI 15 IRQ_TYPE_LEVEL_HIGH>;
834*4882a593Smuzhiyun		clocks = <&tegra_car TEGRA124_CLK_SDMMC2>;
835*4882a593Smuzhiyun		clock-names = "sdhci";
836*4882a593Smuzhiyun		resets = <&tegra_car 9>;
837*4882a593Smuzhiyun		reset-names = "sdhci";
838*4882a593Smuzhiyun		status = "disabled";
839*4882a593Smuzhiyun	};
840*4882a593Smuzhiyun
841*4882a593Smuzhiyun	mmc@700b0400 {
842*4882a593Smuzhiyun		compatible = "nvidia,tegra124-sdhci";
843*4882a593Smuzhiyun		reg = <0x0 0x700b0400 0x0 0x200>;
844*4882a593Smuzhiyun		interrupts = <GIC_SPI 19 IRQ_TYPE_LEVEL_HIGH>;
845*4882a593Smuzhiyun		clocks = <&tegra_car TEGRA124_CLK_SDMMC3>;
846*4882a593Smuzhiyun		clock-names = "sdhci";
847*4882a593Smuzhiyun		resets = <&tegra_car 69>;
848*4882a593Smuzhiyun		reset-names = "sdhci";
849*4882a593Smuzhiyun		status = "disabled";
850*4882a593Smuzhiyun	};
851*4882a593Smuzhiyun
852*4882a593Smuzhiyun	mmc@700b0600 {
853*4882a593Smuzhiyun		compatible = "nvidia,tegra124-sdhci";
854*4882a593Smuzhiyun		reg = <0x0 0x700b0600 0x0 0x200>;
855*4882a593Smuzhiyun		interrupts = <GIC_SPI 31 IRQ_TYPE_LEVEL_HIGH>;
856*4882a593Smuzhiyun		clocks = <&tegra_car TEGRA124_CLK_SDMMC4>;
857*4882a593Smuzhiyun		clock-names = "sdhci";
858*4882a593Smuzhiyun		resets = <&tegra_car 15>;
859*4882a593Smuzhiyun		reset-names = "sdhci";
860*4882a593Smuzhiyun		status = "disabled";
861*4882a593Smuzhiyun	};
862*4882a593Smuzhiyun
863*4882a593Smuzhiyun	soctherm: thermal-sensor@700e2000 {
864*4882a593Smuzhiyun		compatible = "nvidia,tegra132-soctherm";
865*4882a593Smuzhiyun		reg = <0x0 0x700e2000 0x0 0x600>, /* 0: SOC_THERM reg_base */
866*4882a593Smuzhiyun		      <0x0 0x70040000 0x0 0x200>; /* 2: CCROC reg_base */
867*4882a593Smuzhiyun		reg-names = "soctherm-reg", "ccroc-reg";
868*4882a593Smuzhiyun		interrupts = <GIC_SPI 48 IRQ_TYPE_LEVEL_HIGH>;
869*4882a593Smuzhiyun		clocks = <&tegra_car TEGRA124_CLK_TSENSOR>,
870*4882a593Smuzhiyun		         <&tegra_car TEGRA124_CLK_SOC_THERM>;
871*4882a593Smuzhiyun		clock-names = "tsensor", "soctherm";
872*4882a593Smuzhiyun		resets = <&tegra_car 78>;
873*4882a593Smuzhiyun		reset-names = "soctherm";
874*4882a593Smuzhiyun		#thermal-sensor-cells = <1>;
875*4882a593Smuzhiyun
876*4882a593Smuzhiyun		throttle-cfgs {
877*4882a593Smuzhiyun			throttle_heavy: heavy {
878*4882a593Smuzhiyun				nvidia,priority = <100>;
879*4882a593Smuzhiyun				nvidia,cpu-throt-level = <TEGRA_SOCTHERM_THROT_LEVEL_HIGH>;
880*4882a593Smuzhiyun
881*4882a593Smuzhiyun				#cooling-cells = <2>;
882*4882a593Smuzhiyun			};
883*4882a593Smuzhiyun		};
884*4882a593Smuzhiyun	};
885*4882a593Smuzhiyun
886*4882a593Smuzhiyun	thermal-zones {
887*4882a593Smuzhiyun		cpu {
888*4882a593Smuzhiyun			polling-delay-passive = <1000>;
889*4882a593Smuzhiyun			polling-delay = <0>;
890*4882a593Smuzhiyun
891*4882a593Smuzhiyun			thermal-sensors =
892*4882a593Smuzhiyun				<&soctherm TEGRA124_SOCTHERM_SENSOR_CPU>;
893*4882a593Smuzhiyun
894*4882a593Smuzhiyun			trips {
895*4882a593Smuzhiyun				cpu_shutdown_trip {
896*4882a593Smuzhiyun					temperature = <105000>;
897*4882a593Smuzhiyun					hysteresis = <1000>;
898*4882a593Smuzhiyun					type = "critical";
899*4882a593Smuzhiyun				};
900*4882a593Smuzhiyun
901*4882a593Smuzhiyun				cpu_throttle_trip: throttle-trip {
902*4882a593Smuzhiyun					temperature = <102000>;
903*4882a593Smuzhiyun					hysteresis = <1000>;
904*4882a593Smuzhiyun					type = "hot";
905*4882a593Smuzhiyun				};
906*4882a593Smuzhiyun			};
907*4882a593Smuzhiyun
908*4882a593Smuzhiyun			cooling-maps {
909*4882a593Smuzhiyun				map0 {
910*4882a593Smuzhiyun					trip = <&cpu_throttle_trip>;
911*4882a593Smuzhiyun					cooling-device = <&throttle_heavy 1 1>;
912*4882a593Smuzhiyun				};
913*4882a593Smuzhiyun			};
914*4882a593Smuzhiyun		};
915*4882a593Smuzhiyun		mem {
916*4882a593Smuzhiyun			polling-delay-passive = <0>;
917*4882a593Smuzhiyun			polling-delay = <0>;
918*4882a593Smuzhiyun
919*4882a593Smuzhiyun			thermal-sensors =
920*4882a593Smuzhiyun				<&soctherm TEGRA124_SOCTHERM_SENSOR_MEM>;
921*4882a593Smuzhiyun
922*4882a593Smuzhiyun			trips {
923*4882a593Smuzhiyun				mem_shutdown_trip {
924*4882a593Smuzhiyun					temperature = <101000>;
925*4882a593Smuzhiyun					hysteresis = <1000>;
926*4882a593Smuzhiyun					type = "critical";
927*4882a593Smuzhiyun				};
928*4882a593Smuzhiyun			};
929*4882a593Smuzhiyun
930*4882a593Smuzhiyun			cooling-maps {
931*4882a593Smuzhiyun				/*
932*4882a593Smuzhiyun				 * There are currently no cooling maps,
933*4882a593Smuzhiyun				 * because there are no cooling devices.
934*4882a593Smuzhiyun				 */
935*4882a593Smuzhiyun			};
936*4882a593Smuzhiyun		};
937*4882a593Smuzhiyun		gpu {
938*4882a593Smuzhiyun			polling-delay-passive = <1000>;
939*4882a593Smuzhiyun			polling-delay = <0>;
940*4882a593Smuzhiyun
941*4882a593Smuzhiyun			thermal-sensors =
942*4882a593Smuzhiyun				<&soctherm TEGRA124_SOCTHERM_SENSOR_GPU>;
943*4882a593Smuzhiyun
944*4882a593Smuzhiyun			trips {
945*4882a593Smuzhiyun				gpu_shutdown_trip {
946*4882a593Smuzhiyun					temperature = <101000>;
947*4882a593Smuzhiyun					hysteresis = <1000>;
948*4882a593Smuzhiyun					type = "critical";
949*4882a593Smuzhiyun				};
950*4882a593Smuzhiyun
951*4882a593Smuzhiyun				gpu_throttle_trip: throttle-trip {
952*4882a593Smuzhiyun					temperature = <99000>;
953*4882a593Smuzhiyun					hysteresis = <1000>;
954*4882a593Smuzhiyun					type = "hot";
955*4882a593Smuzhiyun				};
956*4882a593Smuzhiyun			};
957*4882a593Smuzhiyun
958*4882a593Smuzhiyun			cooling-maps {
959*4882a593Smuzhiyun				map0 {
960*4882a593Smuzhiyun					trip = <&gpu_throttle_trip>;
961*4882a593Smuzhiyun					cooling-device = <&throttle_heavy 1 1>;
962*4882a593Smuzhiyun				};
963*4882a593Smuzhiyun			};
964*4882a593Smuzhiyun		};
965*4882a593Smuzhiyun		pllx {
966*4882a593Smuzhiyun			polling-delay-passive = <0>;
967*4882a593Smuzhiyun			polling-delay = <0>;
968*4882a593Smuzhiyun
969*4882a593Smuzhiyun			thermal-sensors =
970*4882a593Smuzhiyun				<&soctherm TEGRA124_SOCTHERM_SENSOR_PLLX>;
971*4882a593Smuzhiyun
972*4882a593Smuzhiyun			trips {
973*4882a593Smuzhiyun				pllx_shutdown_trip {
974*4882a593Smuzhiyun					temperature = <105000>;
975*4882a593Smuzhiyun					hysteresis = <1000>;
976*4882a593Smuzhiyun					type = "critical";
977*4882a593Smuzhiyun				};
978*4882a593Smuzhiyun			};
979*4882a593Smuzhiyun
980*4882a593Smuzhiyun			cooling-maps {
981*4882a593Smuzhiyun				/*
982*4882a593Smuzhiyun				 * There are currently no cooling maps,
983*4882a593Smuzhiyun				 * because there are no cooling devices.
984*4882a593Smuzhiyun				 */
985*4882a593Smuzhiyun			};
986*4882a593Smuzhiyun		};
987*4882a593Smuzhiyun	};
988*4882a593Smuzhiyun
989*4882a593Smuzhiyun	ahub@70300000 {
990*4882a593Smuzhiyun		compatible = "nvidia,tegra124-ahub";
991*4882a593Smuzhiyun		reg = <0x0 0x70300000 0x0 0x200>,
992*4882a593Smuzhiyun		      <0x0 0x70300800 0x0 0x800>,
993*4882a593Smuzhiyun		      <0x0 0x70300200 0x0 0x600>;
994*4882a593Smuzhiyun		interrupts = <GIC_SPI 103 IRQ_TYPE_LEVEL_HIGH>;
995*4882a593Smuzhiyun		clocks = <&tegra_car TEGRA124_CLK_D_AUDIO>,
996*4882a593Smuzhiyun			 <&tegra_car TEGRA124_CLK_APBIF>;
997*4882a593Smuzhiyun		clock-names = "d_audio", "apbif";
998*4882a593Smuzhiyun		resets = <&tegra_car 106>, /* d_audio */
999*4882a593Smuzhiyun			 <&tegra_car 107>, /* apbif */
1000*4882a593Smuzhiyun			 <&tegra_car 30>,  /* i2s0 */
1001*4882a593Smuzhiyun			 <&tegra_car 11>,  /* i2s1 */
1002*4882a593Smuzhiyun			 <&tegra_car 18>,  /* i2s2 */
1003*4882a593Smuzhiyun			 <&tegra_car 101>, /* i2s3 */
1004*4882a593Smuzhiyun			 <&tegra_car 102>, /* i2s4 */
1005*4882a593Smuzhiyun			 <&tegra_car 108>, /* dam0 */
1006*4882a593Smuzhiyun			 <&tegra_car 109>, /* dam1 */
1007*4882a593Smuzhiyun			 <&tegra_car 110>, /* dam2 */
1008*4882a593Smuzhiyun			 <&tegra_car 10>,  /* spdif */
1009*4882a593Smuzhiyun			 <&tegra_car 153>, /* amx */
1010*4882a593Smuzhiyun			 <&tegra_car 185>, /* amx1 */
1011*4882a593Smuzhiyun			 <&tegra_car 154>, /* adx */
1012*4882a593Smuzhiyun			 <&tegra_car 180>, /* adx1 */
1013*4882a593Smuzhiyun			 <&tegra_car 186>, /* afc0 */
1014*4882a593Smuzhiyun			 <&tegra_car 187>, /* afc1 */
1015*4882a593Smuzhiyun			 <&tegra_car 188>, /* afc2 */
1016*4882a593Smuzhiyun			 <&tegra_car 189>, /* afc3 */
1017*4882a593Smuzhiyun			 <&tegra_car 190>, /* afc4 */
1018*4882a593Smuzhiyun			 <&tegra_car 191>; /* afc5 */
1019*4882a593Smuzhiyun		reset-names = "d_audio", "apbif", "i2s0", "i2s1", "i2s2",
1020*4882a593Smuzhiyun			      "i2s3", "i2s4", "dam0", "dam1", "dam2",
1021*4882a593Smuzhiyun			      "spdif", "amx", "amx1", "adx", "adx1",
1022*4882a593Smuzhiyun			      "afc0", "afc1", "afc2", "afc3", "afc4", "afc5";
1023*4882a593Smuzhiyun		dmas = <&apbdma 1>, <&apbdma 1>,
1024*4882a593Smuzhiyun		       <&apbdma 2>, <&apbdma 2>,
1025*4882a593Smuzhiyun		       <&apbdma 3>, <&apbdma 3>,
1026*4882a593Smuzhiyun		       <&apbdma 4>, <&apbdma 4>,
1027*4882a593Smuzhiyun		       <&apbdma 6>, <&apbdma 6>,
1028*4882a593Smuzhiyun		       <&apbdma 7>, <&apbdma 7>,
1029*4882a593Smuzhiyun		       <&apbdma 12>, <&apbdma 12>,
1030*4882a593Smuzhiyun		       <&apbdma 13>, <&apbdma 13>,
1031*4882a593Smuzhiyun		       <&apbdma 14>, <&apbdma 14>,
1032*4882a593Smuzhiyun		       <&apbdma 29>, <&apbdma 29>;
1033*4882a593Smuzhiyun		dma-names = "rx0", "tx0", "rx1", "tx1", "rx2", "tx2",
1034*4882a593Smuzhiyun			    "rx3", "tx3", "rx4", "tx4", "rx5", "tx5",
1035*4882a593Smuzhiyun			    "rx6", "tx6", "rx7", "tx7", "rx8", "tx8",
1036*4882a593Smuzhiyun			    "rx9", "tx9";
1037*4882a593Smuzhiyun		ranges;
1038*4882a593Smuzhiyun		#address-cells = <2>;
1039*4882a593Smuzhiyun		#size-cells = <2>;
1040*4882a593Smuzhiyun
1041*4882a593Smuzhiyun		tegra_i2s0: i2s@70301000 {
1042*4882a593Smuzhiyun			compatible = "nvidia,tegra124-i2s";
1043*4882a593Smuzhiyun			reg = <0x0 0x70301000 0x0 0x100>;
1044*4882a593Smuzhiyun			nvidia,ahub-cif-ids = <4 4>;
1045*4882a593Smuzhiyun			clocks = <&tegra_car TEGRA124_CLK_I2S0>;
1046*4882a593Smuzhiyun			clock-names = "i2s";
1047*4882a593Smuzhiyun			resets = <&tegra_car 30>;
1048*4882a593Smuzhiyun			reset-names = "i2s";
1049*4882a593Smuzhiyun			status = "disabled";
1050*4882a593Smuzhiyun		};
1051*4882a593Smuzhiyun
1052*4882a593Smuzhiyun		tegra_i2s1: i2s@70301100 {
1053*4882a593Smuzhiyun			compatible = "nvidia,tegra124-i2s";
1054*4882a593Smuzhiyun			reg = <0x0 0x70301100 0x0 0x100>;
1055*4882a593Smuzhiyun			nvidia,ahub-cif-ids = <5 5>;
1056*4882a593Smuzhiyun			clocks = <&tegra_car TEGRA124_CLK_I2S1>;
1057*4882a593Smuzhiyun			clock-names = "i2s";
1058*4882a593Smuzhiyun			resets = <&tegra_car 11>;
1059*4882a593Smuzhiyun			reset-names = "i2s";
1060*4882a593Smuzhiyun			status = "disabled";
1061*4882a593Smuzhiyun		};
1062*4882a593Smuzhiyun
1063*4882a593Smuzhiyun		tegra_i2s2: i2s@70301200 {
1064*4882a593Smuzhiyun			compatible = "nvidia,tegra124-i2s";
1065*4882a593Smuzhiyun			reg = <0x0 0x70301200 0x0 0x100>;
1066*4882a593Smuzhiyun			nvidia,ahub-cif-ids = <6 6>;
1067*4882a593Smuzhiyun			clocks = <&tegra_car TEGRA124_CLK_I2S2>;
1068*4882a593Smuzhiyun			clock-names = "i2s";
1069*4882a593Smuzhiyun			resets = <&tegra_car 18>;
1070*4882a593Smuzhiyun			reset-names = "i2s";
1071*4882a593Smuzhiyun			status = "disabled";
1072*4882a593Smuzhiyun		};
1073*4882a593Smuzhiyun
1074*4882a593Smuzhiyun		tegra_i2s3: i2s@70301300 {
1075*4882a593Smuzhiyun			compatible = "nvidia,tegra124-i2s";
1076*4882a593Smuzhiyun			reg = <0x0 0x70301300 0x0 0x100>;
1077*4882a593Smuzhiyun			nvidia,ahub-cif-ids = <7 7>;
1078*4882a593Smuzhiyun			clocks = <&tegra_car TEGRA124_CLK_I2S3>;
1079*4882a593Smuzhiyun			clock-names = "i2s";
1080*4882a593Smuzhiyun			resets = <&tegra_car 101>;
1081*4882a593Smuzhiyun			reset-names = "i2s";
1082*4882a593Smuzhiyun			status = "disabled";
1083*4882a593Smuzhiyun		};
1084*4882a593Smuzhiyun
1085*4882a593Smuzhiyun		tegra_i2s4: i2s@70301400 {
1086*4882a593Smuzhiyun			compatible = "nvidia,tegra124-i2s";
1087*4882a593Smuzhiyun			reg = <0x0 0x70301400 0x0 0x100>;
1088*4882a593Smuzhiyun			nvidia,ahub-cif-ids = <8 8>;
1089*4882a593Smuzhiyun			clocks = <&tegra_car TEGRA124_CLK_I2S4>;
1090*4882a593Smuzhiyun			clock-names = "i2s";
1091*4882a593Smuzhiyun			resets = <&tegra_car 102>;
1092*4882a593Smuzhiyun			reset-names = "i2s";
1093*4882a593Smuzhiyun			status = "disabled";
1094*4882a593Smuzhiyun		};
1095*4882a593Smuzhiyun	};
1096*4882a593Smuzhiyun
1097*4882a593Smuzhiyun	usb@7d000000 {
1098*4882a593Smuzhiyun		compatible = "nvidia,tegra124-ehci", "nvidia,tegra30-ehci", "usb-ehci";
1099*4882a593Smuzhiyun		reg = <0x0 0x7d000000 0x0 0x4000>;
1100*4882a593Smuzhiyun		interrupts = <GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH>;
1101*4882a593Smuzhiyun		phy_type = "utmi";
1102*4882a593Smuzhiyun		clocks = <&tegra_car TEGRA124_CLK_USBD>;
1103*4882a593Smuzhiyun		clock-names = "usb";
1104*4882a593Smuzhiyun		resets = <&tegra_car 22>;
1105*4882a593Smuzhiyun		reset-names = "usb";
1106*4882a593Smuzhiyun		nvidia,phy = <&phy1>;
1107*4882a593Smuzhiyun		status = "disabled";
1108*4882a593Smuzhiyun	};
1109*4882a593Smuzhiyun
1110*4882a593Smuzhiyun	phy1: usb-phy@7d000000 {
1111*4882a593Smuzhiyun		compatible = "nvidia,tegra124-usb-phy", "nvidia,tegra30-usb-phy";
1112*4882a593Smuzhiyun		reg = <0x0 0x7d000000 0x0 0x4000>,
1113*4882a593Smuzhiyun		      <0x0 0x7d000000 0x0 0x4000>;
1114*4882a593Smuzhiyun		phy_type = "utmi";
1115*4882a593Smuzhiyun		clocks = <&tegra_car TEGRA124_CLK_USBD>,
1116*4882a593Smuzhiyun			 <&tegra_car TEGRA124_CLK_PLL_U>,
1117*4882a593Smuzhiyun			 <&tegra_car TEGRA124_CLK_USBD>;
1118*4882a593Smuzhiyun		clock-names = "reg", "pll_u", "utmi-pads";
1119*4882a593Smuzhiyun		resets = <&tegra_car 22>, <&tegra_car 22>;
1120*4882a593Smuzhiyun		reset-names = "usb", "utmi-pads";
1121*4882a593Smuzhiyun		#phy-cells = <0>;
1122*4882a593Smuzhiyun		nvidia,hssync-start-delay = <0>;
1123*4882a593Smuzhiyun		nvidia,idle-wait-delay = <17>;
1124*4882a593Smuzhiyun		nvidia,elastic-limit = <16>;
1125*4882a593Smuzhiyun		nvidia,term-range-adj = <6>;
1126*4882a593Smuzhiyun		nvidia,xcvr-setup = <9>;
1127*4882a593Smuzhiyun		nvidia,xcvr-lsfslew = <0>;
1128*4882a593Smuzhiyun		nvidia,xcvr-lsrslew = <3>;
1129*4882a593Smuzhiyun		nvidia,hssquelch-level = <2>;
1130*4882a593Smuzhiyun		nvidia,hsdiscon-level = <5>;
1131*4882a593Smuzhiyun		nvidia,xcvr-hsslew = <12>;
1132*4882a593Smuzhiyun		nvidia,has-utmi-pad-registers;
1133*4882a593Smuzhiyun		status = "disabled";
1134*4882a593Smuzhiyun	};
1135*4882a593Smuzhiyun
1136*4882a593Smuzhiyun	usb@7d004000 {
1137*4882a593Smuzhiyun		compatible = "nvidia,tegra124-ehci", "nvidia,tegra30-ehci", "usb-ehci";
1138*4882a593Smuzhiyun		reg = <0x0 0x7d004000 0x0 0x4000>;
1139*4882a593Smuzhiyun		interrupts = <GIC_SPI 21 IRQ_TYPE_LEVEL_HIGH>;
1140*4882a593Smuzhiyun		phy_type = "utmi";
1141*4882a593Smuzhiyun		clocks = <&tegra_car TEGRA124_CLK_USB2>;
1142*4882a593Smuzhiyun		clock-names = "usb";
1143*4882a593Smuzhiyun		resets = <&tegra_car 58>;
1144*4882a593Smuzhiyun		reset-names = "usb";
1145*4882a593Smuzhiyun		nvidia,phy = <&phy2>;
1146*4882a593Smuzhiyun		status = "disabled";
1147*4882a593Smuzhiyun	};
1148*4882a593Smuzhiyun
1149*4882a593Smuzhiyun	phy2: usb-phy@7d004000 {
1150*4882a593Smuzhiyun		compatible = "nvidia,tegra124-usb-phy", "nvidia,tegra30-usb-phy";
1151*4882a593Smuzhiyun		reg = <0x0 0x7d004000 0x0 0x4000>,
1152*4882a593Smuzhiyun		      <0x0 0x7d000000 0x0 0x4000>;
1153*4882a593Smuzhiyun		phy_type = "utmi";
1154*4882a593Smuzhiyun		clocks = <&tegra_car TEGRA124_CLK_USB2>,
1155*4882a593Smuzhiyun			 <&tegra_car TEGRA124_CLK_PLL_U>,
1156*4882a593Smuzhiyun			 <&tegra_car TEGRA124_CLK_USBD>;
1157*4882a593Smuzhiyun		clock-names = "reg", "pll_u", "utmi-pads";
1158*4882a593Smuzhiyun		resets = <&tegra_car 58>, <&tegra_car 22>;
1159*4882a593Smuzhiyun		reset-names = "usb", "utmi-pads";
1160*4882a593Smuzhiyun		#phy-cells = <0>;
1161*4882a593Smuzhiyun		nvidia,hssync-start-delay = <0>;
1162*4882a593Smuzhiyun		nvidia,idle-wait-delay = <17>;
1163*4882a593Smuzhiyun		nvidia,elastic-limit = <16>;
1164*4882a593Smuzhiyun		nvidia,term-range-adj = <6>;
1165*4882a593Smuzhiyun		nvidia,xcvr-setup = <9>;
1166*4882a593Smuzhiyun		nvidia,xcvr-lsfslew = <0>;
1167*4882a593Smuzhiyun		nvidia,xcvr-lsrslew = <3>;
1168*4882a593Smuzhiyun		nvidia,hssquelch-level = <2>;
1169*4882a593Smuzhiyun		nvidia,hsdiscon-level = <5>;
1170*4882a593Smuzhiyun		nvidia,xcvr-hsslew = <12>;
1171*4882a593Smuzhiyun		status = "disabled";
1172*4882a593Smuzhiyun	};
1173*4882a593Smuzhiyun
1174*4882a593Smuzhiyun	usb@7d008000 {
1175*4882a593Smuzhiyun		compatible = "nvidia,tegra124-ehci", "nvidia,tegra30-ehci", "usb-ehci";
1176*4882a593Smuzhiyun		reg = <0x0 0x7d008000 0x0 0x4000>;
1177*4882a593Smuzhiyun		interrupts = <GIC_SPI 97 IRQ_TYPE_LEVEL_HIGH>;
1178*4882a593Smuzhiyun		phy_type = "utmi";
1179*4882a593Smuzhiyun		clocks = <&tegra_car TEGRA124_CLK_USB3>;
1180*4882a593Smuzhiyun		clock-names = "usb";
1181*4882a593Smuzhiyun		resets = <&tegra_car 59>;
1182*4882a593Smuzhiyun		reset-names = "usb";
1183*4882a593Smuzhiyun		nvidia,phy = <&phy3>;
1184*4882a593Smuzhiyun		status = "disabled";
1185*4882a593Smuzhiyun	};
1186*4882a593Smuzhiyun
1187*4882a593Smuzhiyun	phy3: usb-phy@7d008000 {
1188*4882a593Smuzhiyun		compatible = "nvidia,tegra124-usb-phy", "nvidia,tegra30-usb-phy";
1189*4882a593Smuzhiyun		reg = <0x0 0x7d008000 0x0 0x4000>,
1190*4882a593Smuzhiyun		      <0x0 0x7d000000 0x0 0x4000>;
1191*4882a593Smuzhiyun		phy_type = "utmi";
1192*4882a593Smuzhiyun		clocks = <&tegra_car TEGRA124_CLK_USB3>,
1193*4882a593Smuzhiyun			 <&tegra_car TEGRA124_CLK_PLL_U>,
1194*4882a593Smuzhiyun			 <&tegra_car TEGRA124_CLK_USBD>;
1195*4882a593Smuzhiyun		clock-names = "reg", "pll_u", "utmi-pads";
1196*4882a593Smuzhiyun		resets = <&tegra_car 59>, <&tegra_car 22>;
1197*4882a593Smuzhiyun		reset-names = "usb", "utmi-pads";
1198*4882a593Smuzhiyun		#phy-cells = <0>;
1199*4882a593Smuzhiyun		nvidia,hssync-start-delay = <0>;
1200*4882a593Smuzhiyun		nvidia,idle-wait-delay = <17>;
1201*4882a593Smuzhiyun		nvidia,elastic-limit = <16>;
1202*4882a593Smuzhiyun		nvidia,term-range-adj = <6>;
1203*4882a593Smuzhiyun		nvidia,xcvr-setup = <9>;
1204*4882a593Smuzhiyun		nvidia,xcvr-lsfslew = <0>;
1205*4882a593Smuzhiyun		nvidia,xcvr-lsrslew = <3>;
1206*4882a593Smuzhiyun		nvidia,hssquelch-level = <2>;
1207*4882a593Smuzhiyun		nvidia,hsdiscon-level = <5>;
1208*4882a593Smuzhiyun		nvidia,xcvr-hsslew = <12>;
1209*4882a593Smuzhiyun		status = "disabled";
1210*4882a593Smuzhiyun	};
1211*4882a593Smuzhiyun
1212*4882a593Smuzhiyun	cpus {
1213*4882a593Smuzhiyun		#address-cells = <1>;
1214*4882a593Smuzhiyun		#size-cells = <0>;
1215*4882a593Smuzhiyun
1216*4882a593Smuzhiyun		cpu@0 {
1217*4882a593Smuzhiyun			device_type = "cpu";
1218*4882a593Smuzhiyun			compatible = "nvidia,tegra132-denver";
1219*4882a593Smuzhiyun			reg = <0>;
1220*4882a593Smuzhiyun		};
1221*4882a593Smuzhiyun
1222*4882a593Smuzhiyun		cpu@1 {
1223*4882a593Smuzhiyun			device_type = "cpu";
1224*4882a593Smuzhiyun			compatible = "nvidia,tegra132-denver";
1225*4882a593Smuzhiyun			reg = <1>;
1226*4882a593Smuzhiyun		};
1227*4882a593Smuzhiyun	};
1228*4882a593Smuzhiyun
1229*4882a593Smuzhiyun	timer {
1230*4882a593Smuzhiyun		compatible = "arm,armv7-timer";
1231*4882a593Smuzhiyun		interrupts = <GIC_PPI 13
1232*4882a593Smuzhiyun				(GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
1233*4882a593Smuzhiyun			     <GIC_PPI 14
1234*4882a593Smuzhiyun				(GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
1235*4882a593Smuzhiyun			     <GIC_PPI 11
1236*4882a593Smuzhiyun				(GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
1237*4882a593Smuzhiyun			     <GIC_PPI 10
1238*4882a593Smuzhiyun				(GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>;
1239*4882a593Smuzhiyun		interrupt-parent = <&gic>;
1240*4882a593Smuzhiyun	};
1241*4882a593Smuzhiyun};
1242