1*4882a593Smuzhiyun/* 2*4882a593Smuzhiyun * Copyright (c) 2014 MediaTek Inc. 3*4882a593Smuzhiyun * Author: Eddie Huang <eddie.huang@mediatek.com> 4*4882a593Smuzhiyun * 5*4882a593Smuzhiyun * This program is free software; you can redistribute it and/or modify 6*4882a593Smuzhiyun * it under the terms of the GNU General Public License version 2 as 7*4882a593Smuzhiyun * published by the Free Software Foundation. 8*4882a593Smuzhiyun * 9*4882a593Smuzhiyun * This program is distributed in the hope that it will be useful, 10*4882a593Smuzhiyun * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 11*4882a593Smuzhiyun * GNU General Public License for more details. 12*4882a593Smuzhiyun */ 13*4882a593Smuzhiyun 14*4882a593Smuzhiyun#include <dt-bindings/clock/mt8173-clk.h> 15*4882a593Smuzhiyun#include <dt-bindings/interrupt-controller/irq.h> 16*4882a593Smuzhiyun#include <dt-bindings/interrupt-controller/arm-gic.h> 17*4882a593Smuzhiyun#include <dt-bindings/memory/mt8173-larb-port.h> 18*4882a593Smuzhiyun#include <dt-bindings/phy/phy.h> 19*4882a593Smuzhiyun#include <dt-bindings/power/mt8173-power.h> 20*4882a593Smuzhiyun#include <dt-bindings/reset/mt8173-resets.h> 21*4882a593Smuzhiyun#include <dt-bindings/gce/mt8173-gce.h> 22*4882a593Smuzhiyun#include <dt-bindings/thermal/thermal.h> 23*4882a593Smuzhiyun#include "mt8173-pinfunc.h" 24*4882a593Smuzhiyun 25*4882a593Smuzhiyun/ { 26*4882a593Smuzhiyun compatible = "mediatek,mt8173"; 27*4882a593Smuzhiyun interrupt-parent = <&sysirq>; 28*4882a593Smuzhiyun #address-cells = <2>; 29*4882a593Smuzhiyun #size-cells = <2>; 30*4882a593Smuzhiyun 31*4882a593Smuzhiyun aliases { 32*4882a593Smuzhiyun ovl0 = &ovl0; 33*4882a593Smuzhiyun ovl1 = &ovl1; 34*4882a593Smuzhiyun rdma0 = &rdma0; 35*4882a593Smuzhiyun rdma1 = &rdma1; 36*4882a593Smuzhiyun rdma2 = &rdma2; 37*4882a593Smuzhiyun wdma0 = &wdma0; 38*4882a593Smuzhiyun wdma1 = &wdma1; 39*4882a593Smuzhiyun color0 = &color0; 40*4882a593Smuzhiyun color1 = &color1; 41*4882a593Smuzhiyun split0 = &split0; 42*4882a593Smuzhiyun split1 = &split1; 43*4882a593Smuzhiyun dpi0 = &dpi0; 44*4882a593Smuzhiyun dsi0 = &dsi0; 45*4882a593Smuzhiyun dsi1 = &dsi1; 46*4882a593Smuzhiyun mdp-rdma0 = &mdp_rdma0; 47*4882a593Smuzhiyun mdp-rdma1 = &mdp_rdma1; 48*4882a593Smuzhiyun mdp-rsz0 = &mdp_rsz0; 49*4882a593Smuzhiyun mdp-rsz1 = &mdp_rsz1; 50*4882a593Smuzhiyun mdp-rsz2 = &mdp_rsz2; 51*4882a593Smuzhiyun mdp-wdma0 = &mdp_wdma0; 52*4882a593Smuzhiyun mdp-wrot0 = &mdp_wrot0; 53*4882a593Smuzhiyun mdp-wrot1 = &mdp_wrot1; 54*4882a593Smuzhiyun serial0 = &uart0; 55*4882a593Smuzhiyun serial1 = &uart1; 56*4882a593Smuzhiyun serial2 = &uart2; 57*4882a593Smuzhiyun serial3 = &uart3; 58*4882a593Smuzhiyun }; 59*4882a593Smuzhiyun 60*4882a593Smuzhiyun cluster0_opp: opp_table0 { 61*4882a593Smuzhiyun compatible = "operating-points-v2"; 62*4882a593Smuzhiyun opp-shared; 63*4882a593Smuzhiyun opp-507000000 { 64*4882a593Smuzhiyun opp-hz = /bits/ 64 <507000000>; 65*4882a593Smuzhiyun opp-microvolt = <859000>; 66*4882a593Smuzhiyun }; 67*4882a593Smuzhiyun opp-702000000 { 68*4882a593Smuzhiyun opp-hz = /bits/ 64 <702000000>; 69*4882a593Smuzhiyun opp-microvolt = <908000>; 70*4882a593Smuzhiyun }; 71*4882a593Smuzhiyun opp-1001000000 { 72*4882a593Smuzhiyun opp-hz = /bits/ 64 <1001000000>; 73*4882a593Smuzhiyun opp-microvolt = <983000>; 74*4882a593Smuzhiyun }; 75*4882a593Smuzhiyun opp-1105000000 { 76*4882a593Smuzhiyun opp-hz = /bits/ 64 <1105000000>; 77*4882a593Smuzhiyun opp-microvolt = <1009000>; 78*4882a593Smuzhiyun }; 79*4882a593Smuzhiyun opp-1209000000 { 80*4882a593Smuzhiyun opp-hz = /bits/ 64 <1209000000>; 81*4882a593Smuzhiyun opp-microvolt = <1034000>; 82*4882a593Smuzhiyun }; 83*4882a593Smuzhiyun opp-1300000000 { 84*4882a593Smuzhiyun opp-hz = /bits/ 64 <1300000000>; 85*4882a593Smuzhiyun opp-microvolt = <1057000>; 86*4882a593Smuzhiyun }; 87*4882a593Smuzhiyun opp-1508000000 { 88*4882a593Smuzhiyun opp-hz = /bits/ 64 <1508000000>; 89*4882a593Smuzhiyun opp-microvolt = <1109000>; 90*4882a593Smuzhiyun }; 91*4882a593Smuzhiyun opp-1703000000 { 92*4882a593Smuzhiyun opp-hz = /bits/ 64 <1703000000>; 93*4882a593Smuzhiyun opp-microvolt = <1125000>; 94*4882a593Smuzhiyun }; 95*4882a593Smuzhiyun }; 96*4882a593Smuzhiyun 97*4882a593Smuzhiyun cluster1_opp: opp_table1 { 98*4882a593Smuzhiyun compatible = "operating-points-v2"; 99*4882a593Smuzhiyun opp-shared; 100*4882a593Smuzhiyun opp-507000000 { 101*4882a593Smuzhiyun opp-hz = /bits/ 64 <507000000>; 102*4882a593Smuzhiyun opp-microvolt = <828000>; 103*4882a593Smuzhiyun }; 104*4882a593Smuzhiyun opp-702000000 { 105*4882a593Smuzhiyun opp-hz = /bits/ 64 <702000000>; 106*4882a593Smuzhiyun opp-microvolt = <867000>; 107*4882a593Smuzhiyun }; 108*4882a593Smuzhiyun opp-1001000000 { 109*4882a593Smuzhiyun opp-hz = /bits/ 64 <1001000000>; 110*4882a593Smuzhiyun opp-microvolt = <927000>; 111*4882a593Smuzhiyun }; 112*4882a593Smuzhiyun opp-1209000000 { 113*4882a593Smuzhiyun opp-hz = /bits/ 64 <1209000000>; 114*4882a593Smuzhiyun opp-microvolt = <968000>; 115*4882a593Smuzhiyun }; 116*4882a593Smuzhiyun opp-1404000000 { 117*4882a593Smuzhiyun opp-hz = /bits/ 64 <1404000000>; 118*4882a593Smuzhiyun opp-microvolt = <1007000>; 119*4882a593Smuzhiyun }; 120*4882a593Smuzhiyun opp-1612000000 { 121*4882a593Smuzhiyun opp-hz = /bits/ 64 <1612000000>; 122*4882a593Smuzhiyun opp-microvolt = <1049000>; 123*4882a593Smuzhiyun }; 124*4882a593Smuzhiyun opp-1807000000 { 125*4882a593Smuzhiyun opp-hz = /bits/ 64 <1807000000>; 126*4882a593Smuzhiyun opp-microvolt = <1089000>; 127*4882a593Smuzhiyun }; 128*4882a593Smuzhiyun opp-2106000000 { 129*4882a593Smuzhiyun opp-hz = /bits/ 64 <2106000000>; 130*4882a593Smuzhiyun opp-microvolt = <1125000>; 131*4882a593Smuzhiyun }; 132*4882a593Smuzhiyun }; 133*4882a593Smuzhiyun 134*4882a593Smuzhiyun cpus { 135*4882a593Smuzhiyun #address-cells = <1>; 136*4882a593Smuzhiyun #size-cells = <0>; 137*4882a593Smuzhiyun 138*4882a593Smuzhiyun cpu-map { 139*4882a593Smuzhiyun cluster0 { 140*4882a593Smuzhiyun core0 { 141*4882a593Smuzhiyun cpu = <&cpu0>; 142*4882a593Smuzhiyun }; 143*4882a593Smuzhiyun core1 { 144*4882a593Smuzhiyun cpu = <&cpu1>; 145*4882a593Smuzhiyun }; 146*4882a593Smuzhiyun }; 147*4882a593Smuzhiyun 148*4882a593Smuzhiyun cluster1 { 149*4882a593Smuzhiyun core0 { 150*4882a593Smuzhiyun cpu = <&cpu2>; 151*4882a593Smuzhiyun }; 152*4882a593Smuzhiyun core1 { 153*4882a593Smuzhiyun cpu = <&cpu3>; 154*4882a593Smuzhiyun }; 155*4882a593Smuzhiyun }; 156*4882a593Smuzhiyun }; 157*4882a593Smuzhiyun 158*4882a593Smuzhiyun cpu0: cpu@0 { 159*4882a593Smuzhiyun device_type = "cpu"; 160*4882a593Smuzhiyun compatible = "arm,cortex-a53"; 161*4882a593Smuzhiyun reg = <0x000>; 162*4882a593Smuzhiyun enable-method = "psci"; 163*4882a593Smuzhiyun cpu-idle-states = <&CPU_SLEEP_0>; 164*4882a593Smuzhiyun #cooling-cells = <2>; 165*4882a593Smuzhiyun dynamic-power-coefficient = <263>; 166*4882a593Smuzhiyun clocks = <&infracfg CLK_INFRA_CA53SEL>, 167*4882a593Smuzhiyun <&apmixedsys CLK_APMIXED_MAINPLL>; 168*4882a593Smuzhiyun clock-names = "cpu", "intermediate"; 169*4882a593Smuzhiyun operating-points-v2 = <&cluster0_opp>; 170*4882a593Smuzhiyun capacity-dmips-mhz = <740>; 171*4882a593Smuzhiyun }; 172*4882a593Smuzhiyun 173*4882a593Smuzhiyun cpu1: cpu@1 { 174*4882a593Smuzhiyun device_type = "cpu"; 175*4882a593Smuzhiyun compatible = "arm,cortex-a53"; 176*4882a593Smuzhiyun reg = <0x001>; 177*4882a593Smuzhiyun enable-method = "psci"; 178*4882a593Smuzhiyun cpu-idle-states = <&CPU_SLEEP_0>; 179*4882a593Smuzhiyun #cooling-cells = <2>; 180*4882a593Smuzhiyun dynamic-power-coefficient = <263>; 181*4882a593Smuzhiyun clocks = <&infracfg CLK_INFRA_CA53SEL>, 182*4882a593Smuzhiyun <&apmixedsys CLK_APMIXED_MAINPLL>; 183*4882a593Smuzhiyun clock-names = "cpu", "intermediate"; 184*4882a593Smuzhiyun operating-points-v2 = <&cluster0_opp>; 185*4882a593Smuzhiyun capacity-dmips-mhz = <740>; 186*4882a593Smuzhiyun }; 187*4882a593Smuzhiyun 188*4882a593Smuzhiyun cpu2: cpu@100 { 189*4882a593Smuzhiyun device_type = "cpu"; 190*4882a593Smuzhiyun compatible = "arm,cortex-a72"; 191*4882a593Smuzhiyun reg = <0x100>; 192*4882a593Smuzhiyun enable-method = "psci"; 193*4882a593Smuzhiyun cpu-idle-states = <&CPU_SLEEP_0>; 194*4882a593Smuzhiyun #cooling-cells = <2>; 195*4882a593Smuzhiyun dynamic-power-coefficient = <530>; 196*4882a593Smuzhiyun clocks = <&infracfg CLK_INFRA_CA72SEL>, 197*4882a593Smuzhiyun <&apmixedsys CLK_APMIXED_MAINPLL>; 198*4882a593Smuzhiyun clock-names = "cpu", "intermediate"; 199*4882a593Smuzhiyun operating-points-v2 = <&cluster1_opp>; 200*4882a593Smuzhiyun capacity-dmips-mhz = <1024>; 201*4882a593Smuzhiyun }; 202*4882a593Smuzhiyun 203*4882a593Smuzhiyun cpu3: cpu@101 { 204*4882a593Smuzhiyun device_type = "cpu"; 205*4882a593Smuzhiyun compatible = "arm,cortex-a72"; 206*4882a593Smuzhiyun reg = <0x101>; 207*4882a593Smuzhiyun enable-method = "psci"; 208*4882a593Smuzhiyun cpu-idle-states = <&CPU_SLEEP_0>; 209*4882a593Smuzhiyun #cooling-cells = <2>; 210*4882a593Smuzhiyun dynamic-power-coefficient = <530>; 211*4882a593Smuzhiyun clocks = <&infracfg CLK_INFRA_CA72SEL>, 212*4882a593Smuzhiyun <&apmixedsys CLK_APMIXED_MAINPLL>; 213*4882a593Smuzhiyun clock-names = "cpu", "intermediate"; 214*4882a593Smuzhiyun operating-points-v2 = <&cluster1_opp>; 215*4882a593Smuzhiyun capacity-dmips-mhz = <1024>; 216*4882a593Smuzhiyun }; 217*4882a593Smuzhiyun 218*4882a593Smuzhiyun idle-states { 219*4882a593Smuzhiyun entry-method = "psci"; 220*4882a593Smuzhiyun 221*4882a593Smuzhiyun CPU_SLEEP_0: cpu-sleep-0 { 222*4882a593Smuzhiyun compatible = "arm,idle-state"; 223*4882a593Smuzhiyun local-timer-stop; 224*4882a593Smuzhiyun entry-latency-us = <639>; 225*4882a593Smuzhiyun exit-latency-us = <680>; 226*4882a593Smuzhiyun min-residency-us = <1088>; 227*4882a593Smuzhiyun arm,psci-suspend-param = <0x0010000>; 228*4882a593Smuzhiyun }; 229*4882a593Smuzhiyun }; 230*4882a593Smuzhiyun }; 231*4882a593Smuzhiyun 232*4882a593Smuzhiyun pmu_a53 { 233*4882a593Smuzhiyun compatible = "arm,cortex-a53-pmu"; 234*4882a593Smuzhiyun interrupts = <GIC_SPI 8 IRQ_TYPE_LEVEL_LOW>, 235*4882a593Smuzhiyun <GIC_SPI 9 IRQ_TYPE_LEVEL_LOW>; 236*4882a593Smuzhiyun interrupt-affinity = <&cpu0>, <&cpu1>; 237*4882a593Smuzhiyun }; 238*4882a593Smuzhiyun 239*4882a593Smuzhiyun pmu_a72 { 240*4882a593Smuzhiyun compatible = "arm,cortex-a72-pmu"; 241*4882a593Smuzhiyun interrupts = <GIC_SPI 12 IRQ_TYPE_LEVEL_LOW>, 242*4882a593Smuzhiyun <GIC_SPI 13 IRQ_TYPE_LEVEL_LOW>; 243*4882a593Smuzhiyun interrupt-affinity = <&cpu2>, <&cpu3>; 244*4882a593Smuzhiyun }; 245*4882a593Smuzhiyun 246*4882a593Smuzhiyun psci { 247*4882a593Smuzhiyun compatible = "arm,psci-1.0", "arm,psci-0.2", "arm,psci"; 248*4882a593Smuzhiyun method = "smc"; 249*4882a593Smuzhiyun cpu_suspend = <0x84000001>; 250*4882a593Smuzhiyun cpu_off = <0x84000002>; 251*4882a593Smuzhiyun cpu_on = <0x84000003>; 252*4882a593Smuzhiyun }; 253*4882a593Smuzhiyun 254*4882a593Smuzhiyun clk26m: oscillator0 { 255*4882a593Smuzhiyun compatible = "fixed-clock"; 256*4882a593Smuzhiyun #clock-cells = <0>; 257*4882a593Smuzhiyun clock-frequency = <26000000>; 258*4882a593Smuzhiyun clock-output-names = "clk26m"; 259*4882a593Smuzhiyun }; 260*4882a593Smuzhiyun 261*4882a593Smuzhiyun clk32k: oscillator1 { 262*4882a593Smuzhiyun compatible = "fixed-clock"; 263*4882a593Smuzhiyun #clock-cells = <0>; 264*4882a593Smuzhiyun clock-frequency = <32000>; 265*4882a593Smuzhiyun clock-output-names = "clk32k"; 266*4882a593Smuzhiyun }; 267*4882a593Smuzhiyun 268*4882a593Smuzhiyun cpum_ck: oscillator2 { 269*4882a593Smuzhiyun compatible = "fixed-clock"; 270*4882a593Smuzhiyun #clock-cells = <0>; 271*4882a593Smuzhiyun clock-frequency = <0>; 272*4882a593Smuzhiyun clock-output-names = "cpum_ck"; 273*4882a593Smuzhiyun }; 274*4882a593Smuzhiyun 275*4882a593Smuzhiyun thermal-zones { 276*4882a593Smuzhiyun cpu_thermal: cpu_thermal { 277*4882a593Smuzhiyun polling-delay-passive = <1000>; /* milliseconds */ 278*4882a593Smuzhiyun polling-delay = <1000>; /* milliseconds */ 279*4882a593Smuzhiyun 280*4882a593Smuzhiyun thermal-sensors = <&thermal>; 281*4882a593Smuzhiyun sustainable-power = <1500>; /* milliwatts */ 282*4882a593Smuzhiyun 283*4882a593Smuzhiyun trips { 284*4882a593Smuzhiyun threshold: trip-point0 { 285*4882a593Smuzhiyun temperature = <68000>; 286*4882a593Smuzhiyun hysteresis = <2000>; 287*4882a593Smuzhiyun type = "passive"; 288*4882a593Smuzhiyun }; 289*4882a593Smuzhiyun 290*4882a593Smuzhiyun target: trip-point1 { 291*4882a593Smuzhiyun temperature = <85000>; 292*4882a593Smuzhiyun hysteresis = <2000>; 293*4882a593Smuzhiyun type = "passive"; 294*4882a593Smuzhiyun }; 295*4882a593Smuzhiyun 296*4882a593Smuzhiyun cpu_crit: cpu_crit0 { 297*4882a593Smuzhiyun temperature = <115000>; 298*4882a593Smuzhiyun hysteresis = <2000>; 299*4882a593Smuzhiyun type = "critical"; 300*4882a593Smuzhiyun }; 301*4882a593Smuzhiyun }; 302*4882a593Smuzhiyun 303*4882a593Smuzhiyun cooling-maps { 304*4882a593Smuzhiyun map0 { 305*4882a593Smuzhiyun trip = <&target>; 306*4882a593Smuzhiyun cooling-device = <&cpu0 THERMAL_NO_LIMIT 307*4882a593Smuzhiyun THERMAL_NO_LIMIT>, 308*4882a593Smuzhiyun <&cpu1 THERMAL_NO_LIMIT 309*4882a593Smuzhiyun THERMAL_NO_LIMIT>; 310*4882a593Smuzhiyun contribution = <3072>; 311*4882a593Smuzhiyun }; 312*4882a593Smuzhiyun map1 { 313*4882a593Smuzhiyun trip = <&target>; 314*4882a593Smuzhiyun cooling-device = <&cpu2 THERMAL_NO_LIMIT 315*4882a593Smuzhiyun THERMAL_NO_LIMIT>, 316*4882a593Smuzhiyun <&cpu3 THERMAL_NO_LIMIT 317*4882a593Smuzhiyun THERMAL_NO_LIMIT>; 318*4882a593Smuzhiyun contribution = <1024>; 319*4882a593Smuzhiyun }; 320*4882a593Smuzhiyun }; 321*4882a593Smuzhiyun }; 322*4882a593Smuzhiyun }; 323*4882a593Smuzhiyun 324*4882a593Smuzhiyun reserved-memory { 325*4882a593Smuzhiyun #address-cells = <2>; 326*4882a593Smuzhiyun #size-cells = <2>; 327*4882a593Smuzhiyun ranges; 328*4882a593Smuzhiyun vpu_dma_reserved: vpu_dma_mem_region@b7000000 { 329*4882a593Smuzhiyun compatible = "shared-dma-pool"; 330*4882a593Smuzhiyun reg = <0 0xb7000000 0 0x500000>; 331*4882a593Smuzhiyun alignment = <0x1000>; 332*4882a593Smuzhiyun no-map; 333*4882a593Smuzhiyun }; 334*4882a593Smuzhiyun }; 335*4882a593Smuzhiyun 336*4882a593Smuzhiyun timer { 337*4882a593Smuzhiyun compatible = "arm,armv8-timer"; 338*4882a593Smuzhiyun interrupt-parent = <&gic>; 339*4882a593Smuzhiyun interrupts = <GIC_PPI 13 340*4882a593Smuzhiyun (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>, 341*4882a593Smuzhiyun <GIC_PPI 14 342*4882a593Smuzhiyun (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>, 343*4882a593Smuzhiyun <GIC_PPI 11 344*4882a593Smuzhiyun (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>, 345*4882a593Smuzhiyun <GIC_PPI 10 346*4882a593Smuzhiyun (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>; 347*4882a593Smuzhiyun arm,no-tick-in-suspend; 348*4882a593Smuzhiyun }; 349*4882a593Smuzhiyun 350*4882a593Smuzhiyun soc { 351*4882a593Smuzhiyun #address-cells = <2>; 352*4882a593Smuzhiyun #size-cells = <2>; 353*4882a593Smuzhiyun compatible = "simple-bus"; 354*4882a593Smuzhiyun ranges; 355*4882a593Smuzhiyun 356*4882a593Smuzhiyun topckgen: clock-controller@10000000 { 357*4882a593Smuzhiyun compatible = "mediatek,mt8173-topckgen"; 358*4882a593Smuzhiyun reg = <0 0x10000000 0 0x1000>; 359*4882a593Smuzhiyun #clock-cells = <1>; 360*4882a593Smuzhiyun }; 361*4882a593Smuzhiyun 362*4882a593Smuzhiyun infracfg: power-controller@10001000 { 363*4882a593Smuzhiyun compatible = "mediatek,mt8173-infracfg", "syscon"; 364*4882a593Smuzhiyun reg = <0 0x10001000 0 0x1000>; 365*4882a593Smuzhiyun #clock-cells = <1>; 366*4882a593Smuzhiyun #reset-cells = <1>; 367*4882a593Smuzhiyun }; 368*4882a593Smuzhiyun 369*4882a593Smuzhiyun pericfg: power-controller@10003000 { 370*4882a593Smuzhiyun compatible = "mediatek,mt8173-pericfg", "syscon"; 371*4882a593Smuzhiyun reg = <0 0x10003000 0 0x1000>; 372*4882a593Smuzhiyun #clock-cells = <1>; 373*4882a593Smuzhiyun #reset-cells = <1>; 374*4882a593Smuzhiyun }; 375*4882a593Smuzhiyun 376*4882a593Smuzhiyun syscfg_pctl_a: syscfg_pctl_a@10005000 { 377*4882a593Smuzhiyun compatible = "mediatek,mt8173-pctl-a-syscfg", "syscon"; 378*4882a593Smuzhiyun reg = <0 0x10005000 0 0x1000>; 379*4882a593Smuzhiyun }; 380*4882a593Smuzhiyun 381*4882a593Smuzhiyun pio: pinctrl@1000b000 { 382*4882a593Smuzhiyun compatible = "mediatek,mt8173-pinctrl"; 383*4882a593Smuzhiyun reg = <0 0x1000b000 0 0x1000>; 384*4882a593Smuzhiyun mediatek,pctl-regmap = <&syscfg_pctl_a>; 385*4882a593Smuzhiyun pins-are-numbered; 386*4882a593Smuzhiyun gpio-controller; 387*4882a593Smuzhiyun #gpio-cells = <2>; 388*4882a593Smuzhiyun interrupt-controller; 389*4882a593Smuzhiyun #interrupt-cells = <2>; 390*4882a593Smuzhiyun interrupts = <GIC_SPI 145 IRQ_TYPE_LEVEL_HIGH>, 391*4882a593Smuzhiyun <GIC_SPI 146 IRQ_TYPE_LEVEL_HIGH>, 392*4882a593Smuzhiyun <GIC_SPI 147 IRQ_TYPE_LEVEL_HIGH>; 393*4882a593Smuzhiyun 394*4882a593Smuzhiyun hdmi_pin: xxx { 395*4882a593Smuzhiyun 396*4882a593Smuzhiyun /*hdmi htplg pin*/ 397*4882a593Smuzhiyun pins1 { 398*4882a593Smuzhiyun pinmux = <MT8173_PIN_21_HTPLG__FUNC_HTPLG>; 399*4882a593Smuzhiyun input-enable; 400*4882a593Smuzhiyun bias-pull-down; 401*4882a593Smuzhiyun }; 402*4882a593Smuzhiyun }; 403*4882a593Smuzhiyun 404*4882a593Smuzhiyun i2c0_pins_a: i2c0 { 405*4882a593Smuzhiyun pins1 { 406*4882a593Smuzhiyun pinmux = <MT8173_PIN_45_SDA0__FUNC_SDA0>, 407*4882a593Smuzhiyun <MT8173_PIN_46_SCL0__FUNC_SCL0>; 408*4882a593Smuzhiyun bias-disable; 409*4882a593Smuzhiyun }; 410*4882a593Smuzhiyun }; 411*4882a593Smuzhiyun 412*4882a593Smuzhiyun i2c1_pins_a: i2c1 { 413*4882a593Smuzhiyun pins1 { 414*4882a593Smuzhiyun pinmux = <MT8173_PIN_125_SDA1__FUNC_SDA1>, 415*4882a593Smuzhiyun <MT8173_PIN_126_SCL1__FUNC_SCL1>; 416*4882a593Smuzhiyun bias-disable; 417*4882a593Smuzhiyun }; 418*4882a593Smuzhiyun }; 419*4882a593Smuzhiyun 420*4882a593Smuzhiyun i2c2_pins_a: i2c2 { 421*4882a593Smuzhiyun pins1 { 422*4882a593Smuzhiyun pinmux = <MT8173_PIN_43_SDA2__FUNC_SDA2>, 423*4882a593Smuzhiyun <MT8173_PIN_44_SCL2__FUNC_SCL2>; 424*4882a593Smuzhiyun bias-disable; 425*4882a593Smuzhiyun }; 426*4882a593Smuzhiyun }; 427*4882a593Smuzhiyun 428*4882a593Smuzhiyun i2c3_pins_a: i2c3 { 429*4882a593Smuzhiyun pins1 { 430*4882a593Smuzhiyun pinmux = <MT8173_PIN_106_SDA3__FUNC_SDA3>, 431*4882a593Smuzhiyun <MT8173_PIN_107_SCL3__FUNC_SCL3>; 432*4882a593Smuzhiyun bias-disable; 433*4882a593Smuzhiyun }; 434*4882a593Smuzhiyun }; 435*4882a593Smuzhiyun 436*4882a593Smuzhiyun i2c4_pins_a: i2c4 { 437*4882a593Smuzhiyun pins1 { 438*4882a593Smuzhiyun pinmux = <MT8173_PIN_133_SDA4__FUNC_SDA4>, 439*4882a593Smuzhiyun <MT8173_PIN_134_SCL4__FUNC_SCL4>; 440*4882a593Smuzhiyun bias-disable; 441*4882a593Smuzhiyun }; 442*4882a593Smuzhiyun }; 443*4882a593Smuzhiyun 444*4882a593Smuzhiyun i2c6_pins_a: i2c6 { 445*4882a593Smuzhiyun pins1 { 446*4882a593Smuzhiyun pinmux = <MT8173_PIN_100_MSDC2_DAT0__FUNC_SDA5>, 447*4882a593Smuzhiyun <MT8173_PIN_101_MSDC2_DAT1__FUNC_SCL5>; 448*4882a593Smuzhiyun bias-disable; 449*4882a593Smuzhiyun }; 450*4882a593Smuzhiyun }; 451*4882a593Smuzhiyun }; 452*4882a593Smuzhiyun 453*4882a593Smuzhiyun scpsys: power-controller@10006000 { 454*4882a593Smuzhiyun compatible = "mediatek,mt8173-scpsys"; 455*4882a593Smuzhiyun #power-domain-cells = <1>; 456*4882a593Smuzhiyun reg = <0 0x10006000 0 0x1000>; 457*4882a593Smuzhiyun clocks = <&clk26m>, 458*4882a593Smuzhiyun <&topckgen CLK_TOP_MM_SEL>, 459*4882a593Smuzhiyun <&topckgen CLK_TOP_VENC_SEL>, 460*4882a593Smuzhiyun <&topckgen CLK_TOP_VENC_LT_SEL>; 461*4882a593Smuzhiyun clock-names = "mfg", "mm", "venc", "venc_lt"; 462*4882a593Smuzhiyun infracfg = <&infracfg>; 463*4882a593Smuzhiyun }; 464*4882a593Smuzhiyun 465*4882a593Smuzhiyun watchdog: watchdog@10007000 { 466*4882a593Smuzhiyun compatible = "mediatek,mt8173-wdt", 467*4882a593Smuzhiyun "mediatek,mt6589-wdt"; 468*4882a593Smuzhiyun reg = <0 0x10007000 0 0x100>; 469*4882a593Smuzhiyun }; 470*4882a593Smuzhiyun 471*4882a593Smuzhiyun timer: timer@10008000 { 472*4882a593Smuzhiyun compatible = "mediatek,mt8173-timer", 473*4882a593Smuzhiyun "mediatek,mt6577-timer"; 474*4882a593Smuzhiyun reg = <0 0x10008000 0 0x1000>; 475*4882a593Smuzhiyun interrupts = <GIC_SPI 144 IRQ_TYPE_LEVEL_LOW>; 476*4882a593Smuzhiyun clocks = <&infracfg CLK_INFRA_CLK_13M>, 477*4882a593Smuzhiyun <&topckgen CLK_TOP_RTC_SEL>; 478*4882a593Smuzhiyun }; 479*4882a593Smuzhiyun 480*4882a593Smuzhiyun pwrap: pwrap@1000d000 { 481*4882a593Smuzhiyun compatible = "mediatek,mt8173-pwrap"; 482*4882a593Smuzhiyun reg = <0 0x1000d000 0 0x1000>; 483*4882a593Smuzhiyun reg-names = "pwrap"; 484*4882a593Smuzhiyun interrupts = <GIC_SPI 153 IRQ_TYPE_LEVEL_HIGH>; 485*4882a593Smuzhiyun resets = <&infracfg MT8173_INFRA_PMIC_WRAP_RST>; 486*4882a593Smuzhiyun reset-names = "pwrap"; 487*4882a593Smuzhiyun clocks = <&infracfg CLK_INFRA_PMICSPI>, <&infracfg CLK_INFRA_PMICWRAP>; 488*4882a593Smuzhiyun clock-names = "spi", "wrap"; 489*4882a593Smuzhiyun }; 490*4882a593Smuzhiyun 491*4882a593Smuzhiyun cec: cec@10013000 { 492*4882a593Smuzhiyun compatible = "mediatek,mt8173-cec"; 493*4882a593Smuzhiyun reg = <0 0x10013000 0 0xbc>; 494*4882a593Smuzhiyun interrupts = <GIC_SPI 167 IRQ_TYPE_LEVEL_LOW>; 495*4882a593Smuzhiyun clocks = <&infracfg CLK_INFRA_CEC>; 496*4882a593Smuzhiyun status = "disabled"; 497*4882a593Smuzhiyun }; 498*4882a593Smuzhiyun 499*4882a593Smuzhiyun vpu: vpu@10020000 { 500*4882a593Smuzhiyun compatible = "mediatek,mt8173-vpu"; 501*4882a593Smuzhiyun reg = <0 0x10020000 0 0x30000>, 502*4882a593Smuzhiyun <0 0x10050000 0 0x100>; 503*4882a593Smuzhiyun reg-names = "tcm", "cfg_reg"; 504*4882a593Smuzhiyun interrupts = <GIC_SPI 166 IRQ_TYPE_LEVEL_HIGH>; 505*4882a593Smuzhiyun clocks = <&topckgen CLK_TOP_SCP_SEL>; 506*4882a593Smuzhiyun clock-names = "main"; 507*4882a593Smuzhiyun memory-region = <&vpu_dma_reserved>; 508*4882a593Smuzhiyun }; 509*4882a593Smuzhiyun 510*4882a593Smuzhiyun sysirq: intpol-controller@10200620 { 511*4882a593Smuzhiyun compatible = "mediatek,mt8173-sysirq", 512*4882a593Smuzhiyun "mediatek,mt6577-sysirq"; 513*4882a593Smuzhiyun interrupt-controller; 514*4882a593Smuzhiyun #interrupt-cells = <3>; 515*4882a593Smuzhiyun interrupt-parent = <&gic>; 516*4882a593Smuzhiyun reg = <0 0x10200620 0 0x20>; 517*4882a593Smuzhiyun }; 518*4882a593Smuzhiyun 519*4882a593Smuzhiyun iommu: iommu@10205000 { 520*4882a593Smuzhiyun compatible = "mediatek,mt8173-m4u"; 521*4882a593Smuzhiyun reg = <0 0x10205000 0 0x1000>; 522*4882a593Smuzhiyun interrupts = <GIC_SPI 139 IRQ_TYPE_LEVEL_LOW>; 523*4882a593Smuzhiyun clocks = <&infracfg CLK_INFRA_M4U>; 524*4882a593Smuzhiyun clock-names = "bclk"; 525*4882a593Smuzhiyun mediatek,larbs = <&larb0 &larb1 &larb2 526*4882a593Smuzhiyun &larb3 &larb4 &larb5>; 527*4882a593Smuzhiyun #iommu-cells = <1>; 528*4882a593Smuzhiyun }; 529*4882a593Smuzhiyun 530*4882a593Smuzhiyun efuse: efuse@10206000 { 531*4882a593Smuzhiyun compatible = "mediatek,mt8173-efuse"; 532*4882a593Smuzhiyun reg = <0 0x10206000 0 0x1000>; 533*4882a593Smuzhiyun #address-cells = <1>; 534*4882a593Smuzhiyun #size-cells = <1>; 535*4882a593Smuzhiyun thermal_calibration: calib@528 { 536*4882a593Smuzhiyun reg = <0x528 0xc>; 537*4882a593Smuzhiyun }; 538*4882a593Smuzhiyun }; 539*4882a593Smuzhiyun 540*4882a593Smuzhiyun apmixedsys: clock-controller@10209000 { 541*4882a593Smuzhiyun compatible = "mediatek,mt8173-apmixedsys"; 542*4882a593Smuzhiyun reg = <0 0x10209000 0 0x1000>; 543*4882a593Smuzhiyun #clock-cells = <1>; 544*4882a593Smuzhiyun }; 545*4882a593Smuzhiyun 546*4882a593Smuzhiyun hdmi_phy: hdmi-phy@10209100 { 547*4882a593Smuzhiyun compatible = "mediatek,mt8173-hdmi-phy"; 548*4882a593Smuzhiyun reg = <0 0x10209100 0 0x24>; 549*4882a593Smuzhiyun clocks = <&apmixedsys CLK_APMIXED_HDMI_REF>; 550*4882a593Smuzhiyun clock-names = "pll_ref"; 551*4882a593Smuzhiyun clock-output-names = "hdmitx_dig_cts"; 552*4882a593Smuzhiyun mediatek,ibias = <0xa>; 553*4882a593Smuzhiyun mediatek,ibias_up = <0x1c>; 554*4882a593Smuzhiyun #clock-cells = <0>; 555*4882a593Smuzhiyun #phy-cells = <0>; 556*4882a593Smuzhiyun status = "disabled"; 557*4882a593Smuzhiyun }; 558*4882a593Smuzhiyun 559*4882a593Smuzhiyun gce: mailbox@10212000 { 560*4882a593Smuzhiyun compatible = "mediatek,mt8173-gce"; 561*4882a593Smuzhiyun reg = <0 0x10212000 0 0x1000>; 562*4882a593Smuzhiyun interrupts = <GIC_SPI 135 IRQ_TYPE_LEVEL_LOW>; 563*4882a593Smuzhiyun clocks = <&infracfg CLK_INFRA_GCE>; 564*4882a593Smuzhiyun clock-names = "gce"; 565*4882a593Smuzhiyun #mbox-cells = <2>; 566*4882a593Smuzhiyun }; 567*4882a593Smuzhiyun 568*4882a593Smuzhiyun mipi_tx0: mipi-dphy@10215000 { 569*4882a593Smuzhiyun compatible = "mediatek,mt8173-mipi-tx"; 570*4882a593Smuzhiyun reg = <0 0x10215000 0 0x1000>; 571*4882a593Smuzhiyun clocks = <&clk26m>; 572*4882a593Smuzhiyun clock-output-names = "mipi_tx0_pll"; 573*4882a593Smuzhiyun #clock-cells = <0>; 574*4882a593Smuzhiyun #phy-cells = <0>; 575*4882a593Smuzhiyun status = "disabled"; 576*4882a593Smuzhiyun }; 577*4882a593Smuzhiyun 578*4882a593Smuzhiyun mipi_tx1: mipi-dphy@10216000 { 579*4882a593Smuzhiyun compatible = "mediatek,mt8173-mipi-tx"; 580*4882a593Smuzhiyun reg = <0 0x10216000 0 0x1000>; 581*4882a593Smuzhiyun clocks = <&clk26m>; 582*4882a593Smuzhiyun clock-output-names = "mipi_tx1_pll"; 583*4882a593Smuzhiyun #clock-cells = <0>; 584*4882a593Smuzhiyun #phy-cells = <0>; 585*4882a593Smuzhiyun status = "disabled"; 586*4882a593Smuzhiyun }; 587*4882a593Smuzhiyun 588*4882a593Smuzhiyun gic: interrupt-controller@10221000 { 589*4882a593Smuzhiyun compatible = "arm,gic-400"; 590*4882a593Smuzhiyun #interrupt-cells = <3>; 591*4882a593Smuzhiyun interrupt-parent = <&gic>; 592*4882a593Smuzhiyun interrupt-controller; 593*4882a593Smuzhiyun reg = <0 0x10221000 0 0x1000>, 594*4882a593Smuzhiyun <0 0x10222000 0 0x2000>, 595*4882a593Smuzhiyun <0 0x10224000 0 0x2000>, 596*4882a593Smuzhiyun <0 0x10226000 0 0x2000>; 597*4882a593Smuzhiyun interrupts = <GIC_PPI 9 598*4882a593Smuzhiyun (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>; 599*4882a593Smuzhiyun }; 600*4882a593Smuzhiyun 601*4882a593Smuzhiyun auxadc: auxadc@11001000 { 602*4882a593Smuzhiyun compatible = "mediatek,mt8173-auxadc"; 603*4882a593Smuzhiyun reg = <0 0x11001000 0 0x1000>; 604*4882a593Smuzhiyun clocks = <&pericfg CLK_PERI_AUXADC>; 605*4882a593Smuzhiyun clock-names = "main"; 606*4882a593Smuzhiyun #io-channel-cells = <1>; 607*4882a593Smuzhiyun }; 608*4882a593Smuzhiyun 609*4882a593Smuzhiyun uart0: serial@11002000 { 610*4882a593Smuzhiyun compatible = "mediatek,mt8173-uart", 611*4882a593Smuzhiyun "mediatek,mt6577-uart"; 612*4882a593Smuzhiyun reg = <0 0x11002000 0 0x400>; 613*4882a593Smuzhiyun interrupts = <GIC_SPI 83 IRQ_TYPE_LEVEL_LOW>; 614*4882a593Smuzhiyun clocks = <&pericfg CLK_PERI_UART0_SEL>, <&pericfg CLK_PERI_UART0>; 615*4882a593Smuzhiyun clock-names = "baud", "bus"; 616*4882a593Smuzhiyun status = "disabled"; 617*4882a593Smuzhiyun }; 618*4882a593Smuzhiyun 619*4882a593Smuzhiyun uart1: serial@11003000 { 620*4882a593Smuzhiyun compatible = "mediatek,mt8173-uart", 621*4882a593Smuzhiyun "mediatek,mt6577-uart"; 622*4882a593Smuzhiyun reg = <0 0x11003000 0 0x400>; 623*4882a593Smuzhiyun interrupts = <GIC_SPI 84 IRQ_TYPE_LEVEL_LOW>; 624*4882a593Smuzhiyun clocks = <&pericfg CLK_PERI_UART1_SEL>, <&pericfg CLK_PERI_UART1>; 625*4882a593Smuzhiyun clock-names = "baud", "bus"; 626*4882a593Smuzhiyun status = "disabled"; 627*4882a593Smuzhiyun }; 628*4882a593Smuzhiyun 629*4882a593Smuzhiyun uart2: serial@11004000 { 630*4882a593Smuzhiyun compatible = "mediatek,mt8173-uart", 631*4882a593Smuzhiyun "mediatek,mt6577-uart"; 632*4882a593Smuzhiyun reg = <0 0x11004000 0 0x400>; 633*4882a593Smuzhiyun interrupts = <GIC_SPI 85 IRQ_TYPE_LEVEL_LOW>; 634*4882a593Smuzhiyun clocks = <&pericfg CLK_PERI_UART2_SEL>, <&pericfg CLK_PERI_UART2>; 635*4882a593Smuzhiyun clock-names = "baud", "bus"; 636*4882a593Smuzhiyun status = "disabled"; 637*4882a593Smuzhiyun }; 638*4882a593Smuzhiyun 639*4882a593Smuzhiyun uart3: serial@11005000 { 640*4882a593Smuzhiyun compatible = "mediatek,mt8173-uart", 641*4882a593Smuzhiyun "mediatek,mt6577-uart"; 642*4882a593Smuzhiyun reg = <0 0x11005000 0 0x400>; 643*4882a593Smuzhiyun interrupts = <GIC_SPI 86 IRQ_TYPE_LEVEL_LOW>; 644*4882a593Smuzhiyun clocks = <&pericfg CLK_PERI_UART3_SEL>, <&pericfg CLK_PERI_UART3>; 645*4882a593Smuzhiyun clock-names = "baud", "bus"; 646*4882a593Smuzhiyun status = "disabled"; 647*4882a593Smuzhiyun }; 648*4882a593Smuzhiyun 649*4882a593Smuzhiyun i2c0: i2c@11007000 { 650*4882a593Smuzhiyun compatible = "mediatek,mt8173-i2c"; 651*4882a593Smuzhiyun reg = <0 0x11007000 0 0x70>, 652*4882a593Smuzhiyun <0 0x11000100 0 0x80>; 653*4882a593Smuzhiyun interrupts = <GIC_SPI 76 IRQ_TYPE_LEVEL_LOW>; 654*4882a593Smuzhiyun clock-div = <16>; 655*4882a593Smuzhiyun clocks = <&pericfg CLK_PERI_I2C0>, 656*4882a593Smuzhiyun <&pericfg CLK_PERI_AP_DMA>; 657*4882a593Smuzhiyun clock-names = "main", "dma"; 658*4882a593Smuzhiyun pinctrl-names = "default"; 659*4882a593Smuzhiyun pinctrl-0 = <&i2c0_pins_a>; 660*4882a593Smuzhiyun #address-cells = <1>; 661*4882a593Smuzhiyun #size-cells = <0>; 662*4882a593Smuzhiyun status = "disabled"; 663*4882a593Smuzhiyun }; 664*4882a593Smuzhiyun 665*4882a593Smuzhiyun i2c1: i2c@11008000 { 666*4882a593Smuzhiyun compatible = "mediatek,mt8173-i2c"; 667*4882a593Smuzhiyun reg = <0 0x11008000 0 0x70>, 668*4882a593Smuzhiyun <0 0x11000180 0 0x80>; 669*4882a593Smuzhiyun interrupts = <GIC_SPI 77 IRQ_TYPE_LEVEL_LOW>; 670*4882a593Smuzhiyun clock-div = <16>; 671*4882a593Smuzhiyun clocks = <&pericfg CLK_PERI_I2C1>, 672*4882a593Smuzhiyun <&pericfg CLK_PERI_AP_DMA>; 673*4882a593Smuzhiyun clock-names = "main", "dma"; 674*4882a593Smuzhiyun pinctrl-names = "default"; 675*4882a593Smuzhiyun pinctrl-0 = <&i2c1_pins_a>; 676*4882a593Smuzhiyun #address-cells = <1>; 677*4882a593Smuzhiyun #size-cells = <0>; 678*4882a593Smuzhiyun status = "disabled"; 679*4882a593Smuzhiyun }; 680*4882a593Smuzhiyun 681*4882a593Smuzhiyun i2c2: i2c@11009000 { 682*4882a593Smuzhiyun compatible = "mediatek,mt8173-i2c"; 683*4882a593Smuzhiyun reg = <0 0x11009000 0 0x70>, 684*4882a593Smuzhiyun <0 0x11000200 0 0x80>; 685*4882a593Smuzhiyun interrupts = <GIC_SPI 78 IRQ_TYPE_LEVEL_LOW>; 686*4882a593Smuzhiyun clock-div = <16>; 687*4882a593Smuzhiyun clocks = <&pericfg CLK_PERI_I2C2>, 688*4882a593Smuzhiyun <&pericfg CLK_PERI_AP_DMA>; 689*4882a593Smuzhiyun clock-names = "main", "dma"; 690*4882a593Smuzhiyun pinctrl-names = "default"; 691*4882a593Smuzhiyun pinctrl-0 = <&i2c2_pins_a>; 692*4882a593Smuzhiyun #address-cells = <1>; 693*4882a593Smuzhiyun #size-cells = <0>; 694*4882a593Smuzhiyun status = "disabled"; 695*4882a593Smuzhiyun }; 696*4882a593Smuzhiyun 697*4882a593Smuzhiyun spi: spi@1100a000 { 698*4882a593Smuzhiyun compatible = "mediatek,mt8173-spi"; 699*4882a593Smuzhiyun #address-cells = <1>; 700*4882a593Smuzhiyun #size-cells = <0>; 701*4882a593Smuzhiyun reg = <0 0x1100a000 0 0x1000>; 702*4882a593Smuzhiyun interrupts = <GIC_SPI 110 IRQ_TYPE_LEVEL_LOW>; 703*4882a593Smuzhiyun clocks = <&topckgen CLK_TOP_SYSPLL3_D2>, 704*4882a593Smuzhiyun <&topckgen CLK_TOP_SPI_SEL>, 705*4882a593Smuzhiyun <&pericfg CLK_PERI_SPI0>; 706*4882a593Smuzhiyun clock-names = "parent-clk", "sel-clk", "spi-clk"; 707*4882a593Smuzhiyun status = "disabled"; 708*4882a593Smuzhiyun }; 709*4882a593Smuzhiyun 710*4882a593Smuzhiyun thermal: thermal@1100b000 { 711*4882a593Smuzhiyun #thermal-sensor-cells = <0>; 712*4882a593Smuzhiyun compatible = "mediatek,mt8173-thermal"; 713*4882a593Smuzhiyun reg = <0 0x1100b000 0 0x1000>; 714*4882a593Smuzhiyun interrupts = <0 70 IRQ_TYPE_LEVEL_LOW>; 715*4882a593Smuzhiyun clocks = <&pericfg CLK_PERI_THERM>, <&pericfg CLK_PERI_AUXADC>; 716*4882a593Smuzhiyun clock-names = "therm", "auxadc"; 717*4882a593Smuzhiyun resets = <&pericfg MT8173_PERI_THERM_SW_RST>; 718*4882a593Smuzhiyun mediatek,auxadc = <&auxadc>; 719*4882a593Smuzhiyun mediatek,apmixedsys = <&apmixedsys>; 720*4882a593Smuzhiyun nvmem-cells = <&thermal_calibration>; 721*4882a593Smuzhiyun nvmem-cell-names = "calibration-data"; 722*4882a593Smuzhiyun }; 723*4882a593Smuzhiyun 724*4882a593Smuzhiyun nor_flash: spi@1100d000 { 725*4882a593Smuzhiyun compatible = "mediatek,mt8173-nor"; 726*4882a593Smuzhiyun reg = <0 0x1100d000 0 0xe0>; 727*4882a593Smuzhiyun clocks = <&pericfg CLK_PERI_SPI>, 728*4882a593Smuzhiyun <&topckgen CLK_TOP_SPINFI_IFR_SEL>; 729*4882a593Smuzhiyun clock-names = "spi", "sf"; 730*4882a593Smuzhiyun #address-cells = <1>; 731*4882a593Smuzhiyun #size-cells = <0>; 732*4882a593Smuzhiyun status = "disabled"; 733*4882a593Smuzhiyun }; 734*4882a593Smuzhiyun 735*4882a593Smuzhiyun i2c3: i2c@11010000 { 736*4882a593Smuzhiyun compatible = "mediatek,mt8173-i2c"; 737*4882a593Smuzhiyun reg = <0 0x11010000 0 0x70>, 738*4882a593Smuzhiyun <0 0x11000280 0 0x80>; 739*4882a593Smuzhiyun interrupts = <GIC_SPI 79 IRQ_TYPE_LEVEL_LOW>; 740*4882a593Smuzhiyun clock-div = <16>; 741*4882a593Smuzhiyun clocks = <&pericfg CLK_PERI_I2C3>, 742*4882a593Smuzhiyun <&pericfg CLK_PERI_AP_DMA>; 743*4882a593Smuzhiyun clock-names = "main", "dma"; 744*4882a593Smuzhiyun pinctrl-names = "default"; 745*4882a593Smuzhiyun pinctrl-0 = <&i2c3_pins_a>; 746*4882a593Smuzhiyun #address-cells = <1>; 747*4882a593Smuzhiyun #size-cells = <0>; 748*4882a593Smuzhiyun status = "disabled"; 749*4882a593Smuzhiyun }; 750*4882a593Smuzhiyun 751*4882a593Smuzhiyun i2c4: i2c@11011000 { 752*4882a593Smuzhiyun compatible = "mediatek,mt8173-i2c"; 753*4882a593Smuzhiyun reg = <0 0x11011000 0 0x70>, 754*4882a593Smuzhiyun <0 0x11000300 0 0x80>; 755*4882a593Smuzhiyun interrupts = <GIC_SPI 80 IRQ_TYPE_LEVEL_LOW>; 756*4882a593Smuzhiyun clock-div = <16>; 757*4882a593Smuzhiyun clocks = <&pericfg CLK_PERI_I2C4>, 758*4882a593Smuzhiyun <&pericfg CLK_PERI_AP_DMA>; 759*4882a593Smuzhiyun clock-names = "main", "dma"; 760*4882a593Smuzhiyun pinctrl-names = "default"; 761*4882a593Smuzhiyun pinctrl-0 = <&i2c4_pins_a>; 762*4882a593Smuzhiyun #address-cells = <1>; 763*4882a593Smuzhiyun #size-cells = <0>; 764*4882a593Smuzhiyun status = "disabled"; 765*4882a593Smuzhiyun }; 766*4882a593Smuzhiyun 767*4882a593Smuzhiyun hdmiddc0: i2c@11012000 { 768*4882a593Smuzhiyun compatible = "mediatek,mt8173-hdmi-ddc"; 769*4882a593Smuzhiyun interrupts = <GIC_SPI 81 IRQ_TYPE_LEVEL_LOW>; 770*4882a593Smuzhiyun reg = <0 0x11012000 0 0x1C>; 771*4882a593Smuzhiyun clocks = <&pericfg CLK_PERI_I2C5>; 772*4882a593Smuzhiyun clock-names = "ddc-i2c"; 773*4882a593Smuzhiyun }; 774*4882a593Smuzhiyun 775*4882a593Smuzhiyun i2c6: i2c@11013000 { 776*4882a593Smuzhiyun compatible = "mediatek,mt8173-i2c"; 777*4882a593Smuzhiyun reg = <0 0x11013000 0 0x70>, 778*4882a593Smuzhiyun <0 0x11000080 0 0x80>; 779*4882a593Smuzhiyun interrupts = <GIC_SPI 82 IRQ_TYPE_LEVEL_LOW>; 780*4882a593Smuzhiyun clock-div = <16>; 781*4882a593Smuzhiyun clocks = <&pericfg CLK_PERI_I2C6>, 782*4882a593Smuzhiyun <&pericfg CLK_PERI_AP_DMA>; 783*4882a593Smuzhiyun clock-names = "main", "dma"; 784*4882a593Smuzhiyun pinctrl-names = "default"; 785*4882a593Smuzhiyun pinctrl-0 = <&i2c6_pins_a>; 786*4882a593Smuzhiyun #address-cells = <1>; 787*4882a593Smuzhiyun #size-cells = <0>; 788*4882a593Smuzhiyun status = "disabled"; 789*4882a593Smuzhiyun }; 790*4882a593Smuzhiyun 791*4882a593Smuzhiyun afe: audio-controller@11220000 { 792*4882a593Smuzhiyun compatible = "mediatek,mt8173-afe-pcm"; 793*4882a593Smuzhiyun reg = <0 0x11220000 0 0x1000>; 794*4882a593Smuzhiyun interrupts = <GIC_SPI 134 IRQ_TYPE_EDGE_FALLING>; 795*4882a593Smuzhiyun power-domains = <&scpsys MT8173_POWER_DOMAIN_AUDIO>; 796*4882a593Smuzhiyun clocks = <&infracfg CLK_INFRA_AUDIO>, 797*4882a593Smuzhiyun <&topckgen CLK_TOP_AUDIO_SEL>, 798*4882a593Smuzhiyun <&topckgen CLK_TOP_AUD_INTBUS_SEL>, 799*4882a593Smuzhiyun <&topckgen CLK_TOP_APLL1_DIV0>, 800*4882a593Smuzhiyun <&topckgen CLK_TOP_APLL2_DIV0>, 801*4882a593Smuzhiyun <&topckgen CLK_TOP_I2S0_M_SEL>, 802*4882a593Smuzhiyun <&topckgen CLK_TOP_I2S1_M_SEL>, 803*4882a593Smuzhiyun <&topckgen CLK_TOP_I2S2_M_SEL>, 804*4882a593Smuzhiyun <&topckgen CLK_TOP_I2S3_M_SEL>, 805*4882a593Smuzhiyun <&topckgen CLK_TOP_I2S3_B_SEL>; 806*4882a593Smuzhiyun clock-names = "infra_sys_audio_clk", 807*4882a593Smuzhiyun "top_pdn_audio", 808*4882a593Smuzhiyun "top_pdn_aud_intbus", 809*4882a593Smuzhiyun "bck0", 810*4882a593Smuzhiyun "bck1", 811*4882a593Smuzhiyun "i2s0_m", 812*4882a593Smuzhiyun "i2s1_m", 813*4882a593Smuzhiyun "i2s2_m", 814*4882a593Smuzhiyun "i2s3_m", 815*4882a593Smuzhiyun "i2s3_b"; 816*4882a593Smuzhiyun assigned-clocks = <&topckgen CLK_TOP_AUD_1_SEL>, 817*4882a593Smuzhiyun <&topckgen CLK_TOP_AUD_2_SEL>; 818*4882a593Smuzhiyun assigned-clock-parents = <&topckgen CLK_TOP_APLL1>, 819*4882a593Smuzhiyun <&topckgen CLK_TOP_APLL2>; 820*4882a593Smuzhiyun }; 821*4882a593Smuzhiyun 822*4882a593Smuzhiyun mmc0: mmc@11230000 { 823*4882a593Smuzhiyun compatible = "mediatek,mt8173-mmc"; 824*4882a593Smuzhiyun reg = <0 0x11230000 0 0x1000>; 825*4882a593Smuzhiyun interrupts = <GIC_SPI 71 IRQ_TYPE_LEVEL_LOW>; 826*4882a593Smuzhiyun clocks = <&pericfg CLK_PERI_MSDC30_0>, 827*4882a593Smuzhiyun <&topckgen CLK_TOP_MSDC50_0_H_SEL>; 828*4882a593Smuzhiyun clock-names = "source", "hclk"; 829*4882a593Smuzhiyun status = "disabled"; 830*4882a593Smuzhiyun }; 831*4882a593Smuzhiyun 832*4882a593Smuzhiyun mmc1: mmc@11240000 { 833*4882a593Smuzhiyun compatible = "mediatek,mt8173-mmc"; 834*4882a593Smuzhiyun reg = <0 0x11240000 0 0x1000>; 835*4882a593Smuzhiyun interrupts = <GIC_SPI 72 IRQ_TYPE_LEVEL_LOW>; 836*4882a593Smuzhiyun clocks = <&pericfg CLK_PERI_MSDC30_1>, 837*4882a593Smuzhiyun <&topckgen CLK_TOP_AXI_SEL>; 838*4882a593Smuzhiyun clock-names = "source", "hclk"; 839*4882a593Smuzhiyun status = "disabled"; 840*4882a593Smuzhiyun }; 841*4882a593Smuzhiyun 842*4882a593Smuzhiyun mmc2: mmc@11250000 { 843*4882a593Smuzhiyun compatible = "mediatek,mt8173-mmc"; 844*4882a593Smuzhiyun reg = <0 0x11250000 0 0x1000>; 845*4882a593Smuzhiyun interrupts = <GIC_SPI 73 IRQ_TYPE_LEVEL_LOW>; 846*4882a593Smuzhiyun clocks = <&pericfg CLK_PERI_MSDC30_2>, 847*4882a593Smuzhiyun <&topckgen CLK_TOP_AXI_SEL>; 848*4882a593Smuzhiyun clock-names = "source", "hclk"; 849*4882a593Smuzhiyun status = "disabled"; 850*4882a593Smuzhiyun }; 851*4882a593Smuzhiyun 852*4882a593Smuzhiyun mmc3: mmc@11260000 { 853*4882a593Smuzhiyun compatible = "mediatek,mt8173-mmc"; 854*4882a593Smuzhiyun reg = <0 0x11260000 0 0x1000>; 855*4882a593Smuzhiyun interrupts = <GIC_SPI 74 IRQ_TYPE_LEVEL_LOW>; 856*4882a593Smuzhiyun clocks = <&pericfg CLK_PERI_MSDC30_3>, 857*4882a593Smuzhiyun <&topckgen CLK_TOP_MSDC50_2_H_SEL>; 858*4882a593Smuzhiyun clock-names = "source", "hclk"; 859*4882a593Smuzhiyun status = "disabled"; 860*4882a593Smuzhiyun }; 861*4882a593Smuzhiyun 862*4882a593Smuzhiyun ssusb: usb@11271000 { 863*4882a593Smuzhiyun compatible = "mediatek,mt8173-mtu3"; 864*4882a593Smuzhiyun reg = <0 0x11271000 0 0x3000>, 865*4882a593Smuzhiyun <0 0x11280700 0 0x0100>; 866*4882a593Smuzhiyun reg-names = "mac", "ippc"; 867*4882a593Smuzhiyun interrupts = <GIC_SPI 64 IRQ_TYPE_LEVEL_LOW>; 868*4882a593Smuzhiyun phys = <&u2port0 PHY_TYPE_USB2>, 869*4882a593Smuzhiyun <&u3port0 PHY_TYPE_USB3>, 870*4882a593Smuzhiyun <&u2port1 PHY_TYPE_USB2>; 871*4882a593Smuzhiyun power-domains = <&scpsys MT8173_POWER_DOMAIN_USB>; 872*4882a593Smuzhiyun clocks = <&topckgen CLK_TOP_USB30_SEL>, <&clk26m>; 873*4882a593Smuzhiyun clock-names = "sys_ck", "ref_ck"; 874*4882a593Smuzhiyun mediatek,syscon-wakeup = <&pericfg 0x400 1>; 875*4882a593Smuzhiyun #address-cells = <2>; 876*4882a593Smuzhiyun #size-cells = <2>; 877*4882a593Smuzhiyun ranges; 878*4882a593Smuzhiyun status = "disabled"; 879*4882a593Smuzhiyun 880*4882a593Smuzhiyun usb_host: xhci@11270000 { 881*4882a593Smuzhiyun compatible = "mediatek,mt8173-xhci"; 882*4882a593Smuzhiyun reg = <0 0x11270000 0 0x1000>; 883*4882a593Smuzhiyun reg-names = "mac"; 884*4882a593Smuzhiyun interrupts = <GIC_SPI 115 IRQ_TYPE_LEVEL_LOW>; 885*4882a593Smuzhiyun power-domains = <&scpsys MT8173_POWER_DOMAIN_USB>; 886*4882a593Smuzhiyun clocks = <&topckgen CLK_TOP_USB30_SEL>, <&clk26m>; 887*4882a593Smuzhiyun clock-names = "sys_ck", "ref_ck"; 888*4882a593Smuzhiyun status = "disabled"; 889*4882a593Smuzhiyun }; 890*4882a593Smuzhiyun }; 891*4882a593Smuzhiyun 892*4882a593Smuzhiyun u3phy: usb-phy@11290000 { 893*4882a593Smuzhiyun compatible = "mediatek,mt8173-u3phy"; 894*4882a593Smuzhiyun reg = <0 0x11290000 0 0x800>; 895*4882a593Smuzhiyun #address-cells = <2>; 896*4882a593Smuzhiyun #size-cells = <2>; 897*4882a593Smuzhiyun ranges; 898*4882a593Smuzhiyun status = "okay"; 899*4882a593Smuzhiyun 900*4882a593Smuzhiyun u2port0: usb-phy@11290800 { 901*4882a593Smuzhiyun reg = <0 0x11290800 0 0x100>; 902*4882a593Smuzhiyun clocks = <&apmixedsys CLK_APMIXED_REF2USB_TX>; 903*4882a593Smuzhiyun clock-names = "ref"; 904*4882a593Smuzhiyun #phy-cells = <1>; 905*4882a593Smuzhiyun status = "okay"; 906*4882a593Smuzhiyun }; 907*4882a593Smuzhiyun 908*4882a593Smuzhiyun u3port0: usb-phy@11290900 { 909*4882a593Smuzhiyun reg = <0 0x11290900 0 0x700>; 910*4882a593Smuzhiyun clocks = <&clk26m>; 911*4882a593Smuzhiyun clock-names = "ref"; 912*4882a593Smuzhiyun #phy-cells = <1>; 913*4882a593Smuzhiyun status = "okay"; 914*4882a593Smuzhiyun }; 915*4882a593Smuzhiyun 916*4882a593Smuzhiyun u2port1: usb-phy@11291000 { 917*4882a593Smuzhiyun reg = <0 0x11291000 0 0x100>; 918*4882a593Smuzhiyun clocks = <&apmixedsys CLK_APMIXED_REF2USB_TX>; 919*4882a593Smuzhiyun clock-names = "ref"; 920*4882a593Smuzhiyun #phy-cells = <1>; 921*4882a593Smuzhiyun status = "okay"; 922*4882a593Smuzhiyun }; 923*4882a593Smuzhiyun }; 924*4882a593Smuzhiyun 925*4882a593Smuzhiyun mmsys: syscon@14000000 { 926*4882a593Smuzhiyun compatible = "mediatek,mt8173-mmsys", "syscon"; 927*4882a593Smuzhiyun reg = <0 0x14000000 0 0x1000>; 928*4882a593Smuzhiyun power-domains = <&scpsys MT8173_POWER_DOMAIN_MM>; 929*4882a593Smuzhiyun assigned-clocks = <&topckgen CLK_TOP_MM_SEL>; 930*4882a593Smuzhiyun assigned-clock-rates = <400000000>; 931*4882a593Smuzhiyun #clock-cells = <1>; 932*4882a593Smuzhiyun mboxes = <&gce 0 CMDQ_THR_PRIO_HIGHEST>, 933*4882a593Smuzhiyun <&gce 1 CMDQ_THR_PRIO_HIGHEST>; 934*4882a593Smuzhiyun mediatek,gce-client-reg = <&gce SUBSYS_1400XXXX 0 0x1000>; 935*4882a593Smuzhiyun }; 936*4882a593Smuzhiyun 937*4882a593Smuzhiyun mdp_rdma0: rdma@14001000 { 938*4882a593Smuzhiyun compatible = "mediatek,mt8173-mdp-rdma", 939*4882a593Smuzhiyun "mediatek,mt8173-mdp"; 940*4882a593Smuzhiyun reg = <0 0x14001000 0 0x1000>; 941*4882a593Smuzhiyun clocks = <&mmsys CLK_MM_MDP_RDMA0>, 942*4882a593Smuzhiyun <&mmsys CLK_MM_MUTEX_32K>; 943*4882a593Smuzhiyun power-domains = <&scpsys MT8173_POWER_DOMAIN_MM>; 944*4882a593Smuzhiyun iommus = <&iommu M4U_PORT_MDP_RDMA0>; 945*4882a593Smuzhiyun mediatek,larb = <&larb0>; 946*4882a593Smuzhiyun mediatek,vpu = <&vpu>; 947*4882a593Smuzhiyun }; 948*4882a593Smuzhiyun 949*4882a593Smuzhiyun mdp_rdma1: rdma@14002000 { 950*4882a593Smuzhiyun compatible = "mediatek,mt8173-mdp-rdma"; 951*4882a593Smuzhiyun reg = <0 0x14002000 0 0x1000>; 952*4882a593Smuzhiyun clocks = <&mmsys CLK_MM_MDP_RDMA1>, 953*4882a593Smuzhiyun <&mmsys CLK_MM_MUTEX_32K>; 954*4882a593Smuzhiyun power-domains = <&scpsys MT8173_POWER_DOMAIN_MM>; 955*4882a593Smuzhiyun iommus = <&iommu M4U_PORT_MDP_RDMA1>; 956*4882a593Smuzhiyun mediatek,larb = <&larb4>; 957*4882a593Smuzhiyun }; 958*4882a593Smuzhiyun 959*4882a593Smuzhiyun mdp_rsz0: rsz@14003000 { 960*4882a593Smuzhiyun compatible = "mediatek,mt8173-mdp-rsz"; 961*4882a593Smuzhiyun reg = <0 0x14003000 0 0x1000>; 962*4882a593Smuzhiyun clocks = <&mmsys CLK_MM_MDP_RSZ0>; 963*4882a593Smuzhiyun power-domains = <&scpsys MT8173_POWER_DOMAIN_MM>; 964*4882a593Smuzhiyun }; 965*4882a593Smuzhiyun 966*4882a593Smuzhiyun mdp_rsz1: rsz@14004000 { 967*4882a593Smuzhiyun compatible = "mediatek,mt8173-mdp-rsz"; 968*4882a593Smuzhiyun reg = <0 0x14004000 0 0x1000>; 969*4882a593Smuzhiyun clocks = <&mmsys CLK_MM_MDP_RSZ1>; 970*4882a593Smuzhiyun power-domains = <&scpsys MT8173_POWER_DOMAIN_MM>; 971*4882a593Smuzhiyun }; 972*4882a593Smuzhiyun 973*4882a593Smuzhiyun mdp_rsz2: rsz@14005000 { 974*4882a593Smuzhiyun compatible = "mediatek,mt8173-mdp-rsz"; 975*4882a593Smuzhiyun reg = <0 0x14005000 0 0x1000>; 976*4882a593Smuzhiyun clocks = <&mmsys CLK_MM_MDP_RSZ2>; 977*4882a593Smuzhiyun power-domains = <&scpsys MT8173_POWER_DOMAIN_MM>; 978*4882a593Smuzhiyun }; 979*4882a593Smuzhiyun 980*4882a593Smuzhiyun mdp_wdma0: wdma@14006000 { 981*4882a593Smuzhiyun compatible = "mediatek,mt8173-mdp-wdma"; 982*4882a593Smuzhiyun reg = <0 0x14006000 0 0x1000>; 983*4882a593Smuzhiyun clocks = <&mmsys CLK_MM_MDP_WDMA>; 984*4882a593Smuzhiyun power-domains = <&scpsys MT8173_POWER_DOMAIN_MM>; 985*4882a593Smuzhiyun iommus = <&iommu M4U_PORT_MDP_WDMA>; 986*4882a593Smuzhiyun mediatek,larb = <&larb0>; 987*4882a593Smuzhiyun }; 988*4882a593Smuzhiyun 989*4882a593Smuzhiyun mdp_wrot0: wrot@14007000 { 990*4882a593Smuzhiyun compatible = "mediatek,mt8173-mdp-wrot"; 991*4882a593Smuzhiyun reg = <0 0x14007000 0 0x1000>; 992*4882a593Smuzhiyun clocks = <&mmsys CLK_MM_MDP_WROT0>; 993*4882a593Smuzhiyun power-domains = <&scpsys MT8173_POWER_DOMAIN_MM>; 994*4882a593Smuzhiyun iommus = <&iommu M4U_PORT_MDP_WROT0>; 995*4882a593Smuzhiyun mediatek,larb = <&larb0>; 996*4882a593Smuzhiyun }; 997*4882a593Smuzhiyun 998*4882a593Smuzhiyun mdp_wrot1: wrot@14008000 { 999*4882a593Smuzhiyun compatible = "mediatek,mt8173-mdp-wrot"; 1000*4882a593Smuzhiyun reg = <0 0x14008000 0 0x1000>; 1001*4882a593Smuzhiyun clocks = <&mmsys CLK_MM_MDP_WROT1>; 1002*4882a593Smuzhiyun power-domains = <&scpsys MT8173_POWER_DOMAIN_MM>; 1003*4882a593Smuzhiyun iommus = <&iommu M4U_PORT_MDP_WROT1>; 1004*4882a593Smuzhiyun mediatek,larb = <&larb4>; 1005*4882a593Smuzhiyun }; 1006*4882a593Smuzhiyun 1007*4882a593Smuzhiyun ovl0: ovl@1400c000 { 1008*4882a593Smuzhiyun compatible = "mediatek,mt8173-disp-ovl"; 1009*4882a593Smuzhiyun reg = <0 0x1400c000 0 0x1000>; 1010*4882a593Smuzhiyun interrupts = <GIC_SPI 180 IRQ_TYPE_LEVEL_LOW>; 1011*4882a593Smuzhiyun power-domains = <&scpsys MT8173_POWER_DOMAIN_MM>; 1012*4882a593Smuzhiyun clocks = <&mmsys CLK_MM_DISP_OVL0>; 1013*4882a593Smuzhiyun iommus = <&iommu M4U_PORT_DISP_OVL0>; 1014*4882a593Smuzhiyun mediatek,larb = <&larb0>; 1015*4882a593Smuzhiyun mediatek,gce-client-reg = <&gce SUBSYS_1400XXXX 0xc000 0x1000>; 1016*4882a593Smuzhiyun }; 1017*4882a593Smuzhiyun 1018*4882a593Smuzhiyun ovl1: ovl@1400d000 { 1019*4882a593Smuzhiyun compatible = "mediatek,mt8173-disp-ovl"; 1020*4882a593Smuzhiyun reg = <0 0x1400d000 0 0x1000>; 1021*4882a593Smuzhiyun interrupts = <GIC_SPI 181 IRQ_TYPE_LEVEL_LOW>; 1022*4882a593Smuzhiyun power-domains = <&scpsys MT8173_POWER_DOMAIN_MM>; 1023*4882a593Smuzhiyun clocks = <&mmsys CLK_MM_DISP_OVL1>; 1024*4882a593Smuzhiyun iommus = <&iommu M4U_PORT_DISP_OVL1>; 1025*4882a593Smuzhiyun mediatek,larb = <&larb4>; 1026*4882a593Smuzhiyun mediatek,gce-client-reg = <&gce SUBSYS_1400XXXX 0xd000 0x1000>; 1027*4882a593Smuzhiyun }; 1028*4882a593Smuzhiyun 1029*4882a593Smuzhiyun rdma0: rdma@1400e000 { 1030*4882a593Smuzhiyun compatible = "mediatek,mt8173-disp-rdma"; 1031*4882a593Smuzhiyun reg = <0 0x1400e000 0 0x1000>; 1032*4882a593Smuzhiyun interrupts = <GIC_SPI 182 IRQ_TYPE_LEVEL_LOW>; 1033*4882a593Smuzhiyun power-domains = <&scpsys MT8173_POWER_DOMAIN_MM>; 1034*4882a593Smuzhiyun clocks = <&mmsys CLK_MM_DISP_RDMA0>; 1035*4882a593Smuzhiyun iommus = <&iommu M4U_PORT_DISP_RDMA0>; 1036*4882a593Smuzhiyun mediatek,larb = <&larb0>; 1037*4882a593Smuzhiyun mediatek,gce-client-reg = <&gce SUBSYS_1400XXXX 0xe000 0x1000>; 1038*4882a593Smuzhiyun }; 1039*4882a593Smuzhiyun 1040*4882a593Smuzhiyun rdma1: rdma@1400f000 { 1041*4882a593Smuzhiyun compatible = "mediatek,mt8173-disp-rdma"; 1042*4882a593Smuzhiyun reg = <0 0x1400f000 0 0x1000>; 1043*4882a593Smuzhiyun interrupts = <GIC_SPI 183 IRQ_TYPE_LEVEL_LOW>; 1044*4882a593Smuzhiyun power-domains = <&scpsys MT8173_POWER_DOMAIN_MM>; 1045*4882a593Smuzhiyun clocks = <&mmsys CLK_MM_DISP_RDMA1>; 1046*4882a593Smuzhiyun iommus = <&iommu M4U_PORT_DISP_RDMA1>; 1047*4882a593Smuzhiyun mediatek,larb = <&larb4>; 1048*4882a593Smuzhiyun mediatek,gce-client-reg = <&gce SUBSYS_1400XXXX 0xf000 0x1000>; 1049*4882a593Smuzhiyun }; 1050*4882a593Smuzhiyun 1051*4882a593Smuzhiyun rdma2: rdma@14010000 { 1052*4882a593Smuzhiyun compatible = "mediatek,mt8173-disp-rdma"; 1053*4882a593Smuzhiyun reg = <0 0x14010000 0 0x1000>; 1054*4882a593Smuzhiyun interrupts = <GIC_SPI 184 IRQ_TYPE_LEVEL_LOW>; 1055*4882a593Smuzhiyun power-domains = <&scpsys MT8173_POWER_DOMAIN_MM>; 1056*4882a593Smuzhiyun clocks = <&mmsys CLK_MM_DISP_RDMA2>; 1057*4882a593Smuzhiyun iommus = <&iommu M4U_PORT_DISP_RDMA2>; 1058*4882a593Smuzhiyun mediatek,larb = <&larb4>; 1059*4882a593Smuzhiyun mediatek,gce-client-reg = <&gce SUBSYS_1401XXXX 0 0x1000>; 1060*4882a593Smuzhiyun }; 1061*4882a593Smuzhiyun 1062*4882a593Smuzhiyun wdma0: wdma@14011000 { 1063*4882a593Smuzhiyun compatible = "mediatek,mt8173-disp-wdma"; 1064*4882a593Smuzhiyun reg = <0 0x14011000 0 0x1000>; 1065*4882a593Smuzhiyun interrupts = <GIC_SPI 185 IRQ_TYPE_LEVEL_LOW>; 1066*4882a593Smuzhiyun power-domains = <&scpsys MT8173_POWER_DOMAIN_MM>; 1067*4882a593Smuzhiyun clocks = <&mmsys CLK_MM_DISP_WDMA0>; 1068*4882a593Smuzhiyun iommus = <&iommu M4U_PORT_DISP_WDMA0>; 1069*4882a593Smuzhiyun mediatek,larb = <&larb0>; 1070*4882a593Smuzhiyun mediatek,gce-client-reg = <&gce SUBSYS_1401XXXX 0x1000 0x1000>; 1071*4882a593Smuzhiyun }; 1072*4882a593Smuzhiyun 1073*4882a593Smuzhiyun wdma1: wdma@14012000 { 1074*4882a593Smuzhiyun compatible = "mediatek,mt8173-disp-wdma"; 1075*4882a593Smuzhiyun reg = <0 0x14012000 0 0x1000>; 1076*4882a593Smuzhiyun interrupts = <GIC_SPI 186 IRQ_TYPE_LEVEL_LOW>; 1077*4882a593Smuzhiyun power-domains = <&scpsys MT8173_POWER_DOMAIN_MM>; 1078*4882a593Smuzhiyun clocks = <&mmsys CLK_MM_DISP_WDMA1>; 1079*4882a593Smuzhiyun iommus = <&iommu M4U_PORT_DISP_WDMA1>; 1080*4882a593Smuzhiyun mediatek,larb = <&larb4>; 1081*4882a593Smuzhiyun mediatek,gce-client-reg = <&gce SUBSYS_1401XXXX 0x2000 0x1000>; 1082*4882a593Smuzhiyun }; 1083*4882a593Smuzhiyun 1084*4882a593Smuzhiyun color0: color@14013000 { 1085*4882a593Smuzhiyun compatible = "mediatek,mt8173-disp-color"; 1086*4882a593Smuzhiyun reg = <0 0x14013000 0 0x1000>; 1087*4882a593Smuzhiyun interrupts = <GIC_SPI 187 IRQ_TYPE_LEVEL_LOW>; 1088*4882a593Smuzhiyun power-domains = <&scpsys MT8173_POWER_DOMAIN_MM>; 1089*4882a593Smuzhiyun clocks = <&mmsys CLK_MM_DISP_COLOR0>; 1090*4882a593Smuzhiyun mediatek,gce-client-reg = <&gce SUBSYS_1401XXXX 0x3000 0x1000>; 1091*4882a593Smuzhiyun }; 1092*4882a593Smuzhiyun 1093*4882a593Smuzhiyun color1: color@14014000 { 1094*4882a593Smuzhiyun compatible = "mediatek,mt8173-disp-color"; 1095*4882a593Smuzhiyun reg = <0 0x14014000 0 0x1000>; 1096*4882a593Smuzhiyun interrupts = <GIC_SPI 188 IRQ_TYPE_LEVEL_LOW>; 1097*4882a593Smuzhiyun power-domains = <&scpsys MT8173_POWER_DOMAIN_MM>; 1098*4882a593Smuzhiyun clocks = <&mmsys CLK_MM_DISP_COLOR1>; 1099*4882a593Smuzhiyun mediatek,gce-client-reg = <&gce SUBSYS_1401XXXX 0x4000 0x1000>; 1100*4882a593Smuzhiyun }; 1101*4882a593Smuzhiyun 1102*4882a593Smuzhiyun aal@14015000 { 1103*4882a593Smuzhiyun compatible = "mediatek,mt8173-disp-aal"; 1104*4882a593Smuzhiyun reg = <0 0x14015000 0 0x1000>; 1105*4882a593Smuzhiyun interrupts = <GIC_SPI 189 IRQ_TYPE_LEVEL_LOW>; 1106*4882a593Smuzhiyun power-domains = <&scpsys MT8173_POWER_DOMAIN_MM>; 1107*4882a593Smuzhiyun clocks = <&mmsys CLK_MM_DISP_AAL>; 1108*4882a593Smuzhiyun mediatek,gce-client-reg = <&gce SUBSYS_1401XXXX 0x5000 0x1000>; 1109*4882a593Smuzhiyun }; 1110*4882a593Smuzhiyun 1111*4882a593Smuzhiyun gamma@14016000 { 1112*4882a593Smuzhiyun compatible = "mediatek,mt8173-disp-gamma"; 1113*4882a593Smuzhiyun reg = <0 0x14016000 0 0x1000>; 1114*4882a593Smuzhiyun interrupts = <GIC_SPI 190 IRQ_TYPE_LEVEL_LOW>; 1115*4882a593Smuzhiyun power-domains = <&scpsys MT8173_POWER_DOMAIN_MM>; 1116*4882a593Smuzhiyun clocks = <&mmsys CLK_MM_DISP_GAMMA>; 1117*4882a593Smuzhiyun mediatek,gce-client-reg = <&gce SUBSYS_1401XXXX 0x6000 0x1000>; 1118*4882a593Smuzhiyun }; 1119*4882a593Smuzhiyun 1120*4882a593Smuzhiyun merge@14017000 { 1121*4882a593Smuzhiyun compatible = "mediatek,mt8173-disp-merge"; 1122*4882a593Smuzhiyun reg = <0 0x14017000 0 0x1000>; 1123*4882a593Smuzhiyun power-domains = <&scpsys MT8173_POWER_DOMAIN_MM>; 1124*4882a593Smuzhiyun clocks = <&mmsys CLK_MM_DISP_MERGE>; 1125*4882a593Smuzhiyun }; 1126*4882a593Smuzhiyun 1127*4882a593Smuzhiyun split0: split@14018000 { 1128*4882a593Smuzhiyun compatible = "mediatek,mt8173-disp-split"; 1129*4882a593Smuzhiyun reg = <0 0x14018000 0 0x1000>; 1130*4882a593Smuzhiyun power-domains = <&scpsys MT8173_POWER_DOMAIN_MM>; 1131*4882a593Smuzhiyun clocks = <&mmsys CLK_MM_DISP_SPLIT0>; 1132*4882a593Smuzhiyun }; 1133*4882a593Smuzhiyun 1134*4882a593Smuzhiyun split1: split@14019000 { 1135*4882a593Smuzhiyun compatible = "mediatek,mt8173-disp-split"; 1136*4882a593Smuzhiyun reg = <0 0x14019000 0 0x1000>; 1137*4882a593Smuzhiyun power-domains = <&scpsys MT8173_POWER_DOMAIN_MM>; 1138*4882a593Smuzhiyun clocks = <&mmsys CLK_MM_DISP_SPLIT1>; 1139*4882a593Smuzhiyun }; 1140*4882a593Smuzhiyun 1141*4882a593Smuzhiyun ufoe@1401a000 { 1142*4882a593Smuzhiyun compatible = "mediatek,mt8173-disp-ufoe"; 1143*4882a593Smuzhiyun reg = <0 0x1401a000 0 0x1000>; 1144*4882a593Smuzhiyun interrupts = <GIC_SPI 191 IRQ_TYPE_LEVEL_LOW>; 1145*4882a593Smuzhiyun power-domains = <&scpsys MT8173_POWER_DOMAIN_MM>; 1146*4882a593Smuzhiyun clocks = <&mmsys CLK_MM_DISP_UFOE>; 1147*4882a593Smuzhiyun }; 1148*4882a593Smuzhiyun 1149*4882a593Smuzhiyun dsi0: dsi@1401b000 { 1150*4882a593Smuzhiyun compatible = "mediatek,mt8173-dsi"; 1151*4882a593Smuzhiyun reg = <0 0x1401b000 0 0x1000>; 1152*4882a593Smuzhiyun interrupts = <GIC_SPI 192 IRQ_TYPE_LEVEL_LOW>; 1153*4882a593Smuzhiyun power-domains = <&scpsys MT8173_POWER_DOMAIN_MM>; 1154*4882a593Smuzhiyun clocks = <&mmsys CLK_MM_DSI0_ENGINE>, 1155*4882a593Smuzhiyun <&mmsys CLK_MM_DSI0_DIGITAL>, 1156*4882a593Smuzhiyun <&mipi_tx0>; 1157*4882a593Smuzhiyun clock-names = "engine", "digital", "hs"; 1158*4882a593Smuzhiyun phys = <&mipi_tx0>; 1159*4882a593Smuzhiyun phy-names = "dphy"; 1160*4882a593Smuzhiyun status = "disabled"; 1161*4882a593Smuzhiyun }; 1162*4882a593Smuzhiyun 1163*4882a593Smuzhiyun dsi1: dsi@1401c000 { 1164*4882a593Smuzhiyun compatible = "mediatek,mt8173-dsi"; 1165*4882a593Smuzhiyun reg = <0 0x1401c000 0 0x1000>; 1166*4882a593Smuzhiyun interrupts = <GIC_SPI 193 IRQ_TYPE_LEVEL_LOW>; 1167*4882a593Smuzhiyun power-domains = <&scpsys MT8173_POWER_DOMAIN_MM>; 1168*4882a593Smuzhiyun clocks = <&mmsys CLK_MM_DSI1_ENGINE>, 1169*4882a593Smuzhiyun <&mmsys CLK_MM_DSI1_DIGITAL>, 1170*4882a593Smuzhiyun <&mipi_tx1>; 1171*4882a593Smuzhiyun clock-names = "engine", "digital", "hs"; 1172*4882a593Smuzhiyun phys = <&mipi_tx1>; 1173*4882a593Smuzhiyun phy-names = "dphy"; 1174*4882a593Smuzhiyun status = "disabled"; 1175*4882a593Smuzhiyun }; 1176*4882a593Smuzhiyun 1177*4882a593Smuzhiyun dpi0: dpi@1401d000 { 1178*4882a593Smuzhiyun compatible = "mediatek,mt8173-dpi"; 1179*4882a593Smuzhiyun reg = <0 0x1401d000 0 0x1000>; 1180*4882a593Smuzhiyun interrupts = <GIC_SPI 194 IRQ_TYPE_LEVEL_LOW>; 1181*4882a593Smuzhiyun power-domains = <&scpsys MT8173_POWER_DOMAIN_MM>; 1182*4882a593Smuzhiyun clocks = <&mmsys CLK_MM_DPI_PIXEL>, 1183*4882a593Smuzhiyun <&mmsys CLK_MM_DPI_ENGINE>, 1184*4882a593Smuzhiyun <&apmixedsys CLK_APMIXED_TVDPLL>; 1185*4882a593Smuzhiyun clock-names = "pixel", "engine", "pll"; 1186*4882a593Smuzhiyun status = "disabled"; 1187*4882a593Smuzhiyun 1188*4882a593Smuzhiyun port { 1189*4882a593Smuzhiyun dpi0_out: endpoint { 1190*4882a593Smuzhiyun remote-endpoint = <&hdmi0_in>; 1191*4882a593Smuzhiyun }; 1192*4882a593Smuzhiyun }; 1193*4882a593Smuzhiyun }; 1194*4882a593Smuzhiyun 1195*4882a593Smuzhiyun pwm0: pwm@1401e000 { 1196*4882a593Smuzhiyun compatible = "mediatek,mt8173-disp-pwm", 1197*4882a593Smuzhiyun "mediatek,mt6595-disp-pwm"; 1198*4882a593Smuzhiyun reg = <0 0x1401e000 0 0x1000>; 1199*4882a593Smuzhiyun #pwm-cells = <2>; 1200*4882a593Smuzhiyun clocks = <&mmsys CLK_MM_DISP_PWM026M>, 1201*4882a593Smuzhiyun <&mmsys CLK_MM_DISP_PWM0MM>; 1202*4882a593Smuzhiyun clock-names = "main", "mm"; 1203*4882a593Smuzhiyun status = "disabled"; 1204*4882a593Smuzhiyun }; 1205*4882a593Smuzhiyun 1206*4882a593Smuzhiyun pwm1: pwm@1401f000 { 1207*4882a593Smuzhiyun compatible = "mediatek,mt8173-disp-pwm", 1208*4882a593Smuzhiyun "mediatek,mt6595-disp-pwm"; 1209*4882a593Smuzhiyun reg = <0 0x1401f000 0 0x1000>; 1210*4882a593Smuzhiyun #pwm-cells = <2>; 1211*4882a593Smuzhiyun clocks = <&mmsys CLK_MM_DISP_PWM126M>, 1212*4882a593Smuzhiyun <&mmsys CLK_MM_DISP_PWM1MM>; 1213*4882a593Smuzhiyun clock-names = "main", "mm"; 1214*4882a593Smuzhiyun status = "disabled"; 1215*4882a593Smuzhiyun }; 1216*4882a593Smuzhiyun 1217*4882a593Smuzhiyun mutex: mutex@14020000 { 1218*4882a593Smuzhiyun compatible = "mediatek,mt8173-disp-mutex"; 1219*4882a593Smuzhiyun reg = <0 0x14020000 0 0x1000>; 1220*4882a593Smuzhiyun interrupts = <GIC_SPI 169 IRQ_TYPE_LEVEL_LOW>; 1221*4882a593Smuzhiyun power-domains = <&scpsys MT8173_POWER_DOMAIN_MM>; 1222*4882a593Smuzhiyun clocks = <&mmsys CLK_MM_MUTEX_32K>; 1223*4882a593Smuzhiyun mediatek,gce-events = <CMDQ_EVENT_MUTEX0_STREAM_EOF>, 1224*4882a593Smuzhiyun <CMDQ_EVENT_MUTEX1_STREAM_EOF>; 1225*4882a593Smuzhiyun }; 1226*4882a593Smuzhiyun 1227*4882a593Smuzhiyun larb0: larb@14021000 { 1228*4882a593Smuzhiyun compatible = "mediatek,mt8173-smi-larb"; 1229*4882a593Smuzhiyun reg = <0 0x14021000 0 0x1000>; 1230*4882a593Smuzhiyun mediatek,smi = <&smi_common>; 1231*4882a593Smuzhiyun power-domains = <&scpsys MT8173_POWER_DOMAIN_MM>; 1232*4882a593Smuzhiyun clocks = <&mmsys CLK_MM_SMI_LARB0>, 1233*4882a593Smuzhiyun <&mmsys CLK_MM_SMI_LARB0>; 1234*4882a593Smuzhiyun clock-names = "apb", "smi"; 1235*4882a593Smuzhiyun }; 1236*4882a593Smuzhiyun 1237*4882a593Smuzhiyun smi_common: smi@14022000 { 1238*4882a593Smuzhiyun compatible = "mediatek,mt8173-smi-common"; 1239*4882a593Smuzhiyun reg = <0 0x14022000 0 0x1000>; 1240*4882a593Smuzhiyun power-domains = <&scpsys MT8173_POWER_DOMAIN_MM>; 1241*4882a593Smuzhiyun clocks = <&mmsys CLK_MM_SMI_COMMON>, 1242*4882a593Smuzhiyun <&mmsys CLK_MM_SMI_COMMON>; 1243*4882a593Smuzhiyun clock-names = "apb", "smi"; 1244*4882a593Smuzhiyun }; 1245*4882a593Smuzhiyun 1246*4882a593Smuzhiyun od@14023000 { 1247*4882a593Smuzhiyun compatible = "mediatek,mt8173-disp-od"; 1248*4882a593Smuzhiyun reg = <0 0x14023000 0 0x1000>; 1249*4882a593Smuzhiyun clocks = <&mmsys CLK_MM_DISP_OD>; 1250*4882a593Smuzhiyun }; 1251*4882a593Smuzhiyun 1252*4882a593Smuzhiyun hdmi0: hdmi@14025000 { 1253*4882a593Smuzhiyun compatible = "mediatek,mt8173-hdmi"; 1254*4882a593Smuzhiyun reg = <0 0x14025000 0 0x400>; 1255*4882a593Smuzhiyun interrupts = <GIC_SPI 206 IRQ_TYPE_LEVEL_LOW>; 1256*4882a593Smuzhiyun clocks = <&mmsys CLK_MM_HDMI_PIXEL>, 1257*4882a593Smuzhiyun <&mmsys CLK_MM_HDMI_PLLCK>, 1258*4882a593Smuzhiyun <&mmsys CLK_MM_HDMI_AUDIO>, 1259*4882a593Smuzhiyun <&mmsys CLK_MM_HDMI_SPDIF>; 1260*4882a593Smuzhiyun clock-names = "pixel", "pll", "bclk", "spdif"; 1261*4882a593Smuzhiyun pinctrl-names = "default"; 1262*4882a593Smuzhiyun pinctrl-0 = <&hdmi_pin>; 1263*4882a593Smuzhiyun phys = <&hdmi_phy>; 1264*4882a593Smuzhiyun phy-names = "hdmi"; 1265*4882a593Smuzhiyun mediatek,syscon-hdmi = <&mmsys 0x900>; 1266*4882a593Smuzhiyun assigned-clocks = <&topckgen CLK_TOP_HDMI_SEL>; 1267*4882a593Smuzhiyun assigned-clock-parents = <&hdmi_phy>; 1268*4882a593Smuzhiyun status = "disabled"; 1269*4882a593Smuzhiyun 1270*4882a593Smuzhiyun ports { 1271*4882a593Smuzhiyun #address-cells = <1>; 1272*4882a593Smuzhiyun #size-cells = <0>; 1273*4882a593Smuzhiyun 1274*4882a593Smuzhiyun port@0 { 1275*4882a593Smuzhiyun reg = <0>; 1276*4882a593Smuzhiyun 1277*4882a593Smuzhiyun hdmi0_in: endpoint { 1278*4882a593Smuzhiyun remote-endpoint = <&dpi0_out>; 1279*4882a593Smuzhiyun }; 1280*4882a593Smuzhiyun }; 1281*4882a593Smuzhiyun }; 1282*4882a593Smuzhiyun }; 1283*4882a593Smuzhiyun 1284*4882a593Smuzhiyun larb4: larb@14027000 { 1285*4882a593Smuzhiyun compatible = "mediatek,mt8173-smi-larb"; 1286*4882a593Smuzhiyun reg = <0 0x14027000 0 0x1000>; 1287*4882a593Smuzhiyun mediatek,smi = <&smi_common>; 1288*4882a593Smuzhiyun power-domains = <&scpsys MT8173_POWER_DOMAIN_MM>; 1289*4882a593Smuzhiyun clocks = <&mmsys CLK_MM_SMI_LARB4>, 1290*4882a593Smuzhiyun <&mmsys CLK_MM_SMI_LARB4>; 1291*4882a593Smuzhiyun clock-names = "apb", "smi"; 1292*4882a593Smuzhiyun }; 1293*4882a593Smuzhiyun 1294*4882a593Smuzhiyun imgsys: clock-controller@15000000 { 1295*4882a593Smuzhiyun compatible = "mediatek,mt8173-imgsys", "syscon"; 1296*4882a593Smuzhiyun reg = <0 0x15000000 0 0x1000>; 1297*4882a593Smuzhiyun #clock-cells = <1>; 1298*4882a593Smuzhiyun }; 1299*4882a593Smuzhiyun 1300*4882a593Smuzhiyun larb2: larb@15001000 { 1301*4882a593Smuzhiyun compatible = "mediatek,mt8173-smi-larb"; 1302*4882a593Smuzhiyun reg = <0 0x15001000 0 0x1000>; 1303*4882a593Smuzhiyun mediatek,smi = <&smi_common>; 1304*4882a593Smuzhiyun power-domains = <&scpsys MT8173_POWER_DOMAIN_ISP>; 1305*4882a593Smuzhiyun clocks = <&imgsys CLK_IMG_LARB2_SMI>, 1306*4882a593Smuzhiyun <&imgsys CLK_IMG_LARB2_SMI>; 1307*4882a593Smuzhiyun clock-names = "apb", "smi"; 1308*4882a593Smuzhiyun }; 1309*4882a593Smuzhiyun 1310*4882a593Smuzhiyun vdecsys: clock-controller@16000000 { 1311*4882a593Smuzhiyun compatible = "mediatek,mt8173-vdecsys", "syscon"; 1312*4882a593Smuzhiyun reg = <0 0x16000000 0 0x1000>; 1313*4882a593Smuzhiyun #clock-cells = <1>; 1314*4882a593Smuzhiyun }; 1315*4882a593Smuzhiyun 1316*4882a593Smuzhiyun vcodec_dec: vcodec@16000000 { 1317*4882a593Smuzhiyun compatible = "mediatek,mt8173-vcodec-dec"; 1318*4882a593Smuzhiyun reg = <0 0x16000000 0 0x100>, /* VDEC_SYS */ 1319*4882a593Smuzhiyun <0 0x16020000 0 0x1000>, /* VDEC_MISC */ 1320*4882a593Smuzhiyun <0 0x16021000 0 0x800>, /* VDEC_LD */ 1321*4882a593Smuzhiyun <0 0x16021800 0 0x800>, /* VDEC_TOP */ 1322*4882a593Smuzhiyun <0 0x16022000 0 0x1000>, /* VDEC_CM */ 1323*4882a593Smuzhiyun <0 0x16023000 0 0x1000>, /* VDEC_AD */ 1324*4882a593Smuzhiyun <0 0x16024000 0 0x1000>, /* VDEC_AV */ 1325*4882a593Smuzhiyun <0 0x16025000 0 0x1000>, /* VDEC_PP */ 1326*4882a593Smuzhiyun <0 0x16026800 0 0x800>, /* VDEC_HWD */ 1327*4882a593Smuzhiyun <0 0x16027000 0 0x800>, /* VDEC_HWQ */ 1328*4882a593Smuzhiyun <0 0x16027800 0 0x800>, /* VDEC_HWB */ 1329*4882a593Smuzhiyun <0 0x16028400 0 0x400>; /* VDEC_HWG */ 1330*4882a593Smuzhiyun interrupts = <GIC_SPI 204 IRQ_TYPE_LEVEL_LOW>; 1331*4882a593Smuzhiyun mediatek,larb = <&larb1>; 1332*4882a593Smuzhiyun iommus = <&iommu M4U_PORT_HW_VDEC_MC_EXT>, 1333*4882a593Smuzhiyun <&iommu M4U_PORT_HW_VDEC_PP_EXT>, 1334*4882a593Smuzhiyun <&iommu M4U_PORT_HW_VDEC_AVC_MV_EXT>, 1335*4882a593Smuzhiyun <&iommu M4U_PORT_HW_VDEC_PRED_RD_EXT>, 1336*4882a593Smuzhiyun <&iommu M4U_PORT_HW_VDEC_PRED_WR_EXT>, 1337*4882a593Smuzhiyun <&iommu M4U_PORT_HW_VDEC_UFO_EXT>, 1338*4882a593Smuzhiyun <&iommu M4U_PORT_HW_VDEC_VLD_EXT>, 1339*4882a593Smuzhiyun <&iommu M4U_PORT_HW_VDEC_VLD2_EXT>; 1340*4882a593Smuzhiyun mediatek,vpu = <&vpu>; 1341*4882a593Smuzhiyun power-domains = <&scpsys MT8173_POWER_DOMAIN_VDEC>; 1342*4882a593Smuzhiyun clocks = <&apmixedsys CLK_APMIXED_VCODECPLL>, 1343*4882a593Smuzhiyun <&topckgen CLK_TOP_UNIVPLL_D2>, 1344*4882a593Smuzhiyun <&topckgen CLK_TOP_CCI400_SEL>, 1345*4882a593Smuzhiyun <&topckgen CLK_TOP_VDEC_SEL>, 1346*4882a593Smuzhiyun <&topckgen CLK_TOP_VCODECPLL>, 1347*4882a593Smuzhiyun <&apmixedsys CLK_APMIXED_VENCPLL>, 1348*4882a593Smuzhiyun <&topckgen CLK_TOP_VENC_LT_SEL>, 1349*4882a593Smuzhiyun <&topckgen CLK_TOP_VCODECPLL_370P5>; 1350*4882a593Smuzhiyun clock-names = "vcodecpll", 1351*4882a593Smuzhiyun "univpll_d2", 1352*4882a593Smuzhiyun "clk_cci400_sel", 1353*4882a593Smuzhiyun "vdec_sel", 1354*4882a593Smuzhiyun "vdecpll", 1355*4882a593Smuzhiyun "vencpll", 1356*4882a593Smuzhiyun "venc_lt_sel", 1357*4882a593Smuzhiyun "vdec_bus_clk_src"; 1358*4882a593Smuzhiyun assigned-clocks = <&topckgen CLK_TOP_VENC_LT_SEL>, 1359*4882a593Smuzhiyun <&topckgen CLK_TOP_CCI400_SEL>, 1360*4882a593Smuzhiyun <&topckgen CLK_TOP_VDEC_SEL>, 1361*4882a593Smuzhiyun <&apmixedsys CLK_APMIXED_VCODECPLL>, 1362*4882a593Smuzhiyun <&apmixedsys CLK_APMIXED_VENCPLL>; 1363*4882a593Smuzhiyun assigned-clock-parents = <&topckgen CLK_TOP_VCODECPLL_370P5>, 1364*4882a593Smuzhiyun <&topckgen CLK_TOP_UNIVPLL_D2>, 1365*4882a593Smuzhiyun <&topckgen CLK_TOP_VCODECPLL>; 1366*4882a593Smuzhiyun assigned-clock-rates = <0>, <0>, <0>, <1482000000>, <800000000>; 1367*4882a593Smuzhiyun }; 1368*4882a593Smuzhiyun 1369*4882a593Smuzhiyun larb1: larb@16010000 { 1370*4882a593Smuzhiyun compatible = "mediatek,mt8173-smi-larb"; 1371*4882a593Smuzhiyun reg = <0 0x16010000 0 0x1000>; 1372*4882a593Smuzhiyun mediatek,smi = <&smi_common>; 1373*4882a593Smuzhiyun power-domains = <&scpsys MT8173_POWER_DOMAIN_VDEC>; 1374*4882a593Smuzhiyun clocks = <&vdecsys CLK_VDEC_CKEN>, 1375*4882a593Smuzhiyun <&vdecsys CLK_VDEC_LARB_CKEN>; 1376*4882a593Smuzhiyun clock-names = "apb", "smi"; 1377*4882a593Smuzhiyun }; 1378*4882a593Smuzhiyun 1379*4882a593Smuzhiyun vencsys: clock-controller@18000000 { 1380*4882a593Smuzhiyun compatible = "mediatek,mt8173-vencsys", "syscon"; 1381*4882a593Smuzhiyun reg = <0 0x18000000 0 0x1000>; 1382*4882a593Smuzhiyun #clock-cells = <1>; 1383*4882a593Smuzhiyun }; 1384*4882a593Smuzhiyun 1385*4882a593Smuzhiyun larb3: larb@18001000 { 1386*4882a593Smuzhiyun compatible = "mediatek,mt8173-smi-larb"; 1387*4882a593Smuzhiyun reg = <0 0x18001000 0 0x1000>; 1388*4882a593Smuzhiyun mediatek,smi = <&smi_common>; 1389*4882a593Smuzhiyun power-domains = <&scpsys MT8173_POWER_DOMAIN_VENC>; 1390*4882a593Smuzhiyun clocks = <&vencsys CLK_VENC_CKE1>, 1391*4882a593Smuzhiyun <&vencsys CLK_VENC_CKE0>; 1392*4882a593Smuzhiyun clock-names = "apb", "smi"; 1393*4882a593Smuzhiyun }; 1394*4882a593Smuzhiyun 1395*4882a593Smuzhiyun vcodec_enc: vcodec@18002000 { 1396*4882a593Smuzhiyun compatible = "mediatek,mt8173-vcodec-enc"; 1397*4882a593Smuzhiyun reg = <0 0x18002000 0 0x1000>, /* VENC_SYS */ 1398*4882a593Smuzhiyun <0 0x19002000 0 0x1000>; /* VENC_LT_SYS */ 1399*4882a593Smuzhiyun interrupts = <GIC_SPI 198 IRQ_TYPE_LEVEL_LOW>, 1400*4882a593Smuzhiyun <GIC_SPI 202 IRQ_TYPE_LEVEL_LOW>; 1401*4882a593Smuzhiyun mediatek,larb = <&larb3>, 1402*4882a593Smuzhiyun <&larb5>; 1403*4882a593Smuzhiyun iommus = <&iommu M4U_PORT_VENC_RCPU>, 1404*4882a593Smuzhiyun <&iommu M4U_PORT_VENC_REC>, 1405*4882a593Smuzhiyun <&iommu M4U_PORT_VENC_BSDMA>, 1406*4882a593Smuzhiyun <&iommu M4U_PORT_VENC_SV_COMV>, 1407*4882a593Smuzhiyun <&iommu M4U_PORT_VENC_RD_COMV>, 1408*4882a593Smuzhiyun <&iommu M4U_PORT_VENC_CUR_LUMA>, 1409*4882a593Smuzhiyun <&iommu M4U_PORT_VENC_CUR_CHROMA>, 1410*4882a593Smuzhiyun <&iommu M4U_PORT_VENC_REF_LUMA>, 1411*4882a593Smuzhiyun <&iommu M4U_PORT_VENC_REF_CHROMA>, 1412*4882a593Smuzhiyun <&iommu M4U_PORT_VENC_NBM_RDMA>, 1413*4882a593Smuzhiyun <&iommu M4U_PORT_VENC_NBM_WDMA>, 1414*4882a593Smuzhiyun <&iommu M4U_PORT_VENC_RCPU_SET2>, 1415*4882a593Smuzhiyun <&iommu M4U_PORT_VENC_REC_FRM_SET2>, 1416*4882a593Smuzhiyun <&iommu M4U_PORT_VENC_BSDMA_SET2>, 1417*4882a593Smuzhiyun <&iommu M4U_PORT_VENC_SV_COMA_SET2>, 1418*4882a593Smuzhiyun <&iommu M4U_PORT_VENC_RD_COMA_SET2>, 1419*4882a593Smuzhiyun <&iommu M4U_PORT_VENC_CUR_LUMA_SET2>, 1420*4882a593Smuzhiyun <&iommu M4U_PORT_VENC_CUR_CHROMA_SET2>, 1421*4882a593Smuzhiyun <&iommu M4U_PORT_VENC_REF_LUMA_SET2>, 1422*4882a593Smuzhiyun <&iommu M4U_PORT_VENC_REC_CHROMA_SET2>; 1423*4882a593Smuzhiyun mediatek,vpu = <&vpu>; 1424*4882a593Smuzhiyun clocks = <&topckgen CLK_TOP_VENCPLL_D2>, 1425*4882a593Smuzhiyun <&topckgen CLK_TOP_VENC_SEL>, 1426*4882a593Smuzhiyun <&topckgen CLK_TOP_UNIVPLL1_D2>, 1427*4882a593Smuzhiyun <&topckgen CLK_TOP_VENC_LT_SEL>; 1428*4882a593Smuzhiyun clock-names = "venc_sel_src", 1429*4882a593Smuzhiyun "venc_sel", 1430*4882a593Smuzhiyun "venc_lt_sel_src", 1431*4882a593Smuzhiyun "venc_lt_sel"; 1432*4882a593Smuzhiyun assigned-clocks = <&topckgen CLK_TOP_VENC_SEL>, 1433*4882a593Smuzhiyun <&topckgen CLK_TOP_VENC_LT_SEL>; 1434*4882a593Smuzhiyun assigned-clock-parents = <&topckgen CLK_TOP_VCODECPLL>, 1435*4882a593Smuzhiyun <&topckgen CLK_TOP_VCODECPLL_370P5>; 1436*4882a593Smuzhiyun }; 1437*4882a593Smuzhiyun 1438*4882a593Smuzhiyun jpegdec: jpegdec@18004000 { 1439*4882a593Smuzhiyun compatible = "mediatek,mt8173-jpgdec"; 1440*4882a593Smuzhiyun reg = <0 0x18004000 0 0x1000>; 1441*4882a593Smuzhiyun interrupts = <GIC_SPI 203 IRQ_TYPE_LEVEL_LOW>; 1442*4882a593Smuzhiyun clocks = <&vencsys CLK_VENC_CKE0>, 1443*4882a593Smuzhiyun <&vencsys CLK_VENC_CKE3>; 1444*4882a593Smuzhiyun clock-names = "jpgdec-smi", 1445*4882a593Smuzhiyun "jpgdec"; 1446*4882a593Smuzhiyun power-domains = <&scpsys MT8173_POWER_DOMAIN_VENC>; 1447*4882a593Smuzhiyun mediatek,larb = <&larb3>; 1448*4882a593Smuzhiyun iommus = <&iommu M4U_PORT_JPGDEC_WDMA>, 1449*4882a593Smuzhiyun <&iommu M4U_PORT_JPGDEC_BSDMA>; 1450*4882a593Smuzhiyun }; 1451*4882a593Smuzhiyun 1452*4882a593Smuzhiyun vencltsys: clock-controller@19000000 { 1453*4882a593Smuzhiyun compatible = "mediatek,mt8173-vencltsys", "syscon"; 1454*4882a593Smuzhiyun reg = <0 0x19000000 0 0x1000>; 1455*4882a593Smuzhiyun #clock-cells = <1>; 1456*4882a593Smuzhiyun }; 1457*4882a593Smuzhiyun 1458*4882a593Smuzhiyun larb5: larb@19001000 { 1459*4882a593Smuzhiyun compatible = "mediatek,mt8173-smi-larb"; 1460*4882a593Smuzhiyun reg = <0 0x19001000 0 0x1000>; 1461*4882a593Smuzhiyun mediatek,smi = <&smi_common>; 1462*4882a593Smuzhiyun power-domains = <&scpsys MT8173_POWER_DOMAIN_VENC_LT>; 1463*4882a593Smuzhiyun clocks = <&vencltsys CLK_VENCLT_CKE1>, 1464*4882a593Smuzhiyun <&vencltsys CLK_VENCLT_CKE0>; 1465*4882a593Smuzhiyun clock-names = "apb", "smi"; 1466*4882a593Smuzhiyun }; 1467*4882a593Smuzhiyun }; 1468*4882a593Smuzhiyun}; 1469