1*4882a593Smuzhiyun/* 2*4882a593Smuzhiyun * Copyright (c) 2017 MediaTek Inc. 3*4882a593Smuzhiyun * Author: Ming Huang <ming.huang@mediatek.com> 4*4882a593Smuzhiyun * Sean Wang <sean.wang@mediatek.com> 5*4882a593Smuzhiyun * 6*4882a593Smuzhiyun * SPDX-License-Identifier: (GPL-2.0 OR MIT) 7*4882a593Smuzhiyun */ 8*4882a593Smuzhiyun 9*4882a593Smuzhiyun#include <dt-bindings/interrupt-controller/irq.h> 10*4882a593Smuzhiyun#include <dt-bindings/interrupt-controller/arm-gic.h> 11*4882a593Smuzhiyun#include <dt-bindings/clock/mt7622-clk.h> 12*4882a593Smuzhiyun#include <dt-bindings/phy/phy.h> 13*4882a593Smuzhiyun#include <dt-bindings/power/mt7622-power.h> 14*4882a593Smuzhiyun#include <dt-bindings/reset/mt7622-reset.h> 15*4882a593Smuzhiyun#include <dt-bindings/thermal/thermal.h> 16*4882a593Smuzhiyun 17*4882a593Smuzhiyun/ { 18*4882a593Smuzhiyun compatible = "mediatek,mt7622"; 19*4882a593Smuzhiyun interrupt-parent = <&sysirq>; 20*4882a593Smuzhiyun #address-cells = <2>; 21*4882a593Smuzhiyun #size-cells = <2>; 22*4882a593Smuzhiyun 23*4882a593Smuzhiyun cpu_opp_table: opp-table { 24*4882a593Smuzhiyun compatible = "operating-points-v2"; 25*4882a593Smuzhiyun opp-shared; 26*4882a593Smuzhiyun opp-300000000 { 27*4882a593Smuzhiyun opp-hz = /bits/ 64 <30000000>; 28*4882a593Smuzhiyun opp-microvolt = <950000>; 29*4882a593Smuzhiyun }; 30*4882a593Smuzhiyun 31*4882a593Smuzhiyun opp-437500000 { 32*4882a593Smuzhiyun opp-hz = /bits/ 64 <437500000>; 33*4882a593Smuzhiyun opp-microvolt = <1000000>; 34*4882a593Smuzhiyun }; 35*4882a593Smuzhiyun 36*4882a593Smuzhiyun opp-600000000 { 37*4882a593Smuzhiyun opp-hz = /bits/ 64 <600000000>; 38*4882a593Smuzhiyun opp-microvolt = <1050000>; 39*4882a593Smuzhiyun }; 40*4882a593Smuzhiyun 41*4882a593Smuzhiyun opp-812500000 { 42*4882a593Smuzhiyun opp-hz = /bits/ 64 <812500000>; 43*4882a593Smuzhiyun opp-microvolt = <1100000>; 44*4882a593Smuzhiyun }; 45*4882a593Smuzhiyun 46*4882a593Smuzhiyun opp-1025000000 { 47*4882a593Smuzhiyun opp-hz = /bits/ 64 <1025000000>; 48*4882a593Smuzhiyun opp-microvolt = <1150000>; 49*4882a593Smuzhiyun }; 50*4882a593Smuzhiyun 51*4882a593Smuzhiyun opp-1137500000 { 52*4882a593Smuzhiyun opp-hz = /bits/ 64 <1137500000>; 53*4882a593Smuzhiyun opp-microvolt = <1200000>; 54*4882a593Smuzhiyun }; 55*4882a593Smuzhiyun 56*4882a593Smuzhiyun opp-1262500000 { 57*4882a593Smuzhiyun opp-hz = /bits/ 64 <1262500000>; 58*4882a593Smuzhiyun opp-microvolt = <1250000>; 59*4882a593Smuzhiyun }; 60*4882a593Smuzhiyun 61*4882a593Smuzhiyun opp-1350000000 { 62*4882a593Smuzhiyun opp-hz = /bits/ 64 <1350000000>; 63*4882a593Smuzhiyun opp-microvolt = <1310000>; 64*4882a593Smuzhiyun }; 65*4882a593Smuzhiyun }; 66*4882a593Smuzhiyun 67*4882a593Smuzhiyun cpus { 68*4882a593Smuzhiyun #address-cells = <2>; 69*4882a593Smuzhiyun #size-cells = <0>; 70*4882a593Smuzhiyun 71*4882a593Smuzhiyun cpu0: cpu@0 { 72*4882a593Smuzhiyun device_type = "cpu"; 73*4882a593Smuzhiyun compatible = "arm,cortex-a53"; 74*4882a593Smuzhiyun reg = <0x0 0x0>; 75*4882a593Smuzhiyun clocks = <&infracfg CLK_INFRA_MUX1_SEL>, 76*4882a593Smuzhiyun <&apmixedsys CLK_APMIXED_MAIN_CORE_EN>; 77*4882a593Smuzhiyun clock-names = "cpu", "intermediate"; 78*4882a593Smuzhiyun operating-points-v2 = <&cpu_opp_table>; 79*4882a593Smuzhiyun #cooling-cells = <2>; 80*4882a593Smuzhiyun enable-method = "psci"; 81*4882a593Smuzhiyun clock-frequency = <1300000000>; 82*4882a593Smuzhiyun cci-control-port = <&cci_control2>; 83*4882a593Smuzhiyun }; 84*4882a593Smuzhiyun 85*4882a593Smuzhiyun cpu1: cpu@1 { 86*4882a593Smuzhiyun device_type = "cpu"; 87*4882a593Smuzhiyun compatible = "arm,cortex-a53"; 88*4882a593Smuzhiyun reg = <0x0 0x1>; 89*4882a593Smuzhiyun clocks = <&infracfg CLK_INFRA_MUX1_SEL>, 90*4882a593Smuzhiyun <&apmixedsys CLK_APMIXED_MAIN_CORE_EN>; 91*4882a593Smuzhiyun clock-names = "cpu", "intermediate"; 92*4882a593Smuzhiyun operating-points-v2 = <&cpu_opp_table>; 93*4882a593Smuzhiyun #cooling-cells = <2>; 94*4882a593Smuzhiyun enable-method = "psci"; 95*4882a593Smuzhiyun clock-frequency = <1300000000>; 96*4882a593Smuzhiyun cci-control-port = <&cci_control2>; 97*4882a593Smuzhiyun }; 98*4882a593Smuzhiyun }; 99*4882a593Smuzhiyun 100*4882a593Smuzhiyun pwrap_clk: dummy40m { 101*4882a593Smuzhiyun compatible = "fixed-clock"; 102*4882a593Smuzhiyun clock-frequency = <40000000>; 103*4882a593Smuzhiyun #clock-cells = <0>; 104*4882a593Smuzhiyun }; 105*4882a593Smuzhiyun 106*4882a593Smuzhiyun clk25m: oscillator { 107*4882a593Smuzhiyun compatible = "fixed-clock"; 108*4882a593Smuzhiyun #clock-cells = <0>; 109*4882a593Smuzhiyun clock-frequency = <25000000>; 110*4882a593Smuzhiyun clock-output-names = "clkxtal"; 111*4882a593Smuzhiyun }; 112*4882a593Smuzhiyun 113*4882a593Smuzhiyun psci { 114*4882a593Smuzhiyun compatible = "arm,psci-0.2"; 115*4882a593Smuzhiyun method = "smc"; 116*4882a593Smuzhiyun }; 117*4882a593Smuzhiyun 118*4882a593Smuzhiyun pmu { 119*4882a593Smuzhiyun compatible = "arm,cortex-a53-pmu"; 120*4882a593Smuzhiyun interrupts = <GIC_SPI 8 IRQ_TYPE_LEVEL_LOW>, 121*4882a593Smuzhiyun <GIC_SPI 9 IRQ_TYPE_LEVEL_LOW>; 122*4882a593Smuzhiyun interrupt-affinity = <&cpu0>, <&cpu1>; 123*4882a593Smuzhiyun }; 124*4882a593Smuzhiyun 125*4882a593Smuzhiyun reserved-memory { 126*4882a593Smuzhiyun #address-cells = <2>; 127*4882a593Smuzhiyun #size-cells = <2>; 128*4882a593Smuzhiyun ranges; 129*4882a593Smuzhiyun 130*4882a593Smuzhiyun /* 192 KiB reserved for ARM Trusted Firmware (BL31) */ 131*4882a593Smuzhiyun secmon_reserved: secmon@43000000 { 132*4882a593Smuzhiyun reg = <0 0x43000000 0 0x30000>; 133*4882a593Smuzhiyun no-map; 134*4882a593Smuzhiyun }; 135*4882a593Smuzhiyun }; 136*4882a593Smuzhiyun 137*4882a593Smuzhiyun thermal-zones { 138*4882a593Smuzhiyun cpu_thermal: cpu-thermal { 139*4882a593Smuzhiyun polling-delay-passive = <1000>; 140*4882a593Smuzhiyun polling-delay = <1000>; 141*4882a593Smuzhiyun 142*4882a593Smuzhiyun thermal-sensors = <&thermal 0>; 143*4882a593Smuzhiyun 144*4882a593Smuzhiyun trips { 145*4882a593Smuzhiyun cpu_passive: cpu-passive { 146*4882a593Smuzhiyun temperature = <47000>; 147*4882a593Smuzhiyun hysteresis = <2000>; 148*4882a593Smuzhiyun type = "passive"; 149*4882a593Smuzhiyun }; 150*4882a593Smuzhiyun 151*4882a593Smuzhiyun cpu_active: cpu-active { 152*4882a593Smuzhiyun temperature = <67000>; 153*4882a593Smuzhiyun hysteresis = <2000>; 154*4882a593Smuzhiyun type = "active"; 155*4882a593Smuzhiyun }; 156*4882a593Smuzhiyun 157*4882a593Smuzhiyun cpu_hot: cpu-hot { 158*4882a593Smuzhiyun temperature = <87000>; 159*4882a593Smuzhiyun hysteresis = <2000>; 160*4882a593Smuzhiyun type = "hot"; 161*4882a593Smuzhiyun }; 162*4882a593Smuzhiyun 163*4882a593Smuzhiyun cpu-crit { 164*4882a593Smuzhiyun temperature = <107000>; 165*4882a593Smuzhiyun hysteresis = <2000>; 166*4882a593Smuzhiyun type = "critical"; 167*4882a593Smuzhiyun }; 168*4882a593Smuzhiyun }; 169*4882a593Smuzhiyun 170*4882a593Smuzhiyun cooling-maps { 171*4882a593Smuzhiyun map0 { 172*4882a593Smuzhiyun trip = <&cpu_passive>; 173*4882a593Smuzhiyun cooling-device = <&cpu0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 174*4882a593Smuzhiyun <&cpu1 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>; 175*4882a593Smuzhiyun }; 176*4882a593Smuzhiyun 177*4882a593Smuzhiyun map1 { 178*4882a593Smuzhiyun trip = <&cpu_active>; 179*4882a593Smuzhiyun cooling-device = <&cpu0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 180*4882a593Smuzhiyun <&cpu1 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>; 181*4882a593Smuzhiyun }; 182*4882a593Smuzhiyun 183*4882a593Smuzhiyun map2 { 184*4882a593Smuzhiyun trip = <&cpu_hot>; 185*4882a593Smuzhiyun cooling-device = <&cpu0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 186*4882a593Smuzhiyun <&cpu1 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>; 187*4882a593Smuzhiyun }; 188*4882a593Smuzhiyun }; 189*4882a593Smuzhiyun }; 190*4882a593Smuzhiyun }; 191*4882a593Smuzhiyun 192*4882a593Smuzhiyun timer { 193*4882a593Smuzhiyun compatible = "arm,armv8-timer"; 194*4882a593Smuzhiyun interrupt-parent = <&gic>; 195*4882a593Smuzhiyun interrupts = <GIC_PPI 13 (GIC_CPU_MASK_SIMPLE(2) | 196*4882a593Smuzhiyun IRQ_TYPE_LEVEL_HIGH)>, 197*4882a593Smuzhiyun <GIC_PPI 14 (GIC_CPU_MASK_SIMPLE(2) | 198*4882a593Smuzhiyun IRQ_TYPE_LEVEL_HIGH)>, 199*4882a593Smuzhiyun <GIC_PPI 11 (GIC_CPU_MASK_SIMPLE(2) | 200*4882a593Smuzhiyun IRQ_TYPE_LEVEL_HIGH)>, 201*4882a593Smuzhiyun <GIC_PPI 10 (GIC_CPU_MASK_SIMPLE(2) | 202*4882a593Smuzhiyun IRQ_TYPE_LEVEL_HIGH)>; 203*4882a593Smuzhiyun }; 204*4882a593Smuzhiyun 205*4882a593Smuzhiyun infracfg: infracfg@10000000 { 206*4882a593Smuzhiyun compatible = "mediatek,mt7622-infracfg", 207*4882a593Smuzhiyun "syscon"; 208*4882a593Smuzhiyun reg = <0 0x10000000 0 0x1000>; 209*4882a593Smuzhiyun #clock-cells = <1>; 210*4882a593Smuzhiyun #reset-cells = <1>; 211*4882a593Smuzhiyun }; 212*4882a593Smuzhiyun 213*4882a593Smuzhiyun pwrap: pwrap@10001000 { 214*4882a593Smuzhiyun compatible = "mediatek,mt7622-pwrap"; 215*4882a593Smuzhiyun reg = <0 0x10001000 0 0x250>; 216*4882a593Smuzhiyun reg-names = "pwrap"; 217*4882a593Smuzhiyun clocks = <&infracfg CLK_INFRA_PMIC_PD>, <&pwrap_clk>; 218*4882a593Smuzhiyun clock-names = "spi", "wrap"; 219*4882a593Smuzhiyun resets = <&infracfg MT7622_INFRA_PMIC_WRAP_RST>; 220*4882a593Smuzhiyun reset-names = "pwrap"; 221*4882a593Smuzhiyun interrupts = <GIC_SPI 163 IRQ_TYPE_LEVEL_HIGH>; 222*4882a593Smuzhiyun status = "disabled"; 223*4882a593Smuzhiyun }; 224*4882a593Smuzhiyun 225*4882a593Smuzhiyun pericfg: pericfg@10002000 { 226*4882a593Smuzhiyun compatible = "mediatek,mt7622-pericfg", 227*4882a593Smuzhiyun "syscon"; 228*4882a593Smuzhiyun reg = <0 0x10002000 0 0x1000>; 229*4882a593Smuzhiyun #clock-cells = <1>; 230*4882a593Smuzhiyun #reset-cells = <1>; 231*4882a593Smuzhiyun }; 232*4882a593Smuzhiyun 233*4882a593Smuzhiyun scpsys: power-controller@10006000 { 234*4882a593Smuzhiyun compatible = "mediatek,mt7622-scpsys", 235*4882a593Smuzhiyun "syscon"; 236*4882a593Smuzhiyun #power-domain-cells = <1>; 237*4882a593Smuzhiyun reg = <0 0x10006000 0 0x1000>; 238*4882a593Smuzhiyun interrupts = <GIC_SPI 165 IRQ_TYPE_LEVEL_LOW>, 239*4882a593Smuzhiyun <GIC_SPI 166 IRQ_TYPE_LEVEL_LOW>, 240*4882a593Smuzhiyun <GIC_SPI 167 IRQ_TYPE_LEVEL_LOW>, 241*4882a593Smuzhiyun <GIC_SPI 168 IRQ_TYPE_LEVEL_LOW>; 242*4882a593Smuzhiyun infracfg = <&infracfg>; 243*4882a593Smuzhiyun clocks = <&topckgen CLK_TOP_HIF_SEL>; 244*4882a593Smuzhiyun clock-names = "hif_sel"; 245*4882a593Smuzhiyun }; 246*4882a593Smuzhiyun 247*4882a593Smuzhiyun cir: cir@10009000 { 248*4882a593Smuzhiyun compatible = "mediatek,mt7622-cir"; 249*4882a593Smuzhiyun reg = <0 0x10009000 0 0x1000>; 250*4882a593Smuzhiyun interrupts = <GIC_SPI 175 IRQ_TYPE_LEVEL_LOW>; 251*4882a593Smuzhiyun clocks = <&infracfg CLK_INFRA_IRRX_PD>, 252*4882a593Smuzhiyun <&topckgen CLK_TOP_AXI_SEL>; 253*4882a593Smuzhiyun clock-names = "clk", "bus"; 254*4882a593Smuzhiyun status = "disabled"; 255*4882a593Smuzhiyun }; 256*4882a593Smuzhiyun 257*4882a593Smuzhiyun sysirq: interrupt-controller@10200620 { 258*4882a593Smuzhiyun compatible = "mediatek,mt7622-sysirq", 259*4882a593Smuzhiyun "mediatek,mt6577-sysirq"; 260*4882a593Smuzhiyun interrupt-controller; 261*4882a593Smuzhiyun #interrupt-cells = <3>; 262*4882a593Smuzhiyun interrupt-parent = <&gic>; 263*4882a593Smuzhiyun reg = <0 0x10200620 0 0x20>; 264*4882a593Smuzhiyun }; 265*4882a593Smuzhiyun 266*4882a593Smuzhiyun efuse: efuse@10206000 { 267*4882a593Smuzhiyun compatible = "mediatek,mt7622-efuse", 268*4882a593Smuzhiyun "mediatek,efuse"; 269*4882a593Smuzhiyun reg = <0 0x10206000 0 0x1000>; 270*4882a593Smuzhiyun #address-cells = <1>; 271*4882a593Smuzhiyun #size-cells = <1>; 272*4882a593Smuzhiyun 273*4882a593Smuzhiyun thermal_calibration: calib@198 { 274*4882a593Smuzhiyun reg = <0x198 0xc>; 275*4882a593Smuzhiyun }; 276*4882a593Smuzhiyun }; 277*4882a593Smuzhiyun 278*4882a593Smuzhiyun apmixedsys: apmixedsys@10209000 { 279*4882a593Smuzhiyun compatible = "mediatek,mt7622-apmixedsys", 280*4882a593Smuzhiyun "syscon"; 281*4882a593Smuzhiyun reg = <0 0x10209000 0 0x1000>; 282*4882a593Smuzhiyun #clock-cells = <1>; 283*4882a593Smuzhiyun }; 284*4882a593Smuzhiyun 285*4882a593Smuzhiyun topckgen: topckgen@10210000 { 286*4882a593Smuzhiyun compatible = "mediatek,mt7622-topckgen", 287*4882a593Smuzhiyun "syscon"; 288*4882a593Smuzhiyun reg = <0 0x10210000 0 0x1000>; 289*4882a593Smuzhiyun #clock-cells = <1>; 290*4882a593Smuzhiyun }; 291*4882a593Smuzhiyun 292*4882a593Smuzhiyun rng: rng@1020f000 { 293*4882a593Smuzhiyun compatible = "mediatek,mt7622-rng", 294*4882a593Smuzhiyun "mediatek,mt7623-rng"; 295*4882a593Smuzhiyun reg = <0 0x1020f000 0 0x1000>; 296*4882a593Smuzhiyun clocks = <&infracfg CLK_INFRA_TRNG>; 297*4882a593Smuzhiyun clock-names = "rng"; 298*4882a593Smuzhiyun }; 299*4882a593Smuzhiyun 300*4882a593Smuzhiyun pio: pinctrl@10211000 { 301*4882a593Smuzhiyun compatible = "mediatek,mt7622-pinctrl"; 302*4882a593Smuzhiyun reg = <0 0x10211000 0 0x1000>, 303*4882a593Smuzhiyun <0 0x10005000 0 0x1000>; 304*4882a593Smuzhiyun reg-names = "base", "eint"; 305*4882a593Smuzhiyun gpio-controller; 306*4882a593Smuzhiyun #gpio-cells = <2>; 307*4882a593Smuzhiyun gpio-ranges = <&pio 0 0 103>; 308*4882a593Smuzhiyun interrupt-controller; 309*4882a593Smuzhiyun interrupts = <GIC_SPI 153 IRQ_TYPE_LEVEL_HIGH>; 310*4882a593Smuzhiyun interrupt-parent = <&gic>; 311*4882a593Smuzhiyun #interrupt-cells = <2>; 312*4882a593Smuzhiyun }; 313*4882a593Smuzhiyun 314*4882a593Smuzhiyun watchdog: watchdog@10212000 { 315*4882a593Smuzhiyun compatible = "mediatek,mt7622-wdt", 316*4882a593Smuzhiyun "mediatek,mt6589-wdt"; 317*4882a593Smuzhiyun reg = <0 0x10212000 0 0x800>; 318*4882a593Smuzhiyun }; 319*4882a593Smuzhiyun 320*4882a593Smuzhiyun rtc: rtc@10212800 { 321*4882a593Smuzhiyun compatible = "mediatek,mt7622-rtc", 322*4882a593Smuzhiyun "mediatek,soc-rtc"; 323*4882a593Smuzhiyun reg = <0 0x10212800 0 0x200>; 324*4882a593Smuzhiyun interrupts = <GIC_SPI 129 IRQ_TYPE_LEVEL_LOW>; 325*4882a593Smuzhiyun clocks = <&topckgen CLK_TOP_RTC>; 326*4882a593Smuzhiyun clock-names = "rtc"; 327*4882a593Smuzhiyun }; 328*4882a593Smuzhiyun 329*4882a593Smuzhiyun gic: interrupt-controller@10300000 { 330*4882a593Smuzhiyun compatible = "arm,gic-400"; 331*4882a593Smuzhiyun interrupt-controller; 332*4882a593Smuzhiyun #interrupt-cells = <3>; 333*4882a593Smuzhiyun interrupt-parent = <&gic>; 334*4882a593Smuzhiyun reg = <0 0x10310000 0 0x1000>, 335*4882a593Smuzhiyun <0 0x10320000 0 0x1000>, 336*4882a593Smuzhiyun <0 0x10340000 0 0x2000>, 337*4882a593Smuzhiyun <0 0x10360000 0 0x2000>; 338*4882a593Smuzhiyun }; 339*4882a593Smuzhiyun 340*4882a593Smuzhiyun cci: cci@10390000 { 341*4882a593Smuzhiyun compatible = "arm,cci-400"; 342*4882a593Smuzhiyun #address-cells = <1>; 343*4882a593Smuzhiyun #size-cells = <1>; 344*4882a593Smuzhiyun reg = <0 0x10390000 0 0x1000>; 345*4882a593Smuzhiyun ranges = <0 0 0x10390000 0x10000>; 346*4882a593Smuzhiyun 347*4882a593Smuzhiyun cci_control0: slave-if@1000 { 348*4882a593Smuzhiyun compatible = "arm,cci-400-ctrl-if"; 349*4882a593Smuzhiyun interface-type = "ace-lite"; 350*4882a593Smuzhiyun reg = <0x1000 0x1000>; 351*4882a593Smuzhiyun }; 352*4882a593Smuzhiyun 353*4882a593Smuzhiyun cci_control1: slave-if@4000 { 354*4882a593Smuzhiyun compatible = "arm,cci-400-ctrl-if"; 355*4882a593Smuzhiyun interface-type = "ace"; 356*4882a593Smuzhiyun reg = <0x4000 0x1000>; 357*4882a593Smuzhiyun }; 358*4882a593Smuzhiyun 359*4882a593Smuzhiyun cci_control2: slave-if@5000 { 360*4882a593Smuzhiyun compatible = "arm,cci-400-ctrl-if"; 361*4882a593Smuzhiyun interface-type = "ace"; 362*4882a593Smuzhiyun reg = <0x5000 0x1000>; 363*4882a593Smuzhiyun }; 364*4882a593Smuzhiyun 365*4882a593Smuzhiyun pmu@9000 { 366*4882a593Smuzhiyun compatible = "arm,cci-400-pmu,r1"; 367*4882a593Smuzhiyun reg = <0x9000 0x5000>; 368*4882a593Smuzhiyun interrupts = <GIC_SPI 58 IRQ_TYPE_LEVEL_HIGH>, 369*4882a593Smuzhiyun <GIC_SPI 59 IRQ_TYPE_LEVEL_HIGH>, 370*4882a593Smuzhiyun <GIC_SPI 60 IRQ_TYPE_LEVEL_HIGH>, 371*4882a593Smuzhiyun <GIC_SPI 61 IRQ_TYPE_LEVEL_HIGH>, 372*4882a593Smuzhiyun <GIC_SPI 62 IRQ_TYPE_LEVEL_HIGH>; 373*4882a593Smuzhiyun }; 374*4882a593Smuzhiyun }; 375*4882a593Smuzhiyun 376*4882a593Smuzhiyun auxadc: adc@11001000 { 377*4882a593Smuzhiyun compatible = "mediatek,mt7622-auxadc"; 378*4882a593Smuzhiyun reg = <0 0x11001000 0 0x1000>; 379*4882a593Smuzhiyun clocks = <&pericfg CLK_PERI_AUXADC_PD>; 380*4882a593Smuzhiyun clock-names = "main"; 381*4882a593Smuzhiyun #io-channel-cells = <1>; 382*4882a593Smuzhiyun }; 383*4882a593Smuzhiyun 384*4882a593Smuzhiyun uart0: serial@11002000 { 385*4882a593Smuzhiyun compatible = "mediatek,mt7622-uart", 386*4882a593Smuzhiyun "mediatek,mt6577-uart"; 387*4882a593Smuzhiyun reg = <0 0x11002000 0 0x400>; 388*4882a593Smuzhiyun interrupts = <GIC_SPI 91 IRQ_TYPE_LEVEL_LOW>; 389*4882a593Smuzhiyun clocks = <&topckgen CLK_TOP_UART_SEL>, 390*4882a593Smuzhiyun <&pericfg CLK_PERI_UART0_PD>; 391*4882a593Smuzhiyun clock-names = "baud", "bus"; 392*4882a593Smuzhiyun status = "disabled"; 393*4882a593Smuzhiyun }; 394*4882a593Smuzhiyun 395*4882a593Smuzhiyun uart1: serial@11003000 { 396*4882a593Smuzhiyun compatible = "mediatek,mt7622-uart", 397*4882a593Smuzhiyun "mediatek,mt6577-uart"; 398*4882a593Smuzhiyun reg = <0 0x11003000 0 0x400>; 399*4882a593Smuzhiyun interrupts = <GIC_SPI 92 IRQ_TYPE_LEVEL_LOW>; 400*4882a593Smuzhiyun clocks = <&topckgen CLK_TOP_UART_SEL>, 401*4882a593Smuzhiyun <&pericfg CLK_PERI_UART1_PD>; 402*4882a593Smuzhiyun clock-names = "baud", "bus"; 403*4882a593Smuzhiyun status = "disabled"; 404*4882a593Smuzhiyun }; 405*4882a593Smuzhiyun 406*4882a593Smuzhiyun uart2: serial@11004000 { 407*4882a593Smuzhiyun compatible = "mediatek,mt7622-uart", 408*4882a593Smuzhiyun "mediatek,mt6577-uart"; 409*4882a593Smuzhiyun reg = <0 0x11004000 0 0x400>; 410*4882a593Smuzhiyun interrupts = <GIC_SPI 93 IRQ_TYPE_LEVEL_LOW>; 411*4882a593Smuzhiyun clocks = <&topckgen CLK_TOP_UART_SEL>, 412*4882a593Smuzhiyun <&pericfg CLK_PERI_UART2_PD>; 413*4882a593Smuzhiyun clock-names = "baud", "bus"; 414*4882a593Smuzhiyun status = "disabled"; 415*4882a593Smuzhiyun }; 416*4882a593Smuzhiyun 417*4882a593Smuzhiyun uart3: serial@11005000 { 418*4882a593Smuzhiyun compatible = "mediatek,mt7622-uart", 419*4882a593Smuzhiyun "mediatek,mt6577-uart"; 420*4882a593Smuzhiyun reg = <0 0x11005000 0 0x400>; 421*4882a593Smuzhiyun interrupts = <GIC_SPI 94 IRQ_TYPE_LEVEL_LOW>; 422*4882a593Smuzhiyun clocks = <&topckgen CLK_TOP_UART_SEL>, 423*4882a593Smuzhiyun <&pericfg CLK_PERI_UART3_PD>; 424*4882a593Smuzhiyun clock-names = "baud", "bus"; 425*4882a593Smuzhiyun status = "disabled"; 426*4882a593Smuzhiyun }; 427*4882a593Smuzhiyun 428*4882a593Smuzhiyun pwm: pwm@11006000 { 429*4882a593Smuzhiyun compatible = "mediatek,mt7622-pwm"; 430*4882a593Smuzhiyun reg = <0 0x11006000 0 0x1000>; 431*4882a593Smuzhiyun interrupts = <GIC_SPI 77 IRQ_TYPE_LEVEL_LOW>; 432*4882a593Smuzhiyun clocks = <&topckgen CLK_TOP_PWM_SEL>, 433*4882a593Smuzhiyun <&pericfg CLK_PERI_PWM_PD>, 434*4882a593Smuzhiyun <&pericfg CLK_PERI_PWM1_PD>, 435*4882a593Smuzhiyun <&pericfg CLK_PERI_PWM2_PD>, 436*4882a593Smuzhiyun <&pericfg CLK_PERI_PWM3_PD>, 437*4882a593Smuzhiyun <&pericfg CLK_PERI_PWM4_PD>, 438*4882a593Smuzhiyun <&pericfg CLK_PERI_PWM5_PD>, 439*4882a593Smuzhiyun <&pericfg CLK_PERI_PWM6_PD>; 440*4882a593Smuzhiyun clock-names = "top", "main", "pwm1", "pwm2", "pwm3", "pwm4", 441*4882a593Smuzhiyun "pwm5", "pwm6"; 442*4882a593Smuzhiyun status = "disabled"; 443*4882a593Smuzhiyun }; 444*4882a593Smuzhiyun 445*4882a593Smuzhiyun i2c0: i2c@11007000 { 446*4882a593Smuzhiyun compatible = "mediatek,mt7622-i2c"; 447*4882a593Smuzhiyun reg = <0 0x11007000 0 0x90>, 448*4882a593Smuzhiyun <0 0x11000100 0 0x80>; 449*4882a593Smuzhiyun interrupts = <GIC_SPI 84 IRQ_TYPE_LEVEL_LOW>; 450*4882a593Smuzhiyun clock-div = <16>; 451*4882a593Smuzhiyun clocks = <&pericfg CLK_PERI_I2C0_PD>, 452*4882a593Smuzhiyun <&pericfg CLK_PERI_AP_DMA_PD>; 453*4882a593Smuzhiyun clock-names = "main", "dma"; 454*4882a593Smuzhiyun #address-cells = <1>; 455*4882a593Smuzhiyun #size-cells = <0>; 456*4882a593Smuzhiyun status = "disabled"; 457*4882a593Smuzhiyun }; 458*4882a593Smuzhiyun 459*4882a593Smuzhiyun i2c1: i2c@11008000 { 460*4882a593Smuzhiyun compatible = "mediatek,mt7622-i2c"; 461*4882a593Smuzhiyun reg = <0 0x11008000 0 0x90>, 462*4882a593Smuzhiyun <0 0x11000180 0 0x80>; 463*4882a593Smuzhiyun interrupts = <GIC_SPI 85 IRQ_TYPE_LEVEL_LOW>; 464*4882a593Smuzhiyun clock-div = <16>; 465*4882a593Smuzhiyun clocks = <&pericfg CLK_PERI_I2C1_PD>, 466*4882a593Smuzhiyun <&pericfg CLK_PERI_AP_DMA_PD>; 467*4882a593Smuzhiyun clock-names = "main", "dma"; 468*4882a593Smuzhiyun #address-cells = <1>; 469*4882a593Smuzhiyun #size-cells = <0>; 470*4882a593Smuzhiyun status = "disabled"; 471*4882a593Smuzhiyun }; 472*4882a593Smuzhiyun 473*4882a593Smuzhiyun i2c2: i2c@11009000 { 474*4882a593Smuzhiyun compatible = "mediatek,mt7622-i2c"; 475*4882a593Smuzhiyun reg = <0 0x11009000 0 0x90>, 476*4882a593Smuzhiyun <0 0x11000200 0 0x80>; 477*4882a593Smuzhiyun interrupts = <GIC_SPI 86 IRQ_TYPE_LEVEL_LOW>; 478*4882a593Smuzhiyun clock-div = <16>; 479*4882a593Smuzhiyun clocks = <&pericfg CLK_PERI_I2C2_PD>, 480*4882a593Smuzhiyun <&pericfg CLK_PERI_AP_DMA_PD>; 481*4882a593Smuzhiyun clock-names = "main", "dma"; 482*4882a593Smuzhiyun #address-cells = <1>; 483*4882a593Smuzhiyun #size-cells = <0>; 484*4882a593Smuzhiyun status = "disabled"; 485*4882a593Smuzhiyun }; 486*4882a593Smuzhiyun 487*4882a593Smuzhiyun spi0: spi@1100a000 { 488*4882a593Smuzhiyun compatible = "mediatek,mt7622-spi"; 489*4882a593Smuzhiyun reg = <0 0x1100a000 0 0x100>; 490*4882a593Smuzhiyun interrupts = <GIC_SPI 118 IRQ_TYPE_LEVEL_LOW>; 491*4882a593Smuzhiyun clocks = <&topckgen CLK_TOP_SYSPLL3_D2>, 492*4882a593Smuzhiyun <&topckgen CLK_TOP_SPI0_SEL>, 493*4882a593Smuzhiyun <&pericfg CLK_PERI_SPI0_PD>; 494*4882a593Smuzhiyun clock-names = "parent-clk", "sel-clk", "spi-clk"; 495*4882a593Smuzhiyun #address-cells = <1>; 496*4882a593Smuzhiyun #size-cells = <0>; 497*4882a593Smuzhiyun status = "disabled"; 498*4882a593Smuzhiyun }; 499*4882a593Smuzhiyun 500*4882a593Smuzhiyun thermal: thermal@1100b000 { 501*4882a593Smuzhiyun #thermal-sensor-cells = <1>; 502*4882a593Smuzhiyun compatible = "mediatek,mt7622-thermal"; 503*4882a593Smuzhiyun reg = <0 0x1100b000 0 0x1000>; 504*4882a593Smuzhiyun interrupts = <0 78 IRQ_TYPE_LEVEL_LOW>; 505*4882a593Smuzhiyun clocks = <&pericfg CLK_PERI_THERM_PD>, 506*4882a593Smuzhiyun <&pericfg CLK_PERI_AUXADC_PD>; 507*4882a593Smuzhiyun clock-names = "therm", "auxadc"; 508*4882a593Smuzhiyun resets = <&pericfg MT7622_PERI_THERM_SW_RST>; 509*4882a593Smuzhiyun reset-names = "therm"; 510*4882a593Smuzhiyun mediatek,auxadc = <&auxadc>; 511*4882a593Smuzhiyun mediatek,apmixedsys = <&apmixedsys>; 512*4882a593Smuzhiyun nvmem-cells = <&thermal_calibration>; 513*4882a593Smuzhiyun nvmem-cell-names = "calibration-data"; 514*4882a593Smuzhiyun }; 515*4882a593Smuzhiyun 516*4882a593Smuzhiyun btif: serial@1100c000 { 517*4882a593Smuzhiyun compatible = "mediatek,mt7622-btif", 518*4882a593Smuzhiyun "mediatek,mtk-btif"; 519*4882a593Smuzhiyun reg = <0 0x1100c000 0 0x1000>; 520*4882a593Smuzhiyun interrupts = <GIC_SPI 90 IRQ_TYPE_LEVEL_LOW>; 521*4882a593Smuzhiyun clocks = <&pericfg CLK_PERI_BTIF_PD>; 522*4882a593Smuzhiyun clock-names = "main"; 523*4882a593Smuzhiyun reg-shift = <2>; 524*4882a593Smuzhiyun reg-io-width = <4>; 525*4882a593Smuzhiyun status = "disabled"; 526*4882a593Smuzhiyun 527*4882a593Smuzhiyun bluetooth { 528*4882a593Smuzhiyun compatible = "mediatek,mt7622-bluetooth"; 529*4882a593Smuzhiyun power-domains = <&scpsys MT7622_POWER_DOMAIN_WB>; 530*4882a593Smuzhiyun clocks = <&clk25m>; 531*4882a593Smuzhiyun clock-names = "ref"; 532*4882a593Smuzhiyun }; 533*4882a593Smuzhiyun }; 534*4882a593Smuzhiyun 535*4882a593Smuzhiyun nandc: nfi@1100d000 { 536*4882a593Smuzhiyun compatible = "mediatek,mt7622-nfc"; 537*4882a593Smuzhiyun reg = <0 0x1100D000 0 0x1000>; 538*4882a593Smuzhiyun interrupts = <GIC_SPI 96 IRQ_TYPE_LEVEL_LOW>; 539*4882a593Smuzhiyun clocks = <&pericfg CLK_PERI_NFI_PD>, 540*4882a593Smuzhiyun <&pericfg CLK_PERI_SNFI_PD>; 541*4882a593Smuzhiyun clock-names = "nfi_clk", "pad_clk"; 542*4882a593Smuzhiyun ecc-engine = <&bch>; 543*4882a593Smuzhiyun #address-cells = <1>; 544*4882a593Smuzhiyun #size-cells = <0>; 545*4882a593Smuzhiyun status = "disabled"; 546*4882a593Smuzhiyun }; 547*4882a593Smuzhiyun 548*4882a593Smuzhiyun bch: ecc@1100e000 { 549*4882a593Smuzhiyun compatible = "mediatek,mt7622-ecc"; 550*4882a593Smuzhiyun reg = <0 0x1100e000 0 0x1000>; 551*4882a593Smuzhiyun interrupts = <GIC_SPI 95 IRQ_TYPE_LEVEL_LOW>; 552*4882a593Smuzhiyun clocks = <&pericfg CLK_PERI_NFIECC_PD>; 553*4882a593Smuzhiyun clock-names = "nfiecc_clk"; 554*4882a593Smuzhiyun status = "disabled"; 555*4882a593Smuzhiyun }; 556*4882a593Smuzhiyun 557*4882a593Smuzhiyun nor_flash: spi@11014000 { 558*4882a593Smuzhiyun compatible = "mediatek,mt7622-nor", 559*4882a593Smuzhiyun "mediatek,mt8173-nor"; 560*4882a593Smuzhiyun reg = <0 0x11014000 0 0xe0>; 561*4882a593Smuzhiyun clocks = <&pericfg CLK_PERI_FLASH_PD>, 562*4882a593Smuzhiyun <&topckgen CLK_TOP_FLASH_SEL>; 563*4882a593Smuzhiyun clock-names = "spi", "sf"; 564*4882a593Smuzhiyun #address-cells = <1>; 565*4882a593Smuzhiyun #size-cells = <0>; 566*4882a593Smuzhiyun status = "disabled"; 567*4882a593Smuzhiyun }; 568*4882a593Smuzhiyun 569*4882a593Smuzhiyun spi1: spi@11016000 { 570*4882a593Smuzhiyun compatible = "mediatek,mt7622-spi"; 571*4882a593Smuzhiyun reg = <0 0x11016000 0 0x100>; 572*4882a593Smuzhiyun interrupts = <GIC_SPI 122 IRQ_TYPE_LEVEL_LOW>; 573*4882a593Smuzhiyun clocks = <&topckgen CLK_TOP_SYSPLL3_D2>, 574*4882a593Smuzhiyun <&topckgen CLK_TOP_SPI1_SEL>, 575*4882a593Smuzhiyun <&pericfg CLK_PERI_SPI1_PD>; 576*4882a593Smuzhiyun clock-names = "parent-clk", "sel-clk", "spi-clk"; 577*4882a593Smuzhiyun #address-cells = <1>; 578*4882a593Smuzhiyun #size-cells = <0>; 579*4882a593Smuzhiyun status = "disabled"; 580*4882a593Smuzhiyun }; 581*4882a593Smuzhiyun 582*4882a593Smuzhiyun uart4: serial@11019000 { 583*4882a593Smuzhiyun compatible = "mediatek,mt7622-uart", 584*4882a593Smuzhiyun "mediatek,mt6577-uart"; 585*4882a593Smuzhiyun reg = <0 0x11019000 0 0x400>; 586*4882a593Smuzhiyun interrupts = <GIC_SPI 89 IRQ_TYPE_LEVEL_LOW>; 587*4882a593Smuzhiyun clocks = <&topckgen CLK_TOP_UART_SEL>, 588*4882a593Smuzhiyun <&pericfg CLK_PERI_UART4_PD>; 589*4882a593Smuzhiyun clock-names = "baud", "bus"; 590*4882a593Smuzhiyun status = "disabled"; 591*4882a593Smuzhiyun }; 592*4882a593Smuzhiyun 593*4882a593Smuzhiyun audsys: clock-controller@11220000 { 594*4882a593Smuzhiyun compatible = "mediatek,mt7622-audsys", "syscon"; 595*4882a593Smuzhiyun reg = <0 0x11220000 0 0x2000>; 596*4882a593Smuzhiyun #clock-cells = <1>; 597*4882a593Smuzhiyun 598*4882a593Smuzhiyun afe: audio-controller { 599*4882a593Smuzhiyun compatible = "mediatek,mt7622-audio"; 600*4882a593Smuzhiyun interrupts = <GIC_SPI 144 IRQ_TYPE_LEVEL_LOW>, 601*4882a593Smuzhiyun <GIC_SPI 145 IRQ_TYPE_LEVEL_LOW>; 602*4882a593Smuzhiyun interrupt-names = "afe", "asys"; 603*4882a593Smuzhiyun 604*4882a593Smuzhiyun clocks = <&infracfg CLK_INFRA_AUDIO_PD>, 605*4882a593Smuzhiyun <&topckgen CLK_TOP_AUD1_SEL>, 606*4882a593Smuzhiyun <&topckgen CLK_TOP_AUD2_SEL>, 607*4882a593Smuzhiyun <&topckgen CLK_TOP_A1SYS_HP_DIV_PD>, 608*4882a593Smuzhiyun <&topckgen CLK_TOP_A2SYS_HP_DIV_PD>, 609*4882a593Smuzhiyun <&topckgen CLK_TOP_I2S0_MCK_SEL>, 610*4882a593Smuzhiyun <&topckgen CLK_TOP_I2S1_MCK_SEL>, 611*4882a593Smuzhiyun <&topckgen CLK_TOP_I2S2_MCK_SEL>, 612*4882a593Smuzhiyun <&topckgen CLK_TOP_I2S3_MCK_SEL>, 613*4882a593Smuzhiyun <&topckgen CLK_TOP_I2S0_MCK_DIV>, 614*4882a593Smuzhiyun <&topckgen CLK_TOP_I2S1_MCK_DIV>, 615*4882a593Smuzhiyun <&topckgen CLK_TOP_I2S2_MCK_DIV>, 616*4882a593Smuzhiyun <&topckgen CLK_TOP_I2S3_MCK_DIV>, 617*4882a593Smuzhiyun <&topckgen CLK_TOP_I2S0_MCK_DIV_PD>, 618*4882a593Smuzhiyun <&topckgen CLK_TOP_I2S1_MCK_DIV_PD>, 619*4882a593Smuzhiyun <&topckgen CLK_TOP_I2S2_MCK_DIV_PD>, 620*4882a593Smuzhiyun <&topckgen CLK_TOP_I2S3_MCK_DIV_PD>, 621*4882a593Smuzhiyun <&audsys CLK_AUDIO_I2SO1>, 622*4882a593Smuzhiyun <&audsys CLK_AUDIO_I2SO2>, 623*4882a593Smuzhiyun <&audsys CLK_AUDIO_I2SO3>, 624*4882a593Smuzhiyun <&audsys CLK_AUDIO_I2SO4>, 625*4882a593Smuzhiyun <&audsys CLK_AUDIO_I2SIN1>, 626*4882a593Smuzhiyun <&audsys CLK_AUDIO_I2SIN2>, 627*4882a593Smuzhiyun <&audsys CLK_AUDIO_I2SIN3>, 628*4882a593Smuzhiyun <&audsys CLK_AUDIO_I2SIN4>, 629*4882a593Smuzhiyun <&audsys CLK_AUDIO_ASRCO1>, 630*4882a593Smuzhiyun <&audsys CLK_AUDIO_ASRCO2>, 631*4882a593Smuzhiyun <&audsys CLK_AUDIO_ASRCO3>, 632*4882a593Smuzhiyun <&audsys CLK_AUDIO_ASRCO4>, 633*4882a593Smuzhiyun <&audsys CLK_AUDIO_AFE>, 634*4882a593Smuzhiyun <&audsys CLK_AUDIO_AFE_CONN>, 635*4882a593Smuzhiyun <&audsys CLK_AUDIO_A1SYS>, 636*4882a593Smuzhiyun <&audsys CLK_AUDIO_A2SYS>; 637*4882a593Smuzhiyun 638*4882a593Smuzhiyun clock-names = "infra_sys_audio_clk", 639*4882a593Smuzhiyun "top_audio_mux1_sel", 640*4882a593Smuzhiyun "top_audio_mux2_sel", 641*4882a593Smuzhiyun "top_audio_a1sys_hp", 642*4882a593Smuzhiyun "top_audio_a2sys_hp", 643*4882a593Smuzhiyun "i2s0_src_sel", 644*4882a593Smuzhiyun "i2s1_src_sel", 645*4882a593Smuzhiyun "i2s2_src_sel", 646*4882a593Smuzhiyun "i2s3_src_sel", 647*4882a593Smuzhiyun "i2s0_src_div", 648*4882a593Smuzhiyun "i2s1_src_div", 649*4882a593Smuzhiyun "i2s2_src_div", 650*4882a593Smuzhiyun "i2s3_src_div", 651*4882a593Smuzhiyun "i2s0_mclk_en", 652*4882a593Smuzhiyun "i2s1_mclk_en", 653*4882a593Smuzhiyun "i2s2_mclk_en", 654*4882a593Smuzhiyun "i2s3_mclk_en", 655*4882a593Smuzhiyun "i2so0_hop_ck", 656*4882a593Smuzhiyun "i2so1_hop_ck", 657*4882a593Smuzhiyun "i2so2_hop_ck", 658*4882a593Smuzhiyun "i2so3_hop_ck", 659*4882a593Smuzhiyun "i2si0_hop_ck", 660*4882a593Smuzhiyun "i2si1_hop_ck", 661*4882a593Smuzhiyun "i2si2_hop_ck", 662*4882a593Smuzhiyun "i2si3_hop_ck", 663*4882a593Smuzhiyun "asrc0_out_ck", 664*4882a593Smuzhiyun "asrc1_out_ck", 665*4882a593Smuzhiyun "asrc2_out_ck", 666*4882a593Smuzhiyun "asrc3_out_ck", 667*4882a593Smuzhiyun "audio_afe_pd", 668*4882a593Smuzhiyun "audio_afe_conn_pd", 669*4882a593Smuzhiyun "audio_a1sys_pd", 670*4882a593Smuzhiyun "audio_a2sys_pd"; 671*4882a593Smuzhiyun 672*4882a593Smuzhiyun assigned-clocks = <&topckgen CLK_TOP_A1SYS_HP_SEL>, 673*4882a593Smuzhiyun <&topckgen CLK_TOP_A2SYS_HP_SEL>, 674*4882a593Smuzhiyun <&topckgen CLK_TOP_A1SYS_HP_DIV>, 675*4882a593Smuzhiyun <&topckgen CLK_TOP_A2SYS_HP_DIV>; 676*4882a593Smuzhiyun assigned-clock-parents = <&topckgen CLK_TOP_AUD1PLL>, 677*4882a593Smuzhiyun <&topckgen CLK_TOP_AUD2PLL>; 678*4882a593Smuzhiyun assigned-clock-rates = <0>, <0>, <49152000>, <45158400>; 679*4882a593Smuzhiyun }; 680*4882a593Smuzhiyun }; 681*4882a593Smuzhiyun 682*4882a593Smuzhiyun mmc0: mmc@11230000 { 683*4882a593Smuzhiyun compatible = "mediatek,mt7622-mmc"; 684*4882a593Smuzhiyun reg = <0 0x11230000 0 0x1000>; 685*4882a593Smuzhiyun interrupts = <GIC_SPI 79 IRQ_TYPE_LEVEL_LOW>; 686*4882a593Smuzhiyun clocks = <&pericfg CLK_PERI_MSDC30_0_PD>, 687*4882a593Smuzhiyun <&topckgen CLK_TOP_MSDC50_0_SEL>; 688*4882a593Smuzhiyun clock-names = "source", "hclk"; 689*4882a593Smuzhiyun resets = <&pericfg MT7622_PERI_MSDC0_SW_RST>; 690*4882a593Smuzhiyun reset-names = "hrst"; 691*4882a593Smuzhiyun status = "disabled"; 692*4882a593Smuzhiyun }; 693*4882a593Smuzhiyun 694*4882a593Smuzhiyun mmc1: mmc@11240000 { 695*4882a593Smuzhiyun compatible = "mediatek,mt7622-mmc"; 696*4882a593Smuzhiyun reg = <0 0x11240000 0 0x1000>; 697*4882a593Smuzhiyun interrupts = <GIC_SPI 80 IRQ_TYPE_LEVEL_LOW>; 698*4882a593Smuzhiyun clocks = <&pericfg CLK_PERI_MSDC30_1_PD>, 699*4882a593Smuzhiyun <&topckgen CLK_TOP_AXI_SEL>; 700*4882a593Smuzhiyun clock-names = "source", "hclk"; 701*4882a593Smuzhiyun resets = <&pericfg MT7622_PERI_MSDC1_SW_RST>; 702*4882a593Smuzhiyun reset-names = "hrst"; 703*4882a593Smuzhiyun status = "disabled"; 704*4882a593Smuzhiyun }; 705*4882a593Smuzhiyun 706*4882a593Smuzhiyun wmac: wmac@18000000 { 707*4882a593Smuzhiyun compatible = "mediatek,mt7622-wmac"; 708*4882a593Smuzhiyun reg = <0 0x18000000 0 0x100000>; 709*4882a593Smuzhiyun interrupts = <GIC_SPI 211 IRQ_TYPE_LEVEL_LOW>; 710*4882a593Smuzhiyun 711*4882a593Smuzhiyun mediatek,infracfg = <&infracfg>; 712*4882a593Smuzhiyun status = "disabled"; 713*4882a593Smuzhiyun 714*4882a593Smuzhiyun power-domains = <&scpsys MT7622_POWER_DOMAIN_WB>; 715*4882a593Smuzhiyun }; 716*4882a593Smuzhiyun 717*4882a593Smuzhiyun ssusbsys: ssusbsys@1a000000 { 718*4882a593Smuzhiyun compatible = "mediatek,mt7622-ssusbsys", 719*4882a593Smuzhiyun "syscon"; 720*4882a593Smuzhiyun reg = <0 0x1a000000 0 0x1000>; 721*4882a593Smuzhiyun #clock-cells = <1>; 722*4882a593Smuzhiyun #reset-cells = <1>; 723*4882a593Smuzhiyun }; 724*4882a593Smuzhiyun 725*4882a593Smuzhiyun ssusb: usb@1a0c0000 { 726*4882a593Smuzhiyun compatible = "mediatek,mt7622-xhci", 727*4882a593Smuzhiyun "mediatek,mtk-xhci"; 728*4882a593Smuzhiyun reg = <0 0x1a0c0000 0 0x01000>, 729*4882a593Smuzhiyun <0 0x1a0c4700 0 0x0100>; 730*4882a593Smuzhiyun reg-names = "mac", "ippc"; 731*4882a593Smuzhiyun interrupts = <GIC_SPI 232 IRQ_TYPE_LEVEL_LOW>; 732*4882a593Smuzhiyun power-domains = <&scpsys MT7622_POWER_DOMAIN_HIF1>; 733*4882a593Smuzhiyun clocks = <&ssusbsys CLK_SSUSB_SYS_EN>, 734*4882a593Smuzhiyun <&ssusbsys CLK_SSUSB_REF_EN>, 735*4882a593Smuzhiyun <&ssusbsys CLK_SSUSB_MCU_EN>, 736*4882a593Smuzhiyun <&ssusbsys CLK_SSUSB_DMA_EN>; 737*4882a593Smuzhiyun clock-names = "sys_ck", "ref_ck", "mcu_ck", "dma_ck"; 738*4882a593Smuzhiyun phys = <&u2port0 PHY_TYPE_USB2>, 739*4882a593Smuzhiyun <&u3port0 PHY_TYPE_USB3>, 740*4882a593Smuzhiyun <&u2port1 PHY_TYPE_USB2>; 741*4882a593Smuzhiyun 742*4882a593Smuzhiyun status = "disabled"; 743*4882a593Smuzhiyun }; 744*4882a593Smuzhiyun 745*4882a593Smuzhiyun u3phy: usb-phy@1a0c4000 { 746*4882a593Smuzhiyun compatible = "mediatek,mt7622-u3phy", 747*4882a593Smuzhiyun "mediatek,generic-tphy-v1"; 748*4882a593Smuzhiyun reg = <0 0x1a0c4000 0 0x700>; 749*4882a593Smuzhiyun #address-cells = <2>; 750*4882a593Smuzhiyun #size-cells = <2>; 751*4882a593Smuzhiyun ranges; 752*4882a593Smuzhiyun status = "disabled"; 753*4882a593Smuzhiyun 754*4882a593Smuzhiyun u2port0: usb-phy@1a0c4800 { 755*4882a593Smuzhiyun reg = <0 0x1a0c4800 0 0x0100>; 756*4882a593Smuzhiyun #phy-cells = <1>; 757*4882a593Smuzhiyun clocks = <&ssusbsys CLK_SSUSB_U2_PHY_EN>; 758*4882a593Smuzhiyun clock-names = "ref"; 759*4882a593Smuzhiyun }; 760*4882a593Smuzhiyun 761*4882a593Smuzhiyun u3port0: usb-phy@1a0c4900 { 762*4882a593Smuzhiyun reg = <0 0x1a0c4900 0 0x0700>; 763*4882a593Smuzhiyun #phy-cells = <1>; 764*4882a593Smuzhiyun clocks = <&clk25m>; 765*4882a593Smuzhiyun clock-names = "ref"; 766*4882a593Smuzhiyun }; 767*4882a593Smuzhiyun 768*4882a593Smuzhiyun u2port1: usb-phy@1a0c5000 { 769*4882a593Smuzhiyun reg = <0 0x1a0c5000 0 0x0100>; 770*4882a593Smuzhiyun #phy-cells = <1>; 771*4882a593Smuzhiyun clocks = <&ssusbsys CLK_SSUSB_U2_PHY_1P_EN>; 772*4882a593Smuzhiyun clock-names = "ref"; 773*4882a593Smuzhiyun }; 774*4882a593Smuzhiyun }; 775*4882a593Smuzhiyun 776*4882a593Smuzhiyun pciesys: pciesys@1a100800 { 777*4882a593Smuzhiyun compatible = "mediatek,mt7622-pciesys", 778*4882a593Smuzhiyun "syscon"; 779*4882a593Smuzhiyun reg = <0 0x1a100800 0 0x1000>; 780*4882a593Smuzhiyun #clock-cells = <1>; 781*4882a593Smuzhiyun #reset-cells = <1>; 782*4882a593Smuzhiyun }; 783*4882a593Smuzhiyun 784*4882a593Smuzhiyun pcie: pcie@1a140000 { 785*4882a593Smuzhiyun compatible = "mediatek,mt7622-pcie"; 786*4882a593Smuzhiyun device_type = "pci"; 787*4882a593Smuzhiyun reg = <0 0x1a140000 0 0x1000>, 788*4882a593Smuzhiyun <0 0x1a143000 0 0x1000>, 789*4882a593Smuzhiyun <0 0x1a145000 0 0x1000>; 790*4882a593Smuzhiyun reg-names = "subsys", "port0", "port1"; 791*4882a593Smuzhiyun #address-cells = <3>; 792*4882a593Smuzhiyun #size-cells = <2>; 793*4882a593Smuzhiyun interrupts = <GIC_SPI 228 IRQ_TYPE_LEVEL_LOW>, 794*4882a593Smuzhiyun <GIC_SPI 229 IRQ_TYPE_LEVEL_LOW>; 795*4882a593Smuzhiyun clocks = <&pciesys CLK_PCIE_P0_MAC_EN>, 796*4882a593Smuzhiyun <&pciesys CLK_PCIE_P1_MAC_EN>, 797*4882a593Smuzhiyun <&pciesys CLK_PCIE_P0_AHB_EN>, 798*4882a593Smuzhiyun <&pciesys CLK_PCIE_P0_AHB_EN>, 799*4882a593Smuzhiyun <&pciesys CLK_PCIE_P0_AUX_EN>, 800*4882a593Smuzhiyun <&pciesys CLK_PCIE_P1_AUX_EN>, 801*4882a593Smuzhiyun <&pciesys CLK_PCIE_P0_AXI_EN>, 802*4882a593Smuzhiyun <&pciesys CLK_PCIE_P1_AXI_EN>, 803*4882a593Smuzhiyun <&pciesys CLK_PCIE_P0_OBFF_EN>, 804*4882a593Smuzhiyun <&pciesys CLK_PCIE_P1_OBFF_EN>, 805*4882a593Smuzhiyun <&pciesys CLK_PCIE_P0_PIPE_EN>, 806*4882a593Smuzhiyun <&pciesys CLK_PCIE_P1_PIPE_EN>; 807*4882a593Smuzhiyun clock-names = "sys_ck0", "sys_ck1", "ahb_ck0", "ahb_ck1", 808*4882a593Smuzhiyun "aux_ck0", "aux_ck1", "axi_ck0", "axi_ck1", 809*4882a593Smuzhiyun "obff_ck0", "obff_ck1", "pipe_ck0", "pipe_ck1"; 810*4882a593Smuzhiyun power-domains = <&scpsys MT7622_POWER_DOMAIN_HIF0>; 811*4882a593Smuzhiyun bus-range = <0x00 0xff>; 812*4882a593Smuzhiyun ranges = <0x82000000 0 0x20000000 0x0 0x20000000 0 0x10000000>; 813*4882a593Smuzhiyun status = "disabled"; 814*4882a593Smuzhiyun 815*4882a593Smuzhiyun pcie0: pcie@0,0 { 816*4882a593Smuzhiyun reg = <0x0000 0 0 0 0>; 817*4882a593Smuzhiyun #address-cells = <3>; 818*4882a593Smuzhiyun #size-cells = <2>; 819*4882a593Smuzhiyun #interrupt-cells = <1>; 820*4882a593Smuzhiyun ranges; 821*4882a593Smuzhiyun status = "disabled"; 822*4882a593Smuzhiyun 823*4882a593Smuzhiyun interrupt-map-mask = <0 0 0 7>; 824*4882a593Smuzhiyun interrupt-map = <0 0 0 1 &pcie_intc0 0>, 825*4882a593Smuzhiyun <0 0 0 2 &pcie_intc0 1>, 826*4882a593Smuzhiyun <0 0 0 3 &pcie_intc0 2>, 827*4882a593Smuzhiyun <0 0 0 4 &pcie_intc0 3>; 828*4882a593Smuzhiyun pcie_intc0: interrupt-controller { 829*4882a593Smuzhiyun interrupt-controller; 830*4882a593Smuzhiyun #address-cells = <0>; 831*4882a593Smuzhiyun #interrupt-cells = <1>; 832*4882a593Smuzhiyun }; 833*4882a593Smuzhiyun }; 834*4882a593Smuzhiyun 835*4882a593Smuzhiyun pcie1: pcie@1,0 { 836*4882a593Smuzhiyun reg = <0x0800 0 0 0 0>; 837*4882a593Smuzhiyun #address-cells = <3>; 838*4882a593Smuzhiyun #size-cells = <2>; 839*4882a593Smuzhiyun #interrupt-cells = <1>; 840*4882a593Smuzhiyun ranges; 841*4882a593Smuzhiyun status = "disabled"; 842*4882a593Smuzhiyun 843*4882a593Smuzhiyun interrupt-map-mask = <0 0 0 7>; 844*4882a593Smuzhiyun interrupt-map = <0 0 0 1 &pcie_intc1 0>, 845*4882a593Smuzhiyun <0 0 0 2 &pcie_intc1 1>, 846*4882a593Smuzhiyun <0 0 0 3 &pcie_intc1 2>, 847*4882a593Smuzhiyun <0 0 0 4 &pcie_intc1 3>; 848*4882a593Smuzhiyun pcie_intc1: interrupt-controller { 849*4882a593Smuzhiyun interrupt-controller; 850*4882a593Smuzhiyun #address-cells = <0>; 851*4882a593Smuzhiyun #interrupt-cells = <1>; 852*4882a593Smuzhiyun }; 853*4882a593Smuzhiyun }; 854*4882a593Smuzhiyun }; 855*4882a593Smuzhiyun 856*4882a593Smuzhiyun sata: sata@1a200000 { 857*4882a593Smuzhiyun compatible = "mediatek,mt7622-ahci", 858*4882a593Smuzhiyun "mediatek,mtk-ahci"; 859*4882a593Smuzhiyun reg = <0 0x1a200000 0 0x1100>; 860*4882a593Smuzhiyun interrupts = <GIC_SPI 233 IRQ_TYPE_LEVEL_HIGH>; 861*4882a593Smuzhiyun interrupt-names = "hostc"; 862*4882a593Smuzhiyun clocks = <&pciesys CLK_SATA_AHB_EN>, 863*4882a593Smuzhiyun <&pciesys CLK_SATA_AXI_EN>, 864*4882a593Smuzhiyun <&pciesys CLK_SATA_ASIC_EN>, 865*4882a593Smuzhiyun <&pciesys CLK_SATA_RBC_EN>, 866*4882a593Smuzhiyun <&pciesys CLK_SATA_PM_EN>; 867*4882a593Smuzhiyun clock-names = "ahb", "axi", "asic", "rbc", "pm"; 868*4882a593Smuzhiyun phys = <&sata_port PHY_TYPE_SATA>; 869*4882a593Smuzhiyun phy-names = "sata-phy"; 870*4882a593Smuzhiyun ports-implemented = <0x1>; 871*4882a593Smuzhiyun power-domains = <&scpsys MT7622_POWER_DOMAIN_HIF0>; 872*4882a593Smuzhiyun resets = <&pciesys MT7622_SATA_AXI_BUS_RST>, 873*4882a593Smuzhiyun <&pciesys MT7622_SATA_PHY_SW_RST>, 874*4882a593Smuzhiyun <&pciesys MT7622_SATA_PHY_REG_RST>; 875*4882a593Smuzhiyun reset-names = "axi", "sw", "reg"; 876*4882a593Smuzhiyun mediatek,phy-mode = <&pciesys>; 877*4882a593Smuzhiyun status = "disabled"; 878*4882a593Smuzhiyun }; 879*4882a593Smuzhiyun 880*4882a593Smuzhiyun sata_phy: sata-phy@1a243000 { 881*4882a593Smuzhiyun compatible = "mediatek,generic-tphy-v1"; 882*4882a593Smuzhiyun #address-cells = <2>; 883*4882a593Smuzhiyun #size-cells = <2>; 884*4882a593Smuzhiyun ranges; 885*4882a593Smuzhiyun status = "disabled"; 886*4882a593Smuzhiyun 887*4882a593Smuzhiyun sata_port: sata-phy@1a243000 { 888*4882a593Smuzhiyun reg = <0 0x1a243000 0 0x0100>; 889*4882a593Smuzhiyun clocks = <&topckgen CLK_TOP_ETH_500M>; 890*4882a593Smuzhiyun clock-names = "ref"; 891*4882a593Smuzhiyun #phy-cells = <1>; 892*4882a593Smuzhiyun }; 893*4882a593Smuzhiyun }; 894*4882a593Smuzhiyun 895*4882a593Smuzhiyun ethsys: syscon@1b000000 { 896*4882a593Smuzhiyun compatible = "mediatek,mt7622-ethsys", 897*4882a593Smuzhiyun "syscon"; 898*4882a593Smuzhiyun reg = <0 0x1b000000 0 0x1000>; 899*4882a593Smuzhiyun #clock-cells = <1>; 900*4882a593Smuzhiyun #reset-cells = <1>; 901*4882a593Smuzhiyun }; 902*4882a593Smuzhiyun 903*4882a593Smuzhiyun hsdma: dma-controller@1b007000 { 904*4882a593Smuzhiyun compatible = "mediatek,mt7622-hsdma"; 905*4882a593Smuzhiyun reg = <0 0x1b007000 0 0x1000>; 906*4882a593Smuzhiyun interrupts = <GIC_SPI 219 IRQ_TYPE_LEVEL_LOW>; 907*4882a593Smuzhiyun clocks = <ðsys CLK_ETH_HSDMA_EN>; 908*4882a593Smuzhiyun clock-names = "hsdma"; 909*4882a593Smuzhiyun power-domains = <&scpsys MT7622_POWER_DOMAIN_ETHSYS>; 910*4882a593Smuzhiyun #dma-cells = <1>; 911*4882a593Smuzhiyun }; 912*4882a593Smuzhiyun 913*4882a593Smuzhiyun eth: ethernet@1b100000 { 914*4882a593Smuzhiyun compatible = "mediatek,mt7622-eth", 915*4882a593Smuzhiyun "mediatek,mt2701-eth", 916*4882a593Smuzhiyun "syscon"; 917*4882a593Smuzhiyun reg = <0 0x1b100000 0 0x20000>; 918*4882a593Smuzhiyun interrupts = <GIC_SPI 223 IRQ_TYPE_LEVEL_LOW>, 919*4882a593Smuzhiyun <GIC_SPI 224 IRQ_TYPE_LEVEL_LOW>, 920*4882a593Smuzhiyun <GIC_SPI 225 IRQ_TYPE_LEVEL_LOW>; 921*4882a593Smuzhiyun clocks = <&topckgen CLK_TOP_ETH_SEL>, 922*4882a593Smuzhiyun <ðsys CLK_ETH_ESW_EN>, 923*4882a593Smuzhiyun <ðsys CLK_ETH_GP0_EN>, 924*4882a593Smuzhiyun <ðsys CLK_ETH_GP1_EN>, 925*4882a593Smuzhiyun <ðsys CLK_ETH_GP2_EN>, 926*4882a593Smuzhiyun <&sgmiisys CLK_SGMII_TX250M_EN>, 927*4882a593Smuzhiyun <&sgmiisys CLK_SGMII_RX250M_EN>, 928*4882a593Smuzhiyun <&sgmiisys CLK_SGMII_CDR_REF>, 929*4882a593Smuzhiyun <&sgmiisys CLK_SGMII_CDR_FB>, 930*4882a593Smuzhiyun <&topckgen CLK_TOP_SGMIIPLL>, 931*4882a593Smuzhiyun <&apmixedsys CLK_APMIXED_ETH2PLL>; 932*4882a593Smuzhiyun clock-names = "ethif", "esw", "gp0", "gp1", "gp2", 933*4882a593Smuzhiyun "sgmii_tx250m", "sgmii_rx250m", 934*4882a593Smuzhiyun "sgmii_cdr_ref", "sgmii_cdr_fb", "sgmii_ck", 935*4882a593Smuzhiyun "eth2pll"; 936*4882a593Smuzhiyun power-domains = <&scpsys MT7622_POWER_DOMAIN_ETHSYS>; 937*4882a593Smuzhiyun mediatek,ethsys = <ðsys>; 938*4882a593Smuzhiyun mediatek,sgmiisys = <&sgmiisys>; 939*4882a593Smuzhiyun #address-cells = <1>; 940*4882a593Smuzhiyun #size-cells = <0>; 941*4882a593Smuzhiyun status = "disabled"; 942*4882a593Smuzhiyun }; 943*4882a593Smuzhiyun 944*4882a593Smuzhiyun sgmiisys: sgmiisys@1b128000 { 945*4882a593Smuzhiyun compatible = "mediatek,mt7622-sgmiisys", 946*4882a593Smuzhiyun "syscon"; 947*4882a593Smuzhiyun reg = <0 0x1b128000 0 0x3000>; 948*4882a593Smuzhiyun #clock-cells = <1>; 949*4882a593Smuzhiyun }; 950*4882a593Smuzhiyun}; 951