xref: /OK3568_Linux_fs/kernel/arch/arm64/boot/dts/mediatek/mt6795.dtsi (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun/*
2*4882a593Smuzhiyun * Copyright (c) 2015 MediaTek Inc.
3*4882a593Smuzhiyun * Author: Mars.C <mars.cheng@mediatek.com>
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * This program is free software; you can redistribute it and/or modify
6*4882a593Smuzhiyun * it under the terms of the GNU General Public License version 2 as
7*4882a593Smuzhiyun * published by the Free Software Foundation.
8*4882a593Smuzhiyun *
9*4882a593Smuzhiyun * This program is distributed in the hope that it will be useful,
10*4882a593Smuzhiyun * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
11*4882a593Smuzhiyun * GNU General Public License for more details.
12*4882a593Smuzhiyun */
13*4882a593Smuzhiyun
14*4882a593Smuzhiyun#include <dt-bindings/interrupt-controller/irq.h>
15*4882a593Smuzhiyun#include <dt-bindings/interrupt-controller/arm-gic.h>
16*4882a593Smuzhiyun
17*4882a593Smuzhiyun/ {
18*4882a593Smuzhiyun	compatible = "mediatek,mt6795";
19*4882a593Smuzhiyun	interrupt-parent = <&sysirq>;
20*4882a593Smuzhiyun	#address-cells = <2>;
21*4882a593Smuzhiyun	#size-cells = <2>;
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun	psci {
24*4882a593Smuzhiyun		compatible = "arm,psci-0.2";
25*4882a593Smuzhiyun		method = "smc";
26*4882a593Smuzhiyun	};
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun	cpus {
29*4882a593Smuzhiyun		#address-cells = <1>;
30*4882a593Smuzhiyun		#size-cells = <0>;
31*4882a593Smuzhiyun
32*4882a593Smuzhiyun		cpu0: cpu@0 {
33*4882a593Smuzhiyun			device_type = "cpu";
34*4882a593Smuzhiyun			compatible = "arm,cortex-a53";
35*4882a593Smuzhiyun			enable-method = "psci";
36*4882a593Smuzhiyun			reg = <0x000>;
37*4882a593Smuzhiyun		};
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun		cpu1: cpu@1 {
40*4882a593Smuzhiyun			device_type = "cpu";
41*4882a593Smuzhiyun			compatible = "arm,cortex-a53";
42*4882a593Smuzhiyun			enable-method = "psci";
43*4882a593Smuzhiyun			reg = <0x001>;
44*4882a593Smuzhiyun		};
45*4882a593Smuzhiyun
46*4882a593Smuzhiyun		cpu2: cpu@2 {
47*4882a593Smuzhiyun			device_type = "cpu";
48*4882a593Smuzhiyun			compatible = "arm,cortex-a53";
49*4882a593Smuzhiyun			enable-method = "psci";
50*4882a593Smuzhiyun			reg = <0x002>;
51*4882a593Smuzhiyun		};
52*4882a593Smuzhiyun
53*4882a593Smuzhiyun		cpu3: cpu@3 {
54*4882a593Smuzhiyun			device_type = "cpu";
55*4882a593Smuzhiyun			compatible = "arm,cortex-a53";
56*4882a593Smuzhiyun			enable-method = "psci";
57*4882a593Smuzhiyun			reg = <0x003>;
58*4882a593Smuzhiyun		};
59*4882a593Smuzhiyun
60*4882a593Smuzhiyun		cpu4: cpu@100 {
61*4882a593Smuzhiyun			device_type = "cpu";
62*4882a593Smuzhiyun			compatible = "arm,cortex-a53";
63*4882a593Smuzhiyun			enable-method = "psci";
64*4882a593Smuzhiyun			reg = <0x100>;
65*4882a593Smuzhiyun		};
66*4882a593Smuzhiyun
67*4882a593Smuzhiyun		cpu5: cpu@101 {
68*4882a593Smuzhiyun			device_type = "cpu";
69*4882a593Smuzhiyun			compatible = "arm,cortex-a53";
70*4882a593Smuzhiyun			enable-method = "psci";
71*4882a593Smuzhiyun			reg = <0x101>;
72*4882a593Smuzhiyun		};
73*4882a593Smuzhiyun
74*4882a593Smuzhiyun		cpu6: cpu@102 {
75*4882a593Smuzhiyun			device_type = "cpu";
76*4882a593Smuzhiyun			compatible = "arm,cortex-a53";
77*4882a593Smuzhiyun			enable-method = "psci";
78*4882a593Smuzhiyun			reg = <0x102>;
79*4882a593Smuzhiyun		};
80*4882a593Smuzhiyun
81*4882a593Smuzhiyun		cpu7: cpu@103 {
82*4882a593Smuzhiyun			device_type = "cpu";
83*4882a593Smuzhiyun			compatible = "arm,cortex-a53";
84*4882a593Smuzhiyun			enable-method = "psci";
85*4882a593Smuzhiyun			reg = <0x103>;
86*4882a593Smuzhiyun		};
87*4882a593Smuzhiyun	};
88*4882a593Smuzhiyun
89*4882a593Smuzhiyun	system_clk: dummy13m {
90*4882a593Smuzhiyun		compatible = "fixed-clock";
91*4882a593Smuzhiyun		clock-frequency = <13000000>;
92*4882a593Smuzhiyun		#clock-cells = <0>;
93*4882a593Smuzhiyun	};
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun	rtc_clk: dummy32k {
96*4882a593Smuzhiyun		compatible = "fixed-clock";
97*4882a593Smuzhiyun		clock-frequency = <32000>;
98*4882a593Smuzhiyun		#clock-cells = <0>;
99*4882a593Smuzhiyun	};
100*4882a593Smuzhiyun
101*4882a593Smuzhiyun	uart_clk: dummy26m {
102*4882a593Smuzhiyun		compatible = "fixed-clock";
103*4882a593Smuzhiyun		clock-frequency = <26000000>;
104*4882a593Smuzhiyun		#clock-cells = <0>;
105*4882a593Smuzhiyun	};
106*4882a593Smuzhiyun
107*4882a593Smuzhiyun	timer {
108*4882a593Smuzhiyun		compatible = "arm,armv8-timer";
109*4882a593Smuzhiyun		interrupt-parent = <&gic>;
110*4882a593Smuzhiyun		interrupts = <GIC_PPI 13
111*4882a593Smuzhiyun			     (GIC_CPU_MASK_SIMPLE(8) | IRQ_TYPE_LEVEL_LOW)>,
112*4882a593Smuzhiyun			     <GIC_PPI 14
113*4882a593Smuzhiyun			     (GIC_CPU_MASK_SIMPLE(8) | IRQ_TYPE_LEVEL_LOW)>,
114*4882a593Smuzhiyun			     <GIC_PPI 11
115*4882a593Smuzhiyun			     (GIC_CPU_MASK_SIMPLE(8) | IRQ_TYPE_LEVEL_LOW)>,
116*4882a593Smuzhiyun			     <GIC_PPI 10
117*4882a593Smuzhiyun			     (GIC_CPU_MASK_SIMPLE(8) | IRQ_TYPE_LEVEL_LOW)>;
118*4882a593Smuzhiyun	};
119*4882a593Smuzhiyun
120*4882a593Smuzhiyun	sysirq: intpol-controller@10200620 {
121*4882a593Smuzhiyun		compatible = "mediatek,mt6795-sysirq",
122*4882a593Smuzhiyun			     "mediatek,mt6577-sysirq";
123*4882a593Smuzhiyun		interrupt-controller;
124*4882a593Smuzhiyun		#interrupt-cells = <3>;
125*4882a593Smuzhiyun		interrupt-parent = <&gic>;
126*4882a593Smuzhiyun		reg = <0 0x10200620 0 0x20>;
127*4882a593Smuzhiyun	};
128*4882a593Smuzhiyun
129*4882a593Smuzhiyun	gic: interrupt-controller@10221000 {
130*4882a593Smuzhiyun		compatible = "arm,gic-400";
131*4882a593Smuzhiyun		#interrupt-cells = <3>;
132*4882a593Smuzhiyun		interrupt-parent = <&gic>;
133*4882a593Smuzhiyun		interrupt-controller;
134*4882a593Smuzhiyun		reg = <0 0x10221000 0 0x1000>,
135*4882a593Smuzhiyun		      <0 0x10222000 0 0x2000>,
136*4882a593Smuzhiyun		      <0 0x10224000 0 0x2000>,
137*4882a593Smuzhiyun		      <0 0x10226000 0 0x2000>;
138*4882a593Smuzhiyun	};
139*4882a593Smuzhiyun
140*4882a593Smuzhiyun	uart0: serial@11002000 {
141*4882a593Smuzhiyun		compatible = "mediatek,mt6795-uart",
142*4882a593Smuzhiyun			     "mediatek,mt6577-uart";
143*4882a593Smuzhiyun		reg = <0 0x11002000 0 0x400>;
144*4882a593Smuzhiyun		interrupts = <GIC_SPI 91 IRQ_TYPE_LEVEL_LOW>;
145*4882a593Smuzhiyun		clocks = <&uart_clk>;
146*4882a593Smuzhiyun		status = "disabled";
147*4882a593Smuzhiyun	};
148*4882a593Smuzhiyun
149*4882a593Smuzhiyun	uart1: serial@11003000 {
150*4882a593Smuzhiyun		compatible = "mediatek,mt6795-uart",
151*4882a593Smuzhiyun			     "mediatek,mt6577-uart";
152*4882a593Smuzhiyun		reg = <0 0x11003000 0 0x400>;
153*4882a593Smuzhiyun		interrupts = <GIC_SPI 92 IRQ_TYPE_LEVEL_LOW>;
154*4882a593Smuzhiyun		clocks = <&uart_clk>;
155*4882a593Smuzhiyun		status = "disabled";
156*4882a593Smuzhiyun	};
157*4882a593Smuzhiyun
158*4882a593Smuzhiyun	uart2: serial@11004000 {
159*4882a593Smuzhiyun		compatible = "mediatek,mt6795-uart",
160*4882a593Smuzhiyun			     "mediatek,mt6577-uart";
161*4882a593Smuzhiyun		reg = <0 0x11004000 0 0x400>;
162*4882a593Smuzhiyun		interrupts = <GIC_SPI 93 IRQ_TYPE_LEVEL_LOW>;
163*4882a593Smuzhiyun		clocks = <&uart_clk>;
164*4882a593Smuzhiyun		status = "disabled";
165*4882a593Smuzhiyun	};
166*4882a593Smuzhiyun
167*4882a593Smuzhiyun	uart3: serial@11005000 {
168*4882a593Smuzhiyun		compatible = "mediatek,mt6795-uart",
169*4882a593Smuzhiyun			     "mediatek,mt6577-uart";
170*4882a593Smuzhiyun		reg = <0 0x11005000 0 0x400>;
171*4882a593Smuzhiyun		interrupts = <GIC_SPI 94 IRQ_TYPE_LEVEL_LOW>;
172*4882a593Smuzhiyun		clocks = <&uart_clk>;
173*4882a593Smuzhiyun		status = "disabled";
174*4882a593Smuzhiyun	};
175*4882a593Smuzhiyun};
176