1*4882a593Smuzhiyun/* 2*4882a593Smuzhiyun * Copyright (c) 2016 MediaTek Inc. 3*4882a593Smuzhiyun * Author: Mars.C <mars.cheng@mediatek.com> 4*4882a593Smuzhiyun * 5*4882a593Smuzhiyun * This program is free software; you can redistribute it and/or modify 6*4882a593Smuzhiyun * it under the terms of the GNU General Public License version 2 as 7*4882a593Smuzhiyun * published by the Free Software Foundation. 8*4882a593Smuzhiyun * 9*4882a593Smuzhiyun * This program is distributed in the hope that it will be useful, 10*4882a593Smuzhiyun * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 11*4882a593Smuzhiyun * GNU General Public License for more details. 12*4882a593Smuzhiyun */ 13*4882a593Smuzhiyun 14*4882a593Smuzhiyun#include <dt-bindings/interrupt-controller/irq.h> 15*4882a593Smuzhiyun#include <dt-bindings/interrupt-controller/arm-gic.h> 16*4882a593Smuzhiyun 17*4882a593Smuzhiyun/ { 18*4882a593Smuzhiyun compatible = "mediatek,mt6755"; 19*4882a593Smuzhiyun interrupt-parent = <&sysirq>; 20*4882a593Smuzhiyun #address-cells = <2>; 21*4882a593Smuzhiyun #size-cells = <2>; 22*4882a593Smuzhiyun 23*4882a593Smuzhiyun psci { 24*4882a593Smuzhiyun compatible = "arm,psci-0.2"; 25*4882a593Smuzhiyun method = "smc"; 26*4882a593Smuzhiyun }; 27*4882a593Smuzhiyun 28*4882a593Smuzhiyun cpus { 29*4882a593Smuzhiyun #address-cells = <1>; 30*4882a593Smuzhiyun #size-cells = <0>; 31*4882a593Smuzhiyun 32*4882a593Smuzhiyun cpu0: cpu@0 { 33*4882a593Smuzhiyun device_type = "cpu"; 34*4882a593Smuzhiyun compatible = "arm,cortex-a53"; 35*4882a593Smuzhiyun enable-method = "psci"; 36*4882a593Smuzhiyun reg = <0x000>; 37*4882a593Smuzhiyun }; 38*4882a593Smuzhiyun 39*4882a593Smuzhiyun cpu1: cpu@1 { 40*4882a593Smuzhiyun device_type = "cpu"; 41*4882a593Smuzhiyun compatible = "arm,cortex-a53"; 42*4882a593Smuzhiyun enable-method = "psci"; 43*4882a593Smuzhiyun reg = <0x001>; 44*4882a593Smuzhiyun }; 45*4882a593Smuzhiyun 46*4882a593Smuzhiyun cpu2: cpu@2 { 47*4882a593Smuzhiyun device_type = "cpu"; 48*4882a593Smuzhiyun compatible = "arm,cortex-a53"; 49*4882a593Smuzhiyun enable-method = "psci"; 50*4882a593Smuzhiyun reg = <0x002>; 51*4882a593Smuzhiyun }; 52*4882a593Smuzhiyun 53*4882a593Smuzhiyun cpu3: cpu@3 { 54*4882a593Smuzhiyun device_type = "cpu"; 55*4882a593Smuzhiyun compatible = "arm,cortex-a53"; 56*4882a593Smuzhiyun enable-method = "psci"; 57*4882a593Smuzhiyun reg = <0x003>; 58*4882a593Smuzhiyun }; 59*4882a593Smuzhiyun 60*4882a593Smuzhiyun cpu4: cpu@100 { 61*4882a593Smuzhiyun device_type = "cpu"; 62*4882a593Smuzhiyun compatible = "arm,cortex-a53"; 63*4882a593Smuzhiyun enable-method = "psci"; 64*4882a593Smuzhiyun reg = <0x100>; 65*4882a593Smuzhiyun }; 66*4882a593Smuzhiyun 67*4882a593Smuzhiyun cpu5: cpu@101 { 68*4882a593Smuzhiyun device_type = "cpu"; 69*4882a593Smuzhiyun compatible = "arm,cortex-a53"; 70*4882a593Smuzhiyun enable-method = "psci"; 71*4882a593Smuzhiyun reg = <0x101>; 72*4882a593Smuzhiyun }; 73*4882a593Smuzhiyun 74*4882a593Smuzhiyun cpu6: cpu@102 { 75*4882a593Smuzhiyun device_type = "cpu"; 76*4882a593Smuzhiyun compatible = "arm,cortex-a53"; 77*4882a593Smuzhiyun enable-method = "psci"; 78*4882a593Smuzhiyun reg = <0x102>; 79*4882a593Smuzhiyun }; 80*4882a593Smuzhiyun 81*4882a593Smuzhiyun cpu7: cpu@103 { 82*4882a593Smuzhiyun device_type = "cpu"; 83*4882a593Smuzhiyun compatible = "arm,cortex-a53"; 84*4882a593Smuzhiyun enable-method = "psci"; 85*4882a593Smuzhiyun reg = <0x103>; 86*4882a593Smuzhiyun }; 87*4882a593Smuzhiyun }; 88*4882a593Smuzhiyun 89*4882a593Smuzhiyun uart_clk: dummy26m { 90*4882a593Smuzhiyun compatible = "fixed-clock"; 91*4882a593Smuzhiyun clock-frequency = <26000000>; 92*4882a593Smuzhiyun #clock-cells = <0>; 93*4882a593Smuzhiyun }; 94*4882a593Smuzhiyun 95*4882a593Smuzhiyun timer { 96*4882a593Smuzhiyun compatible = "arm,armv8-timer"; 97*4882a593Smuzhiyun interrupt-parent = <&gic>; 98*4882a593Smuzhiyun interrupts = <GIC_PPI 13 99*4882a593Smuzhiyun (GIC_CPU_MASK_SIMPLE(8) | IRQ_TYPE_LEVEL_LOW)>, 100*4882a593Smuzhiyun <GIC_PPI 14 101*4882a593Smuzhiyun (GIC_CPU_MASK_SIMPLE(8) | IRQ_TYPE_LEVEL_LOW)>, 102*4882a593Smuzhiyun <GIC_PPI 11 103*4882a593Smuzhiyun (GIC_CPU_MASK_SIMPLE(8) | IRQ_TYPE_LEVEL_LOW)>, 104*4882a593Smuzhiyun <GIC_PPI 10 105*4882a593Smuzhiyun (GIC_CPU_MASK_SIMPLE(8) | IRQ_TYPE_LEVEL_LOW)>; 106*4882a593Smuzhiyun }; 107*4882a593Smuzhiyun 108*4882a593Smuzhiyun sysirq: intpol-controller@10200620 { 109*4882a593Smuzhiyun compatible = "mediatek,mt6755-sysirq", 110*4882a593Smuzhiyun "mediatek,mt6577-sysirq"; 111*4882a593Smuzhiyun interrupt-controller; 112*4882a593Smuzhiyun #interrupt-cells = <3>; 113*4882a593Smuzhiyun interrupt-parent = <&gic>; 114*4882a593Smuzhiyun reg = <0 0x10200620 0 0x20>; 115*4882a593Smuzhiyun }; 116*4882a593Smuzhiyun 117*4882a593Smuzhiyun gic: interrupt-controller@10231000 { 118*4882a593Smuzhiyun compatible = "arm,gic-400"; 119*4882a593Smuzhiyun #interrupt-cells = <3>; 120*4882a593Smuzhiyun interrupt-parent = <&gic>; 121*4882a593Smuzhiyun interrupt-controller; 122*4882a593Smuzhiyun reg = <0 0x10231000 0 0x1000>, 123*4882a593Smuzhiyun <0 0x10232000 0 0x2000>, 124*4882a593Smuzhiyun <0 0x10234000 0 0x2000>, 125*4882a593Smuzhiyun <0 0x10236000 0 0x2000>; 126*4882a593Smuzhiyun }; 127*4882a593Smuzhiyun 128*4882a593Smuzhiyun uart0: serial@11002000 { 129*4882a593Smuzhiyun compatible = "mediatek,mt6755-uart", 130*4882a593Smuzhiyun "mediatek,mt6577-uart"; 131*4882a593Smuzhiyun reg = <0 0x11002000 0 0x400>; 132*4882a593Smuzhiyun interrupts = <GIC_SPI 91 IRQ_TYPE_LEVEL_LOW>; 133*4882a593Smuzhiyun clocks = <&uart_clk>; 134*4882a593Smuzhiyun status = "disabled"; 135*4882a593Smuzhiyun }; 136*4882a593Smuzhiyun 137*4882a593Smuzhiyun uart1: serial@11003000 { 138*4882a593Smuzhiyun compatible = "mediatek,mt6755-uart", 139*4882a593Smuzhiyun "mediatek,mt6577-uart"; 140*4882a593Smuzhiyun reg = <0 0x11003000 0 0x400>; 141*4882a593Smuzhiyun interrupts = <GIC_SPI 92 IRQ_TYPE_LEVEL_LOW>; 142*4882a593Smuzhiyun clocks = <&uart_clk>; 143*4882a593Smuzhiyun status = "disabled"; 144*4882a593Smuzhiyun }; 145*4882a593Smuzhiyun}; 146