1*4882a593Smuzhiyun// SPDX-License-Identifier: (GPL-2.0+ OR MIT) 2*4882a593Smuzhiyun/* 3*4882a593Smuzhiyun * Copyright (C) 2019 Marvell International Ltd. 4*4882a593Smuzhiyun * 5*4882a593Smuzhiyun * Device tree for the CN9132-DB board. 6*4882a593Smuzhiyun */ 7*4882a593Smuzhiyun 8*4882a593Smuzhiyun#include "cn9131-db.dts" 9*4882a593Smuzhiyun 10*4882a593Smuzhiyun/ { 11*4882a593Smuzhiyun model = "Marvell Armada CN9132-DB"; 12*4882a593Smuzhiyun compatible = "marvell,cn9132", "marvell,cn9131", "marvell,cn9130", 13*4882a593Smuzhiyun "marvell,armada-ap807-quad", "marvell,armada-ap807"; 14*4882a593Smuzhiyun 15*4882a593Smuzhiyun aliases { 16*4882a593Smuzhiyun gpio5 = &cp2_gpio1; 17*4882a593Smuzhiyun gpio6 = &cp2_gpio2; 18*4882a593Smuzhiyun ethernet5 = &cp2_eth0; 19*4882a593Smuzhiyun }; 20*4882a593Smuzhiyun 21*4882a593Smuzhiyun cp2_reg_usb3_vbus0: cp2_usb3_vbus@0 { 22*4882a593Smuzhiyun compatible = "regulator-fixed"; 23*4882a593Smuzhiyun regulator-name = "cp2-xhci0-vbus"; 24*4882a593Smuzhiyun regulator-min-microvolt = <5000000>; 25*4882a593Smuzhiyun regulator-max-microvolt = <5000000>; 26*4882a593Smuzhiyun enable-active-high; 27*4882a593Smuzhiyun gpio = <&cp2_gpio1 2 GPIO_ACTIVE_HIGH>; 28*4882a593Smuzhiyun }; 29*4882a593Smuzhiyun 30*4882a593Smuzhiyun cp2_usb3_0_phy0: cp2_usb3_phy0 { 31*4882a593Smuzhiyun compatible = "usb-nop-xceiv"; 32*4882a593Smuzhiyun vcc-supply = <&cp2_reg_usb3_vbus0>; 33*4882a593Smuzhiyun }; 34*4882a593Smuzhiyun 35*4882a593Smuzhiyun cp2_reg_usb3_vbus1: cp2_usb3_vbus@1 { 36*4882a593Smuzhiyun compatible = "regulator-fixed"; 37*4882a593Smuzhiyun regulator-name = "cp2-xhci1-vbus"; 38*4882a593Smuzhiyun regulator-min-microvolt = <5000000>; 39*4882a593Smuzhiyun regulator-max-microvolt = <5000000>; 40*4882a593Smuzhiyun enable-active-high; 41*4882a593Smuzhiyun gpio = <&cp2_gpio1 3 GPIO_ACTIVE_HIGH>; 42*4882a593Smuzhiyun }; 43*4882a593Smuzhiyun 44*4882a593Smuzhiyun cp2_usb3_0_phy1: cp2_usb3_phy1 { 45*4882a593Smuzhiyun compatible = "usb-nop-xceiv"; 46*4882a593Smuzhiyun vcc-supply = <&cp2_reg_usb3_vbus1>; 47*4882a593Smuzhiyun }; 48*4882a593Smuzhiyun 49*4882a593Smuzhiyun cp2_reg_sd_vccq: cp2_sd_vccq@0 { 50*4882a593Smuzhiyun compatible = "regulator-gpio"; 51*4882a593Smuzhiyun regulator-name = "cp2_sd_vcc"; 52*4882a593Smuzhiyun regulator-min-microvolt = <1800000>; 53*4882a593Smuzhiyun regulator-max-microvolt = <3300000>; 54*4882a593Smuzhiyun gpios = <&cp2_gpio2 17 GPIO_ACTIVE_HIGH>; 55*4882a593Smuzhiyun states = <1800000 0x1 3300000 0x0>; 56*4882a593Smuzhiyun }; 57*4882a593Smuzhiyun 58*4882a593Smuzhiyun cp2_sfp_eth0: sfp-eth0 { 59*4882a593Smuzhiyun compatible = "sff,sfp"; 60*4882a593Smuzhiyun i2c-bus = <&cp2_sfpp0_i2c>; 61*4882a593Smuzhiyun los-gpio = <&cp2_module_expander1 11 GPIO_ACTIVE_HIGH>; 62*4882a593Smuzhiyun mod-def0-gpio = <&cp2_module_expander1 10 GPIO_ACTIVE_LOW>; 63*4882a593Smuzhiyun tx-disable-gpio = <&cp2_module_expander1 9 GPIO_ACTIVE_HIGH>; 64*4882a593Smuzhiyun tx-fault-gpio = <&cp2_module_expander1 8 GPIO_ACTIVE_HIGH>; 65*4882a593Smuzhiyun /* 66*4882a593Smuzhiyun * SFP cages are unconnected on early PCBs because of an the I2C 67*4882a593Smuzhiyun * lanes not being connected. Prevent the port for being 68*4882a593Smuzhiyun * unusable by disabling the SFP node. 69*4882a593Smuzhiyun */ 70*4882a593Smuzhiyun status = "disabled"; 71*4882a593Smuzhiyun }; 72*4882a593Smuzhiyun}; 73*4882a593Smuzhiyun 74*4882a593Smuzhiyun/* 75*4882a593Smuzhiyun * Instantiate the second slave CP115 76*4882a593Smuzhiyun */ 77*4882a593Smuzhiyun 78*4882a593Smuzhiyun#define CP11X_NAME cp2 79*4882a593Smuzhiyun#define CP11X_BASE f6000000 80*4882a593Smuzhiyun#define CP11X_PCIEx_MEM_BASE(iface) (0xe5000000 + (iface * 0x1000000)) 81*4882a593Smuzhiyun#define CP11X_PCIEx_MEM_SIZE(iface) 0xf00000 82*4882a593Smuzhiyun#define CP11X_PCIE0_BASE f6600000 83*4882a593Smuzhiyun#define CP11X_PCIE1_BASE f6620000 84*4882a593Smuzhiyun#define CP11X_PCIE2_BASE f6640000 85*4882a593Smuzhiyun 86*4882a593Smuzhiyun#include "armada-cp115.dtsi" 87*4882a593Smuzhiyun 88*4882a593Smuzhiyun#undef CP11X_NAME 89*4882a593Smuzhiyun#undef CP11X_BASE 90*4882a593Smuzhiyun#undef CP11X_PCIEx_MEM_BASE 91*4882a593Smuzhiyun#undef CP11X_PCIEx_MEM_SIZE 92*4882a593Smuzhiyun#undef CP11X_PCIE0_BASE 93*4882a593Smuzhiyun#undef CP11X_PCIE1_BASE 94*4882a593Smuzhiyun#undef CP11X_PCIE2_BASE 95*4882a593Smuzhiyun 96*4882a593Smuzhiyun&cp2_crypto { 97*4882a593Smuzhiyun status = "disabled"; 98*4882a593Smuzhiyun}; 99*4882a593Smuzhiyun 100*4882a593Smuzhiyun&cp2_ethernet { 101*4882a593Smuzhiyun status = "okay"; 102*4882a593Smuzhiyun}; 103*4882a593Smuzhiyun 104*4882a593Smuzhiyun/* SLM-1521-V2, CON9 */ 105*4882a593Smuzhiyun&cp2_eth0 { 106*4882a593Smuzhiyun status = "disabled"; 107*4882a593Smuzhiyun phy-mode = "10gbase-kr"; 108*4882a593Smuzhiyun /* Generic PHY, providing serdes lanes */ 109*4882a593Smuzhiyun phys = <&cp2_comphy4 0>; 110*4882a593Smuzhiyun managed = "in-band-status"; 111*4882a593Smuzhiyun sfp = <&cp2_sfp_eth0>; 112*4882a593Smuzhiyun}; 113*4882a593Smuzhiyun 114*4882a593Smuzhiyun&cp2_gpio1 { 115*4882a593Smuzhiyun status = "okay"; 116*4882a593Smuzhiyun}; 117*4882a593Smuzhiyun 118*4882a593Smuzhiyun&cp2_gpio2 { 119*4882a593Smuzhiyun status = "okay"; 120*4882a593Smuzhiyun}; 121*4882a593Smuzhiyun 122*4882a593Smuzhiyun&cp2_i2c0 { 123*4882a593Smuzhiyun clock-frequency = <100000>; 124*4882a593Smuzhiyun 125*4882a593Smuzhiyun /* SLM-1521-V2 - U3 */ 126*4882a593Smuzhiyun i2c-mux@72 { 127*4882a593Smuzhiyun compatible = "nxp,pca9544"; 128*4882a593Smuzhiyun #address-cells = <1>; 129*4882a593Smuzhiyun #size-cells = <0>; 130*4882a593Smuzhiyun reg = <0x72>; 131*4882a593Smuzhiyun cp2_sfpp0_i2c: i2c@0 { 132*4882a593Smuzhiyun #address-cells = <1>; 133*4882a593Smuzhiyun #size-cells = <0>; 134*4882a593Smuzhiyun reg = <0>; 135*4882a593Smuzhiyun }; 136*4882a593Smuzhiyun 137*4882a593Smuzhiyun i2c@1 { 138*4882a593Smuzhiyun #address-cells = <1>; 139*4882a593Smuzhiyun #size-cells = <0>; 140*4882a593Smuzhiyun reg = <1>; 141*4882a593Smuzhiyun /* U12 */ 142*4882a593Smuzhiyun cp2_module_expander1: pca9555@21 { 143*4882a593Smuzhiyun compatible = "nxp,pca9555"; 144*4882a593Smuzhiyun pinctrl-names = "default"; 145*4882a593Smuzhiyun gpio-controller; 146*4882a593Smuzhiyun #gpio-cells = <2>; 147*4882a593Smuzhiyun reg = <0x21>; 148*4882a593Smuzhiyun }; 149*4882a593Smuzhiyun }; 150*4882a593Smuzhiyun }; 151*4882a593Smuzhiyun}; 152*4882a593Smuzhiyun 153*4882a593Smuzhiyun/* SLM-1521-V2, CON6 */ 154*4882a593Smuzhiyun&cp2_pcie0 { 155*4882a593Smuzhiyun status = "okay"; 156*4882a593Smuzhiyun num-lanes = <2>; 157*4882a593Smuzhiyun num-viewport = <8>; 158*4882a593Smuzhiyun /* Generic PHY, providing serdes lanes */ 159*4882a593Smuzhiyun phys = <&cp2_comphy0 0 160*4882a593Smuzhiyun &cp2_comphy1 0>; 161*4882a593Smuzhiyun}; 162*4882a593Smuzhiyun 163*4882a593Smuzhiyun/* SLM-1521-V2, CON8 */ 164*4882a593Smuzhiyun&cp2_pcie2 { 165*4882a593Smuzhiyun status = "okay"; 166*4882a593Smuzhiyun num-lanes = <1>; 167*4882a593Smuzhiyun num-viewport = <8>; 168*4882a593Smuzhiyun /* Generic PHY, providing serdes lanes */ 169*4882a593Smuzhiyun phys = <&cp2_comphy5 2>; 170*4882a593Smuzhiyun}; 171*4882a593Smuzhiyun 172*4882a593Smuzhiyun&cp2_sata0 { 173*4882a593Smuzhiyun status = "okay"; 174*4882a593Smuzhiyun 175*4882a593Smuzhiyun /* SLM-1521-V2, CON4 */ 176*4882a593Smuzhiyun sata-port@0 { 177*4882a593Smuzhiyun /* Generic PHY, providing serdes lanes */ 178*4882a593Smuzhiyun phys = <&cp2_comphy2 0>; 179*4882a593Smuzhiyun }; 180*4882a593Smuzhiyun}; 181*4882a593Smuzhiyun 182*4882a593Smuzhiyun/* CON 2 on SLM-1683 - microSD */ 183*4882a593Smuzhiyun&cp2_sdhci0 { 184*4882a593Smuzhiyun status = "okay"; 185*4882a593Smuzhiyun pinctrl-names = "default"; 186*4882a593Smuzhiyun pinctrl-0 = <&cp2_sdhci_pins>; 187*4882a593Smuzhiyun bus-width = <4>; 188*4882a593Smuzhiyun cd-gpios = <&cp2_gpio2 23 GPIO_ACTIVE_LOW>; 189*4882a593Smuzhiyun vqmmc-supply = <&cp2_reg_sd_vccq>; 190*4882a593Smuzhiyun}; 191*4882a593Smuzhiyun 192*4882a593Smuzhiyun&cp2_syscon0 { 193*4882a593Smuzhiyun cp2_pinctrl: pinctrl { 194*4882a593Smuzhiyun compatible = "marvell,cp115-standalone-pinctrl"; 195*4882a593Smuzhiyun 196*4882a593Smuzhiyun cp2_i2c0_pins: cp2-i2c-pins-0 { 197*4882a593Smuzhiyun marvell,pins = "mpp37", "mpp38"; 198*4882a593Smuzhiyun marvell,function = "i2c0"; 199*4882a593Smuzhiyun }; 200*4882a593Smuzhiyun cp2_sdhci_pins: cp2-sdhi-pins-0 { 201*4882a593Smuzhiyun marvell,pins = "mpp56", "mpp57", "mpp58", 202*4882a593Smuzhiyun "mpp59", "mpp60", "mpp61"; 203*4882a593Smuzhiyun marvell,function = "sdio"; 204*4882a593Smuzhiyun }; 205*4882a593Smuzhiyun }; 206*4882a593Smuzhiyun}; 207*4882a593Smuzhiyun 208*4882a593Smuzhiyun&cp2_usb3_0 { 209*4882a593Smuzhiyun status = "okay"; 210*4882a593Smuzhiyun usb-phy = <&cp2_usb3_0_phy0>; 211*4882a593Smuzhiyun phy-names = "usb"; 212*4882a593Smuzhiyun}; 213*4882a593Smuzhiyun 214*4882a593Smuzhiyun/* SLM-1521-V2, CON11 */ 215*4882a593Smuzhiyun&cp2_usb3_1 { 216*4882a593Smuzhiyun status = "okay"; 217*4882a593Smuzhiyun usb-phy = <&cp2_usb3_0_phy1>; 218*4882a593Smuzhiyun phy-names = "usb"; 219*4882a593Smuzhiyun /* Generic PHY, providing serdes lanes */ 220*4882a593Smuzhiyun phys = <&cp2_comphy3 1>; 221*4882a593Smuzhiyun}; 222