1*4882a593Smuzhiyun// SPDX-License-Identifier: (GPL-2.0+ OR MIT) 2*4882a593Smuzhiyun/* 3*4882a593Smuzhiyun * Copyright (C) 2019 Marvell International Ltd. 4*4882a593Smuzhiyun * 5*4882a593Smuzhiyun * Device tree for the CN9131-DB board. 6*4882a593Smuzhiyun */ 7*4882a593Smuzhiyun 8*4882a593Smuzhiyun#include "cn9130-db.dts" 9*4882a593Smuzhiyun 10*4882a593Smuzhiyun/ { 11*4882a593Smuzhiyun model = "Marvell Armada CN9131-DB"; 12*4882a593Smuzhiyun compatible = "marvell,cn9131", "marvell,cn9130", 13*4882a593Smuzhiyun "marvell,armada-ap807-quad", "marvell,armada-ap807"; 14*4882a593Smuzhiyun 15*4882a593Smuzhiyun aliases { 16*4882a593Smuzhiyun gpio3 = &cp1_gpio1; 17*4882a593Smuzhiyun gpio4 = &cp1_gpio2; 18*4882a593Smuzhiyun ethernet3 = &cp1_eth0; 19*4882a593Smuzhiyun ethernet4 = &cp1_eth1; 20*4882a593Smuzhiyun }; 21*4882a593Smuzhiyun 22*4882a593Smuzhiyun cp1_reg_usb3_vbus0: cp1_usb3_vbus@0 { 23*4882a593Smuzhiyun compatible = "regulator-fixed"; 24*4882a593Smuzhiyun pinctrl-names = "default"; 25*4882a593Smuzhiyun pinctrl-0 = <&cp1_xhci0_vbus_pins>; 26*4882a593Smuzhiyun regulator-name = "cp1-xhci0-vbus"; 27*4882a593Smuzhiyun regulator-min-microvolt = <5000000>; 28*4882a593Smuzhiyun regulator-max-microvolt = <5000000>; 29*4882a593Smuzhiyun enable-active-high; 30*4882a593Smuzhiyun gpio = <&cp1_gpio1 3 GPIO_ACTIVE_HIGH>; 31*4882a593Smuzhiyun }; 32*4882a593Smuzhiyun 33*4882a593Smuzhiyun cp1_usb3_0_phy0: cp1_usb3_phy0 { 34*4882a593Smuzhiyun compatible = "usb-nop-xceiv"; 35*4882a593Smuzhiyun vcc-supply = <&cp1_reg_usb3_vbus0>; 36*4882a593Smuzhiyun }; 37*4882a593Smuzhiyun 38*4882a593Smuzhiyun cp1_sfp_eth1: sfp-eth1 { 39*4882a593Smuzhiyun compatible = "sff,sfp"; 40*4882a593Smuzhiyun i2c-bus = <&cp1_i2c0>; 41*4882a593Smuzhiyun los-gpio = <&cp1_gpio1 11 GPIO_ACTIVE_HIGH>; 42*4882a593Smuzhiyun mod-def0-gpio = <&cp1_gpio1 10 GPIO_ACTIVE_LOW>; 43*4882a593Smuzhiyun tx-disable-gpio = <&cp1_gpio1 9 GPIO_ACTIVE_HIGH>; 44*4882a593Smuzhiyun tx-fault-gpio = <&cp1_gpio1 8 GPIO_ACTIVE_HIGH>; 45*4882a593Smuzhiyun pinctrl-names = "default"; 46*4882a593Smuzhiyun pinctrl-0 = <&cp1_sfp_pins>; 47*4882a593Smuzhiyun /* 48*4882a593Smuzhiyun * SFP cages are unconnected on early PCBs because of an the I2C 49*4882a593Smuzhiyun * lanes not being connected. Prevent the port for being 50*4882a593Smuzhiyun * unusable by disabling the SFP node. 51*4882a593Smuzhiyun */ 52*4882a593Smuzhiyun status = "disabled"; 53*4882a593Smuzhiyun }; 54*4882a593Smuzhiyun}; 55*4882a593Smuzhiyun 56*4882a593Smuzhiyun/* 57*4882a593Smuzhiyun * Instantiate the first slave CP115 58*4882a593Smuzhiyun */ 59*4882a593Smuzhiyun 60*4882a593Smuzhiyun#define CP11X_NAME cp1 61*4882a593Smuzhiyun#define CP11X_BASE f4000000 62*4882a593Smuzhiyun#define CP11X_PCIEx_MEM_BASE(iface) (0xe2000000 + (iface * 0x1000000)) 63*4882a593Smuzhiyun#define CP11X_PCIEx_MEM_SIZE(iface) 0xf00000 64*4882a593Smuzhiyun#define CP11X_PCIE0_BASE f4600000 65*4882a593Smuzhiyun#define CP11X_PCIE1_BASE f4620000 66*4882a593Smuzhiyun#define CP11X_PCIE2_BASE f4640000 67*4882a593Smuzhiyun 68*4882a593Smuzhiyun#include "armada-cp115.dtsi" 69*4882a593Smuzhiyun 70*4882a593Smuzhiyun#undef CP11X_NAME 71*4882a593Smuzhiyun#undef CP11X_BASE 72*4882a593Smuzhiyun#undef CP11X_PCIEx_MEM_BASE 73*4882a593Smuzhiyun#undef CP11X_PCIEx_MEM_SIZE 74*4882a593Smuzhiyun#undef CP11X_PCIE0_BASE 75*4882a593Smuzhiyun#undef CP11X_PCIE1_BASE 76*4882a593Smuzhiyun#undef CP11X_PCIE2_BASE 77*4882a593Smuzhiyun 78*4882a593Smuzhiyun&cp1_crypto { 79*4882a593Smuzhiyun status = "disabled"; 80*4882a593Smuzhiyun}; 81*4882a593Smuzhiyun 82*4882a593Smuzhiyun&cp1_ethernet { 83*4882a593Smuzhiyun status = "okay"; 84*4882a593Smuzhiyun}; 85*4882a593Smuzhiyun 86*4882a593Smuzhiyun/* CON50 */ 87*4882a593Smuzhiyun&cp1_eth0 { 88*4882a593Smuzhiyun status = "disabled"; 89*4882a593Smuzhiyun phy-mode = "10gbase-kr"; 90*4882a593Smuzhiyun /* Generic PHY, providing serdes lanes */ 91*4882a593Smuzhiyun phys = <&cp1_comphy4 0>; 92*4882a593Smuzhiyun managed = "in-band-status"; 93*4882a593Smuzhiyun sfp = <&cp1_sfp_eth1>; 94*4882a593Smuzhiyun}; 95*4882a593Smuzhiyun 96*4882a593Smuzhiyun&cp1_gpio1 { 97*4882a593Smuzhiyun status = "okay"; 98*4882a593Smuzhiyun}; 99*4882a593Smuzhiyun 100*4882a593Smuzhiyun&cp1_gpio2 { 101*4882a593Smuzhiyun status = "okay"; 102*4882a593Smuzhiyun}; 103*4882a593Smuzhiyun 104*4882a593Smuzhiyun&cp1_i2c0 { 105*4882a593Smuzhiyun status = "okay"; 106*4882a593Smuzhiyun pinctrl-names = "default"; 107*4882a593Smuzhiyun pinctrl-0 = <&cp1_i2c0_pins>; 108*4882a593Smuzhiyun clock-frequency = <100000>; 109*4882a593Smuzhiyun}; 110*4882a593Smuzhiyun 111*4882a593Smuzhiyun/* CON40 */ 112*4882a593Smuzhiyun&cp1_pcie0 { 113*4882a593Smuzhiyun pinctrl-names = "default"; 114*4882a593Smuzhiyun pinctrl-0 = <&cp1_pcie_reset_pins>; 115*4882a593Smuzhiyun num-lanes = <2>; 116*4882a593Smuzhiyun num-viewport = <8>; 117*4882a593Smuzhiyun marvell,reset-gpio = <&cp1_gpio1 0 GPIO_ACTIVE_HIGH>; 118*4882a593Smuzhiyun status = "okay"; 119*4882a593Smuzhiyun /* Generic PHY, providing serdes lanes */ 120*4882a593Smuzhiyun phys = <&cp1_comphy0 0 121*4882a593Smuzhiyun &cp1_comphy1 0>; 122*4882a593Smuzhiyun}; 123*4882a593Smuzhiyun 124*4882a593Smuzhiyun&cp1_sata0 { 125*4882a593Smuzhiyun status = "okay"; 126*4882a593Smuzhiyun 127*4882a593Smuzhiyun /* CON32 */ 128*4882a593Smuzhiyun sata-port@1 { 129*4882a593Smuzhiyun /* Generic PHY, providing serdes lanes */ 130*4882a593Smuzhiyun phys = <&cp1_comphy5 1>; 131*4882a593Smuzhiyun }; 132*4882a593Smuzhiyun}; 133*4882a593Smuzhiyun 134*4882a593Smuzhiyun/* U24 */ 135*4882a593Smuzhiyun&cp1_spi1 { 136*4882a593Smuzhiyun status = "okay"; 137*4882a593Smuzhiyun pinctrl-names = "default"; 138*4882a593Smuzhiyun pinctrl-0 = <&cp1_spi0_pins>; 139*4882a593Smuzhiyun reg = <0x700680 0x50>; 140*4882a593Smuzhiyun 141*4882a593Smuzhiyun spi-flash@0 { 142*4882a593Smuzhiyun #address-cells = <0x1>; 143*4882a593Smuzhiyun #size-cells = <0x1>; 144*4882a593Smuzhiyun compatible = "jedec,spi-nor"; 145*4882a593Smuzhiyun reg = <0x0>; 146*4882a593Smuzhiyun /* On-board MUX does not allow higher frequencies */ 147*4882a593Smuzhiyun spi-max-frequency = <40000000>; 148*4882a593Smuzhiyun 149*4882a593Smuzhiyun partitions { 150*4882a593Smuzhiyun compatible = "fixed-partitions"; 151*4882a593Smuzhiyun #address-cells = <1>; 152*4882a593Smuzhiyun #size-cells = <1>; 153*4882a593Smuzhiyun 154*4882a593Smuzhiyun partition@0 { 155*4882a593Smuzhiyun label = "U-Boot-1"; 156*4882a593Smuzhiyun reg = <0x0 0x200000>; 157*4882a593Smuzhiyun }; 158*4882a593Smuzhiyun 159*4882a593Smuzhiyun partition@400000 { 160*4882a593Smuzhiyun label = "Filesystem-1"; 161*4882a593Smuzhiyun reg = <0x200000 0xe00000>; 162*4882a593Smuzhiyun }; 163*4882a593Smuzhiyun }; 164*4882a593Smuzhiyun }; 165*4882a593Smuzhiyun 166*4882a593Smuzhiyun}; 167*4882a593Smuzhiyun 168*4882a593Smuzhiyun&cp1_syscon0 { 169*4882a593Smuzhiyun cp1_pinctrl: pinctrl { 170*4882a593Smuzhiyun compatible = "marvell,cp115-standalone-pinctrl"; 171*4882a593Smuzhiyun 172*4882a593Smuzhiyun cp1_i2c0_pins: cp1-i2c-pins-0 { 173*4882a593Smuzhiyun marvell,pins = "mpp37", "mpp38"; 174*4882a593Smuzhiyun marvell,function = "i2c0"; 175*4882a593Smuzhiyun }; 176*4882a593Smuzhiyun cp1_spi0_pins: cp1-spi-pins-0 { 177*4882a593Smuzhiyun marvell,pins = "mpp13", "mpp14", "mpp15", "mpp16"; 178*4882a593Smuzhiyun marvell,function = "spi1"; 179*4882a593Smuzhiyun }; 180*4882a593Smuzhiyun cp1_xhci0_vbus_pins: cp1-xhci0-vbus-pins { 181*4882a593Smuzhiyun marvell,pins = "mpp3"; 182*4882a593Smuzhiyun marvell,function = "gpio"; 183*4882a593Smuzhiyun }; 184*4882a593Smuzhiyun cp1_sfp_pins: sfp-pins { 185*4882a593Smuzhiyun marvell,pins = "mpp8", "mpp9", "mpp10", "mpp11"; 186*4882a593Smuzhiyun marvell,function = "gpio"; 187*4882a593Smuzhiyun }; 188*4882a593Smuzhiyun cp1_pcie_reset_pins: cp1-pcie-reset-pins { 189*4882a593Smuzhiyun marvell,pins = "mpp0"; 190*4882a593Smuzhiyun marvell,function = "gpio"; 191*4882a593Smuzhiyun }; 192*4882a593Smuzhiyun }; 193*4882a593Smuzhiyun}; 194*4882a593Smuzhiyun 195*4882a593Smuzhiyun/* CON58 */ 196*4882a593Smuzhiyun&cp1_usb3_1 { 197*4882a593Smuzhiyun status = "okay"; 198*4882a593Smuzhiyun usb-phy = <&cp1_usb3_0_phy0>; 199*4882a593Smuzhiyun /* Generic PHY, providing serdes lanes */ 200*4882a593Smuzhiyun phys = <&cp1_comphy3 1>; 201*4882a593Smuzhiyun phy-names = "usb"; 202*4882a593Smuzhiyun}; 203