xref: /OK3568_Linux_fs/kernel/arch/arm64/boot/dts/marvell/armada-7040-db.dts (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun// SPDX-License-Identifier: (GPL-2.0+ OR MIT)
2*4882a593Smuzhiyun/*
3*4882a593Smuzhiyun * Copyright (C) 2016 Marvell Technology Group Ltd.
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Device Tree file for Marvell Armada 7040 Development board platform
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun#include <dt-bindings/gpio/gpio.h>
9*4882a593Smuzhiyun#include "armada-7040.dtsi"
10*4882a593Smuzhiyun
11*4882a593Smuzhiyun/ {
12*4882a593Smuzhiyun	model = "Marvell Armada 7040 DB board";
13*4882a593Smuzhiyun	compatible = "marvell,armada7040-db", "marvell,armada7040",
14*4882a593Smuzhiyun		     "marvell,armada-ap806-quad", "marvell,armada-ap806";
15*4882a593Smuzhiyun
16*4882a593Smuzhiyun	chosen {
17*4882a593Smuzhiyun		stdout-path = "serial0:115200n8";
18*4882a593Smuzhiyun	};
19*4882a593Smuzhiyun
20*4882a593Smuzhiyun	memory@0 {
21*4882a593Smuzhiyun		device_type = "memory";
22*4882a593Smuzhiyun		reg = <0x0 0x0 0x0 0x80000000>;
23*4882a593Smuzhiyun	};
24*4882a593Smuzhiyun
25*4882a593Smuzhiyun	aliases {
26*4882a593Smuzhiyun		ethernet0 = &cp0_eth0;
27*4882a593Smuzhiyun		ethernet1 = &cp0_eth1;
28*4882a593Smuzhiyun		ethernet2 = &cp0_eth2;
29*4882a593Smuzhiyun	};
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun	cp0_exp_usb3_0_current_regulator: gpio-regulator {
32*4882a593Smuzhiyun		compatible = "regulator-gpio";
33*4882a593Smuzhiyun		regulator-name = "cp0-usb3-0-current-regulator";
34*4882a593Smuzhiyun		regulator-type = "current";
35*4882a593Smuzhiyun		regulator-min-microamp = <500000>;
36*4882a593Smuzhiyun		regulator-max-microamp = <900000>;
37*4882a593Smuzhiyun		gpios = <&expander0 4 GPIO_ACTIVE_HIGH>;
38*4882a593Smuzhiyun		states = <500000 0x0
39*4882a593Smuzhiyun			  900000 0x1>;
40*4882a593Smuzhiyun		enable-active-high;
41*4882a593Smuzhiyun		gpios-states = <0>;
42*4882a593Smuzhiyun	};
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun	cp0_exp_usb3_1_current_regulator: gpio-regulator {
45*4882a593Smuzhiyun		compatible = "regulator-gpio";
46*4882a593Smuzhiyun		regulator-name = "cp0-usb3-1-current-regulator";
47*4882a593Smuzhiyun		regulator-type = "current";
48*4882a593Smuzhiyun		regulator-min-microamp = <500000>;
49*4882a593Smuzhiyun		regulator-max-microamp = <900000>;
50*4882a593Smuzhiyun		gpios = <&expander0 5 GPIO_ACTIVE_HIGH>;
51*4882a593Smuzhiyun		states = <500000 0x0
52*4882a593Smuzhiyun			  900000 0x1>;
53*4882a593Smuzhiyun		enable-active-high;
54*4882a593Smuzhiyun		gpios-states = <0>;
55*4882a593Smuzhiyun	};
56*4882a593Smuzhiyun
57*4882a593Smuzhiyun	cp0_reg_usb3_0_vbus: cp0-usb3-0-vbus {
58*4882a593Smuzhiyun		compatible = "regulator-fixed";
59*4882a593Smuzhiyun		regulator-name = "usb3h0-vbus";
60*4882a593Smuzhiyun		regulator-min-microvolt = <5000000>;
61*4882a593Smuzhiyun		regulator-max-microvolt = <5000000>;
62*4882a593Smuzhiyun		enable-active-high;
63*4882a593Smuzhiyun		gpio = <&expander0 0 GPIO_ACTIVE_HIGH>;
64*4882a593Smuzhiyun		vin-supply = <&cp0_exp_usb3_0_current_regulator>;
65*4882a593Smuzhiyun	};
66*4882a593Smuzhiyun
67*4882a593Smuzhiyun	cp0_reg_usb3_1_vbus: cp0-usb3-1-vbus {
68*4882a593Smuzhiyun		compatible = "regulator-fixed";
69*4882a593Smuzhiyun		regulator-name = "usb3h1-vbus";
70*4882a593Smuzhiyun		regulator-min-microvolt = <5000000>;
71*4882a593Smuzhiyun		regulator-max-microvolt = <5000000>;
72*4882a593Smuzhiyun		enable-active-high;
73*4882a593Smuzhiyun		gpio = <&expander0 1 GPIO_ACTIVE_HIGH>;
74*4882a593Smuzhiyun		vin-supply = <&cp0_exp_usb3_1_current_regulator>;
75*4882a593Smuzhiyun	};
76*4882a593Smuzhiyun};
77*4882a593Smuzhiyun
78*4882a593Smuzhiyun&i2c0 {
79*4882a593Smuzhiyun	status = "okay";
80*4882a593Smuzhiyun	clock-frequency = <100000>;
81*4882a593Smuzhiyun};
82*4882a593Smuzhiyun
83*4882a593Smuzhiyun&spi0 {
84*4882a593Smuzhiyun	status = "okay";
85*4882a593Smuzhiyun
86*4882a593Smuzhiyun	spi-flash@0 {
87*4882a593Smuzhiyun		compatible = "jedec,spi-nor";
88*4882a593Smuzhiyun		reg = <0>;
89*4882a593Smuzhiyun		spi-max-frequency = <10000000>;
90*4882a593Smuzhiyun
91*4882a593Smuzhiyun		partitions {
92*4882a593Smuzhiyun			compatible = "fixed-partitions";
93*4882a593Smuzhiyun			#address-cells = <1>;
94*4882a593Smuzhiyun			#size-cells = <1>;
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun			partition@0 {
97*4882a593Smuzhiyun				label = "U-Boot";
98*4882a593Smuzhiyun				reg = <0 0x200000>;
99*4882a593Smuzhiyun			};
100*4882a593Smuzhiyun			partition@400000 {
101*4882a593Smuzhiyun				label = "Filesystem";
102*4882a593Smuzhiyun				reg = <0x200000 0xce0000>;
103*4882a593Smuzhiyun			};
104*4882a593Smuzhiyun		};
105*4882a593Smuzhiyun	};
106*4882a593Smuzhiyun};
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun&uart0 {
109*4882a593Smuzhiyun	status = "okay";
110*4882a593Smuzhiyun	pinctrl-0 = <&uart0_pins>;
111*4882a593Smuzhiyun	pinctrl-names = "default";
112*4882a593Smuzhiyun};
113*4882a593Smuzhiyun
114*4882a593Smuzhiyun
115*4882a593Smuzhiyun&cp0_pcie2 {
116*4882a593Smuzhiyun	status = "okay";
117*4882a593Smuzhiyun	phys = <&cp0_comphy5 2>;
118*4882a593Smuzhiyun	phy-names = "cp0-pcie2-x1-phy";
119*4882a593Smuzhiyun};
120*4882a593Smuzhiyun
121*4882a593Smuzhiyun&cp0_i2c0 {
122*4882a593Smuzhiyun	status = "okay";
123*4882a593Smuzhiyun	clock-frequency = <100000>;
124*4882a593Smuzhiyun
125*4882a593Smuzhiyun	expander0: pca9555@21 {
126*4882a593Smuzhiyun		compatible = "nxp,pca9555";
127*4882a593Smuzhiyun		pinctrl-names = "default";
128*4882a593Smuzhiyun		gpio-controller;
129*4882a593Smuzhiyun		#gpio-cells = <2>;
130*4882a593Smuzhiyun		reg = <0x21>;
131*4882a593Smuzhiyun		/*
132*4882a593Smuzhiyun		 * IO0_0: USB3_PWR_EN0	IO1_0: USB_3_1_Dev_Detect
133*4882a593Smuzhiyun		 * IO0_1: USB3_PWR_EN1	IO1_1: USB2_1_current_limit
134*4882a593Smuzhiyun		 * IO0_2: DDR3_4_Detect	IO1_2: Hcon_IO_RstN
135*4882a593Smuzhiyun		 * IO0_3: USB2_DEVICE_DETECT
136*4882a593Smuzhiyun		 * IO0_4: GPIO_0	IO1_4: SD_Status
137*4882a593Smuzhiyun		 * IO0_5: GPIO_1	IO1_5: LDO_5V_Enable
138*4882a593Smuzhiyun		 * IO0_6: IHB_5V_Enable	IO1_6: PWR_EN_eMMC
139*4882a593Smuzhiyun		 * IO0_7:		IO1_7: SDIO_Vcntrl
140*4882a593Smuzhiyun		 */
141*4882a593Smuzhiyun	};
142*4882a593Smuzhiyun};
143*4882a593Smuzhiyun
144*4882a593Smuzhiyun&cp0_nand_controller {
145*4882a593Smuzhiyun	/*
146*4882a593Smuzhiyun	 * SPI on CPM and NAND have common pins on this board. We can
147*4882a593Smuzhiyun	 * use only one at a time. To enable the NAND (which will
148*4882a593Smuzhiyun	 * disable the SPI), the "status = "okay";" line have to be
149*4882a593Smuzhiyun	 * added here.
150*4882a593Smuzhiyun	 */
151*4882a593Smuzhiyun	pinctrl-0 = <&nand_pins>, <&nand_rb>;
152*4882a593Smuzhiyun	pinctrl-names = "default";
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun	nand@0 {
155*4882a593Smuzhiyun		reg = <0>;
156*4882a593Smuzhiyun		label = "pxa3xx_nand-0";
157*4882a593Smuzhiyun		nand-rb = <0>;
158*4882a593Smuzhiyun		nand-on-flash-bbt;
159*4882a593Smuzhiyun		nand-ecc-strength = <4>;
160*4882a593Smuzhiyun		nand-ecc-step-size = <512>;
161*4882a593Smuzhiyun
162*4882a593Smuzhiyun		partitions {
163*4882a593Smuzhiyun			compatible = "fixed-partitions";
164*4882a593Smuzhiyun			#address-cells = <1>;
165*4882a593Smuzhiyun			#size-cells = <1>;
166*4882a593Smuzhiyun
167*4882a593Smuzhiyun			partition@0 {
168*4882a593Smuzhiyun				label = "U-Boot";
169*4882a593Smuzhiyun				reg = <0 0x200000>;
170*4882a593Smuzhiyun			};
171*4882a593Smuzhiyun
172*4882a593Smuzhiyun			partition@200000 {
173*4882a593Smuzhiyun				label = "Linux";
174*4882a593Smuzhiyun				reg = <0x200000 0xe00000>;
175*4882a593Smuzhiyun			};
176*4882a593Smuzhiyun
177*4882a593Smuzhiyun			partition@1000000 {
178*4882a593Smuzhiyun				label = "Filesystem";
179*4882a593Smuzhiyun				reg = <0x1000000 0x3f000000>;
180*4882a593Smuzhiyun			};
181*4882a593Smuzhiyun
182*4882a593Smuzhiyun		};
183*4882a593Smuzhiyun	};
184*4882a593Smuzhiyun};
185*4882a593Smuzhiyun
186*4882a593Smuzhiyun&cp0_spi1 {
187*4882a593Smuzhiyun	status = "okay";
188*4882a593Smuzhiyun
189*4882a593Smuzhiyun	spi-flash@0 {
190*4882a593Smuzhiyun		compatible = "jedec,spi-nor";
191*4882a593Smuzhiyun		reg = <0x0>;
192*4882a593Smuzhiyun		spi-max-frequency = <20000000>;
193*4882a593Smuzhiyun
194*4882a593Smuzhiyun		partitions {
195*4882a593Smuzhiyun			compatible = "fixed-partitions";
196*4882a593Smuzhiyun			#address-cells = <1>;
197*4882a593Smuzhiyun			#size-cells = <1>;
198*4882a593Smuzhiyun
199*4882a593Smuzhiyun			partition@0 {
200*4882a593Smuzhiyun				label = "U-Boot";
201*4882a593Smuzhiyun				reg = <0x0 0x200000>;
202*4882a593Smuzhiyun			};
203*4882a593Smuzhiyun
204*4882a593Smuzhiyun			partition@400000 {
205*4882a593Smuzhiyun				label = "Filesystem";
206*4882a593Smuzhiyun				reg = <0x200000 0xe00000>;
207*4882a593Smuzhiyun			};
208*4882a593Smuzhiyun		};
209*4882a593Smuzhiyun	};
210*4882a593Smuzhiyun};
211*4882a593Smuzhiyun
212*4882a593Smuzhiyun&cp0_sata0 {
213*4882a593Smuzhiyun	status = "okay";
214*4882a593Smuzhiyun
215*4882a593Smuzhiyun	sata-port@1 {
216*4882a593Smuzhiyun		phys = <&cp0_comphy3 1>;
217*4882a593Smuzhiyun		phy-names = "cp0-sata0-1-phy";
218*4882a593Smuzhiyun	};
219*4882a593Smuzhiyun};
220*4882a593Smuzhiyun
221*4882a593Smuzhiyun&cp0_comphy1 {
222*4882a593Smuzhiyun	cp0_usbh0_con: connector {
223*4882a593Smuzhiyun		compatible = "usb-a-connector";
224*4882a593Smuzhiyun		phy-supply = <&cp0_reg_usb3_0_vbus>;
225*4882a593Smuzhiyun	};
226*4882a593Smuzhiyun};
227*4882a593Smuzhiyun
228*4882a593Smuzhiyun&cp0_usb3_0 {
229*4882a593Smuzhiyun	phys = <&cp0_comphy1 0>;
230*4882a593Smuzhiyun	phy-names = "cp0-usb3h0-comphy";
231*4882a593Smuzhiyun	status = "okay";
232*4882a593Smuzhiyun};
233*4882a593Smuzhiyun
234*4882a593Smuzhiyun&cp0_comphy4 {
235*4882a593Smuzhiyun	cp0_usbh1_con: connector {
236*4882a593Smuzhiyun		compatible = "usb-a-connector";
237*4882a593Smuzhiyun		phy-supply = <&cp0_reg_usb3_1_vbus>;
238*4882a593Smuzhiyun	};
239*4882a593Smuzhiyun};
240*4882a593Smuzhiyun
241*4882a593Smuzhiyun&cp0_usb3_1 {
242*4882a593Smuzhiyun	phys = <&cp0_comphy4 1>;
243*4882a593Smuzhiyun	phy-names = "cp0-usb3h1-comphy";
244*4882a593Smuzhiyun	status = "okay";
245*4882a593Smuzhiyun};
246*4882a593Smuzhiyun
247*4882a593Smuzhiyun&ap_sdhci0 {
248*4882a593Smuzhiyun	status = "okay";
249*4882a593Smuzhiyun	bus-width = <4>;
250*4882a593Smuzhiyun	no-1-8-v;
251*4882a593Smuzhiyun	non-removable;
252*4882a593Smuzhiyun};
253*4882a593Smuzhiyun
254*4882a593Smuzhiyun&cp0_sdhci0 {
255*4882a593Smuzhiyun	status = "okay";
256*4882a593Smuzhiyun	bus-width = <4>;
257*4882a593Smuzhiyun	no-1-8-v;
258*4882a593Smuzhiyun	cd-gpios = <&expander0 12 GPIO_ACTIVE_LOW>;
259*4882a593Smuzhiyun};
260*4882a593Smuzhiyun
261*4882a593Smuzhiyun&cp0_mdio {
262*4882a593Smuzhiyun	status = "okay";
263*4882a593Smuzhiyun
264*4882a593Smuzhiyun	phy0: ethernet-phy@0 {
265*4882a593Smuzhiyun		reg = <0>;
266*4882a593Smuzhiyun	};
267*4882a593Smuzhiyun	phy1: ethernet-phy@1 {
268*4882a593Smuzhiyun		reg = <1>;
269*4882a593Smuzhiyun	};
270*4882a593Smuzhiyun};
271*4882a593Smuzhiyun
272*4882a593Smuzhiyun&cp0_ethernet {
273*4882a593Smuzhiyun	status = "okay";
274*4882a593Smuzhiyun};
275*4882a593Smuzhiyun
276*4882a593Smuzhiyun&cp0_eth0 {
277*4882a593Smuzhiyun	status = "okay";
278*4882a593Smuzhiyun	/* Network PHY */
279*4882a593Smuzhiyun	phy-mode = "10gbase-kr";
280*4882a593Smuzhiyun	/* Generic PHY, providing serdes lanes */
281*4882a593Smuzhiyun	phys = <&cp0_comphy2 0>;
282*4882a593Smuzhiyun
283*4882a593Smuzhiyun	fixed-link {
284*4882a593Smuzhiyun		speed = <10000>;
285*4882a593Smuzhiyun		full-duplex;
286*4882a593Smuzhiyun	};
287*4882a593Smuzhiyun};
288*4882a593Smuzhiyun
289*4882a593Smuzhiyun&cp0_eth1 {
290*4882a593Smuzhiyun	status = "okay";
291*4882a593Smuzhiyun	/* Network PHY */
292*4882a593Smuzhiyun	phy = <&phy0>;
293*4882a593Smuzhiyun	phy-mode = "sgmii";
294*4882a593Smuzhiyun	/* Generic PHY, providing serdes lanes */
295*4882a593Smuzhiyun	phys = <&cp0_comphy0 1>;
296*4882a593Smuzhiyun};
297*4882a593Smuzhiyun
298*4882a593Smuzhiyun&cp0_eth2 {
299*4882a593Smuzhiyun	status = "okay";
300*4882a593Smuzhiyun	phy = <&phy1>;
301*4882a593Smuzhiyun	phy-mode = "rgmii-id";
302*4882a593Smuzhiyun};
303