xref: /OK3568_Linux_fs/kernel/arch/arm64/boot/dts/lg/lg1313.dtsi (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun// SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun/*
3*4882a593Smuzhiyun * dts file for lg1313 SoC
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 2016, LG Electronics
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun#include <dt-bindings/gpio/gpio.h>
9*4882a593Smuzhiyun#include <dt-bindings/interrupt-controller/arm-gic.h>
10*4882a593Smuzhiyun
11*4882a593Smuzhiyun/ {
12*4882a593Smuzhiyun	#address-cells = <2>;
13*4882a593Smuzhiyun	#size-cells = <2>;
14*4882a593Smuzhiyun
15*4882a593Smuzhiyun	compatible = "lge,lg1313";
16*4882a593Smuzhiyun	interrupt-parent = <&gic>;
17*4882a593Smuzhiyun
18*4882a593Smuzhiyun	cpus {
19*4882a593Smuzhiyun		#address-cells = <2>;
20*4882a593Smuzhiyun		#size-cells = <0>;
21*4882a593Smuzhiyun
22*4882a593Smuzhiyun		cpu0: cpu@0 {
23*4882a593Smuzhiyun			device_type = "cpu";
24*4882a593Smuzhiyun			compatible = "arm,cortex-a53";
25*4882a593Smuzhiyun			reg = <0x0 0x0>;
26*4882a593Smuzhiyun			next-level-cache = <&L2_0>;
27*4882a593Smuzhiyun		};
28*4882a593Smuzhiyun		cpu1: cpu@1 {
29*4882a593Smuzhiyun			device_type = "cpu";
30*4882a593Smuzhiyun			compatible = "arm,cortex-a53";
31*4882a593Smuzhiyun			reg = <0x0 0x1>;
32*4882a593Smuzhiyun			enable-method = "psci";
33*4882a593Smuzhiyun			next-level-cache = <&L2_0>;
34*4882a593Smuzhiyun		};
35*4882a593Smuzhiyun		cpu2: cpu@2 {
36*4882a593Smuzhiyun			device_type = "cpu";
37*4882a593Smuzhiyun			compatible = "arm,cortex-a53";
38*4882a593Smuzhiyun			reg = <0x0 0x2>;
39*4882a593Smuzhiyun			enable-method = "psci";
40*4882a593Smuzhiyun			next-level-cache = <&L2_0>;
41*4882a593Smuzhiyun		};
42*4882a593Smuzhiyun		cpu3: cpu@3 {
43*4882a593Smuzhiyun			device_type = "cpu";
44*4882a593Smuzhiyun			compatible = "arm,cortex-a53";
45*4882a593Smuzhiyun			reg = <0x0 0x3>;
46*4882a593Smuzhiyun			enable-method = "psci";
47*4882a593Smuzhiyun			next-level-cache = <&L2_0>;
48*4882a593Smuzhiyun		};
49*4882a593Smuzhiyun		L2_0: l2-cache0 {
50*4882a593Smuzhiyun			compatible = "cache";
51*4882a593Smuzhiyun		};
52*4882a593Smuzhiyun	};
53*4882a593Smuzhiyun
54*4882a593Smuzhiyun	psci {
55*4882a593Smuzhiyun		compatible  = "arm,psci-0.2", "arm,psci";
56*4882a593Smuzhiyun		method = "smc";
57*4882a593Smuzhiyun		cpu_suspend = <0x84000001>;
58*4882a593Smuzhiyun		cpu_off = <0x84000002>;
59*4882a593Smuzhiyun		cpu_on = <0x84000003>;
60*4882a593Smuzhiyun	};
61*4882a593Smuzhiyun
62*4882a593Smuzhiyun	gic: interrupt-controller@c0001000 {
63*4882a593Smuzhiyun		#interrupt-cells = <3>;
64*4882a593Smuzhiyun		compatible = "arm,gic-400";
65*4882a593Smuzhiyun		interrupt-controller;
66*4882a593Smuzhiyun		reg = <0x0 0xc0001000 0x1000>,
67*4882a593Smuzhiyun		      <0x0 0xc0002000 0x2000>,
68*4882a593Smuzhiyun		      <0x0 0xc0004000 0x2000>,
69*4882a593Smuzhiyun		      <0x0 0xc0006000 0x2000>;
70*4882a593Smuzhiyun	};
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun	pmu {
73*4882a593Smuzhiyun		compatible = "arm,cortex-a53-pmu";
74*4882a593Smuzhiyun		interrupts = <GIC_SPI 149 IRQ_TYPE_LEVEL_HIGH>,
75*4882a593Smuzhiyun			     <GIC_SPI 150 IRQ_TYPE_LEVEL_HIGH>,
76*4882a593Smuzhiyun			     <GIC_SPI 151 IRQ_TYPE_LEVEL_HIGH>,
77*4882a593Smuzhiyun			     <GIC_SPI 152 IRQ_TYPE_LEVEL_HIGH>;
78*4882a593Smuzhiyun		interrupt-affinity = <&cpu0>,
79*4882a593Smuzhiyun				     <&cpu1>,
80*4882a593Smuzhiyun				     <&cpu2>,
81*4882a593Smuzhiyun				     <&cpu3>;
82*4882a593Smuzhiyun	};
83*4882a593Smuzhiyun
84*4882a593Smuzhiyun	timer {
85*4882a593Smuzhiyun		compatible = "arm,armv8-timer";
86*4882a593Smuzhiyun		interrupts = <GIC_PPI 13 (GIC_CPU_MASK_RAW(0x0f) |
87*4882a593Smuzhiyun			      IRQ_TYPE_LEVEL_LOW)>,
88*4882a593Smuzhiyun			     <GIC_PPI 14 (GIC_CPU_MASK_RAW(0x0f) |
89*4882a593Smuzhiyun			      IRQ_TYPE_LEVEL_LOW)>,
90*4882a593Smuzhiyun			     <GIC_PPI 11 (GIC_CPU_MASK_RAW(0x0f) |
91*4882a593Smuzhiyun			      IRQ_TYPE_LEVEL_LOW)>,
92*4882a593Smuzhiyun			     <GIC_PPI 10 (GIC_CPU_MASK_RAW(0x0f) |
93*4882a593Smuzhiyun			      IRQ_TYPE_LEVEL_LOW)>;
94*4882a593Smuzhiyun	};
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun	clk_bus: clk_bus {
97*4882a593Smuzhiyun		#clock-cells = <0>;
98*4882a593Smuzhiyun
99*4882a593Smuzhiyun		compatible = "fixed-clock";
100*4882a593Smuzhiyun		clock-frequency = <198000000>;
101*4882a593Smuzhiyun		clock-output-names = "BUSCLK";
102*4882a593Smuzhiyun	};
103*4882a593Smuzhiyun
104*4882a593Smuzhiyun	soc {
105*4882a593Smuzhiyun		#address-cells = <2>;
106*4882a593Smuzhiyun		#size-cells = <1>;
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun		compatible = "simple-bus";
109*4882a593Smuzhiyun		interrupt-parent = <&gic>;
110*4882a593Smuzhiyun		ranges;
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun		eth0: ethernet@c3700000 {
113*4882a593Smuzhiyun			compatible = "cdns,gem";
114*4882a593Smuzhiyun			reg = <0x0 0xc3700000 0x1000>;
115*4882a593Smuzhiyun			interrupts = <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>;
116*4882a593Smuzhiyun			clocks = <&clk_bus>, <&clk_bus>;
117*4882a593Smuzhiyun			clock-names = "hclk", "pclk";
118*4882a593Smuzhiyun			phy-mode = "rmii";
119*4882a593Smuzhiyun			/* Filled in by boot */
120*4882a593Smuzhiyun			mac-address = [ 00 00 00 00 00 00 ];
121*4882a593Smuzhiyun		};
122*4882a593Smuzhiyun	};
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun	amba {
125*4882a593Smuzhiyun		#address-cells = <2>;
126*4882a593Smuzhiyun		#size-cells = <1>;
127*4882a593Smuzhiyun		#interrupt-cells = <3>;
128*4882a593Smuzhiyun
129*4882a593Smuzhiyun		compatible = "simple-bus";
130*4882a593Smuzhiyun		interrupt-parent = <&gic>;
131*4882a593Smuzhiyun		ranges;
132*4882a593Smuzhiyun
133*4882a593Smuzhiyun		timers: timer@fd100000 {
134*4882a593Smuzhiyun			compatible = "arm,sp804", "arm,primecell";
135*4882a593Smuzhiyun			reg = <0x0 0xfd100000 0x1000>;
136*4882a593Smuzhiyun			interrupts = <GIC_SPI 6 IRQ_TYPE_LEVEL_HIGH>;
137*4882a593Smuzhiyun			clocks = <&clk_bus>, <&clk_bus>, <&clk_bus>;
138*4882a593Smuzhiyun			clock-names = "timer0clk", "timer1clk", "apb_pclk";
139*4882a593Smuzhiyun		};
140*4882a593Smuzhiyun		wdog: watchdog@fd200000 {
141*4882a593Smuzhiyun			compatible = "arm,sp805", "arm,primecell";
142*4882a593Smuzhiyun			reg = <0x0 0xfd200000 0x1000>;
143*4882a593Smuzhiyun			interrupts = <GIC_SPI 7 IRQ_TYPE_LEVEL_HIGH>;
144*4882a593Smuzhiyun			clocks = <&clk_bus>, <&clk_bus>;
145*4882a593Smuzhiyun			clock-names = "wdog_clk", "apb_pclk";
146*4882a593Smuzhiyun		};
147*4882a593Smuzhiyun		uart0: serial@fe000000 {
148*4882a593Smuzhiyun			compatible = "arm,pl011", "arm,primecell";
149*4882a593Smuzhiyun			reg = <0x0 0xfe000000 0x1000>;
150*4882a593Smuzhiyun			interrupts = <GIC_SPI 0 IRQ_TYPE_LEVEL_HIGH>;
151*4882a593Smuzhiyun			clocks = <&clk_bus>;
152*4882a593Smuzhiyun			clock-names = "apb_pclk";
153*4882a593Smuzhiyun			status="disabled";
154*4882a593Smuzhiyun		};
155*4882a593Smuzhiyun		uart1: serial@fe100000 {
156*4882a593Smuzhiyun			compatible = "arm,pl011", "arm,primecell";
157*4882a593Smuzhiyun			reg = <0x0 0xfe100000 0x1000>;
158*4882a593Smuzhiyun			interrupts = <GIC_SPI 1 IRQ_TYPE_LEVEL_HIGH>;
159*4882a593Smuzhiyun			clocks = <&clk_bus>;
160*4882a593Smuzhiyun			clock-names = "apb_pclk";
161*4882a593Smuzhiyun			status="disabled";
162*4882a593Smuzhiyun		};
163*4882a593Smuzhiyun		uart2: serial@fe200000 {
164*4882a593Smuzhiyun			compatible = "arm,pl011", "arm,primecell";
165*4882a593Smuzhiyun			reg = <0x0 0xfe200000 0x1000>;
166*4882a593Smuzhiyun			interrupts = <GIC_SPI 2 IRQ_TYPE_LEVEL_HIGH>;
167*4882a593Smuzhiyun			clocks = <&clk_bus>;
168*4882a593Smuzhiyun			clock-names = "apb_pclk";
169*4882a593Smuzhiyun			status="disabled";
170*4882a593Smuzhiyun		};
171*4882a593Smuzhiyun		spi0: spi@fe800000 {
172*4882a593Smuzhiyun			compatible = "arm,pl022", "arm,primecell";
173*4882a593Smuzhiyun			reg = <0x0 0xfe800000 0x1000>;
174*4882a593Smuzhiyun			interrupts = <GIC_SPI 3 IRQ_TYPE_LEVEL_HIGH>;
175*4882a593Smuzhiyun			clocks = <&clk_bus>;
176*4882a593Smuzhiyun			clock-names = "apb_pclk";
177*4882a593Smuzhiyun		};
178*4882a593Smuzhiyun		spi1: spi@fe900000 {
179*4882a593Smuzhiyun			compatible = "arm,pl022", "arm,primecell";
180*4882a593Smuzhiyun			reg = <0x0 0xfe900000 0x1000>;
181*4882a593Smuzhiyun			interrupts = <GIC_SPI 4 IRQ_TYPE_LEVEL_HIGH>;
182*4882a593Smuzhiyun			clocks = <&clk_bus>;
183*4882a593Smuzhiyun			clock-names = "apb_pclk";
184*4882a593Smuzhiyun		};
185*4882a593Smuzhiyun		dmac0: dma@c1128000 {
186*4882a593Smuzhiyun			compatible = "arm,pl330", "arm,primecell";
187*4882a593Smuzhiyun			reg = <0x0 0xc1128000 0x1000>;
188*4882a593Smuzhiyun			interrupts = <GIC_SPI 29 IRQ_TYPE_LEVEL_HIGH>;
189*4882a593Smuzhiyun			clocks = <&clk_bus>;
190*4882a593Smuzhiyun			clock-names = "apb_pclk";
191*4882a593Smuzhiyun		};
192*4882a593Smuzhiyun		gpio0: gpio@fd400000 {
193*4882a593Smuzhiyun			#gpio-cells = <2>;
194*4882a593Smuzhiyun			compatible = "arm,pl061", "arm,primecell";
195*4882a593Smuzhiyun			gpio-controller;
196*4882a593Smuzhiyun			reg = <0x0 0xfd400000 0x1000>;
197*4882a593Smuzhiyun			clocks = <&clk_bus>;
198*4882a593Smuzhiyun			clock-names = "apb_pclk";
199*4882a593Smuzhiyun			status="disabled";
200*4882a593Smuzhiyun		};
201*4882a593Smuzhiyun		gpio1: gpio@fd410000 {
202*4882a593Smuzhiyun			#gpio-cells = <2>;
203*4882a593Smuzhiyun			compatible = "arm,pl061", "arm,primecell";
204*4882a593Smuzhiyun			gpio-controller;
205*4882a593Smuzhiyun			reg = <0x0 0xfd410000 0x1000>;
206*4882a593Smuzhiyun			clocks = <&clk_bus>;
207*4882a593Smuzhiyun			clock-names = "apb_pclk";
208*4882a593Smuzhiyun			status="disabled";
209*4882a593Smuzhiyun		};
210*4882a593Smuzhiyun		gpio2: gpio@fd420000 {
211*4882a593Smuzhiyun			#gpio-cells = <2>;
212*4882a593Smuzhiyun			compatible = "arm,pl061", "arm,primecell";
213*4882a593Smuzhiyun			gpio-controller;
214*4882a593Smuzhiyun			reg = <0x0 0xfd420000 0x1000>;
215*4882a593Smuzhiyun			clocks = <&clk_bus>;
216*4882a593Smuzhiyun			clock-names = "apb_pclk";
217*4882a593Smuzhiyun			status="disabled";
218*4882a593Smuzhiyun		};
219*4882a593Smuzhiyun		gpio3: gpio@fd430000 {
220*4882a593Smuzhiyun			#gpio-cells = <2>;
221*4882a593Smuzhiyun			compatible = "arm,pl061", "arm,primecell";
222*4882a593Smuzhiyun			gpio-controller;
223*4882a593Smuzhiyun			reg = <0x0 0xfd430000 0x1000>;
224*4882a593Smuzhiyun			clocks = <&clk_bus>;
225*4882a593Smuzhiyun			clock-names = "apb_pclk";
226*4882a593Smuzhiyun		};
227*4882a593Smuzhiyun		gpio4: gpio@fd440000 {
228*4882a593Smuzhiyun			#gpio-cells = <2>;
229*4882a593Smuzhiyun			compatible = "arm,pl061", "arm,primecell";
230*4882a593Smuzhiyun			gpio-controller;
231*4882a593Smuzhiyun			reg = <0x0 0xfd440000 0x1000>;
232*4882a593Smuzhiyun			clocks = <&clk_bus>;
233*4882a593Smuzhiyun			clock-names = "apb_pclk";
234*4882a593Smuzhiyun			status="disabled";
235*4882a593Smuzhiyun		};
236*4882a593Smuzhiyun		gpio5: gpio@fd450000 {
237*4882a593Smuzhiyun			#gpio-cells = <2>;
238*4882a593Smuzhiyun			compatible = "arm,pl061", "arm,primecell";
239*4882a593Smuzhiyun			gpio-controller;
240*4882a593Smuzhiyun			reg = <0x0 0xfd450000 0x1000>;
241*4882a593Smuzhiyun			clocks = <&clk_bus>;
242*4882a593Smuzhiyun			clock-names = "apb_pclk";
243*4882a593Smuzhiyun			status="disabled";
244*4882a593Smuzhiyun		};
245*4882a593Smuzhiyun		gpio6: gpio@fd460000 {
246*4882a593Smuzhiyun			#gpio-cells = <2>;
247*4882a593Smuzhiyun			compatible = "arm,pl061", "arm,primecell";
248*4882a593Smuzhiyun			gpio-controller;
249*4882a593Smuzhiyun			reg = <0x0 0xfd460000 0x1000>;
250*4882a593Smuzhiyun			clocks = <&clk_bus>;
251*4882a593Smuzhiyun			clock-names = "apb_pclk";
252*4882a593Smuzhiyun			status="disabled";
253*4882a593Smuzhiyun		};
254*4882a593Smuzhiyun		gpio7: gpio@fd470000 {
255*4882a593Smuzhiyun			#gpio-cells = <2>;
256*4882a593Smuzhiyun			compatible = "arm,pl061", "arm,primecell";
257*4882a593Smuzhiyun			gpio-controller;
258*4882a593Smuzhiyun			reg = <0x0 0xfd470000 0x1000>;
259*4882a593Smuzhiyun			clocks = <&clk_bus>;
260*4882a593Smuzhiyun			clock-names = "apb_pclk";
261*4882a593Smuzhiyun			status="disabled";
262*4882a593Smuzhiyun		};
263*4882a593Smuzhiyun		gpio8: gpio@fd480000 {
264*4882a593Smuzhiyun			#gpio-cells = <2>;
265*4882a593Smuzhiyun			compatible = "arm,pl061", "arm,primecell";
266*4882a593Smuzhiyun			gpio-controller;
267*4882a593Smuzhiyun			reg = <0x0 0xfd480000 0x1000>;
268*4882a593Smuzhiyun			clocks = <&clk_bus>;
269*4882a593Smuzhiyun			clock-names = "apb_pclk";
270*4882a593Smuzhiyun			status="disabled";
271*4882a593Smuzhiyun		};
272*4882a593Smuzhiyun		gpio9: gpio@fd490000 {
273*4882a593Smuzhiyun			#gpio-cells = <2>;
274*4882a593Smuzhiyun			compatible = "arm,pl061", "arm,primecell";
275*4882a593Smuzhiyun			gpio-controller;
276*4882a593Smuzhiyun			reg = <0x0 0xfd490000 0x1000>;
277*4882a593Smuzhiyun			clocks = <&clk_bus>;
278*4882a593Smuzhiyun			clock-names = "apb_pclk";
279*4882a593Smuzhiyun			status="disabled";
280*4882a593Smuzhiyun		};
281*4882a593Smuzhiyun		gpio10: gpio@fd4a0000 {
282*4882a593Smuzhiyun			#gpio-cells = <2>;
283*4882a593Smuzhiyun			compatible = "arm,pl061", "arm,primecell";
284*4882a593Smuzhiyun			gpio-controller;
285*4882a593Smuzhiyun			reg = <0x0 0xfd4a0000 0x1000>;
286*4882a593Smuzhiyun			clocks = <&clk_bus>;
287*4882a593Smuzhiyun			clock-names = "apb_pclk";
288*4882a593Smuzhiyun			status="disabled";
289*4882a593Smuzhiyun		};
290*4882a593Smuzhiyun		gpio11: gpio@fd4b0000 {
291*4882a593Smuzhiyun			#gpio-cells = <2>;
292*4882a593Smuzhiyun			compatible = "arm,pl061", "arm,primecell";
293*4882a593Smuzhiyun			gpio-controller;
294*4882a593Smuzhiyun			reg = <0x0 0xfd4b0000 0x1000>;
295*4882a593Smuzhiyun			clocks = <&clk_bus>;
296*4882a593Smuzhiyun			clock-names = "apb_pclk";
297*4882a593Smuzhiyun		};
298*4882a593Smuzhiyun		gpio12: gpio@fd4c0000 {
299*4882a593Smuzhiyun			#gpio-cells = <2>;
300*4882a593Smuzhiyun			compatible = "arm,pl061", "arm,primecell";
301*4882a593Smuzhiyun			gpio-controller;
302*4882a593Smuzhiyun			reg = <0x0 0xfd4c0000 0x1000>;
303*4882a593Smuzhiyun			clocks = <&clk_bus>;
304*4882a593Smuzhiyun			clock-names = "apb_pclk";
305*4882a593Smuzhiyun			status="disabled";
306*4882a593Smuzhiyun		};
307*4882a593Smuzhiyun		gpio13: gpio@fd4d0000 {
308*4882a593Smuzhiyun			#gpio-cells = <2>;
309*4882a593Smuzhiyun			compatible = "arm,pl061", "arm,primecell";
310*4882a593Smuzhiyun			gpio-controller;
311*4882a593Smuzhiyun			reg = <0x0 0xfd4d0000 0x1000>;
312*4882a593Smuzhiyun			clocks = <&clk_bus>;
313*4882a593Smuzhiyun			clock-names = "apb_pclk";
314*4882a593Smuzhiyun			status="disabled";
315*4882a593Smuzhiyun		};
316*4882a593Smuzhiyun		gpio14: gpio@fd4e0000 {
317*4882a593Smuzhiyun			#gpio-cells = <2>;
318*4882a593Smuzhiyun			compatible = "arm,pl061", "arm,primecell";
319*4882a593Smuzhiyun			gpio-controller;
320*4882a593Smuzhiyun			reg = <0x0 0xfd4e0000 0x1000>;
321*4882a593Smuzhiyun			clocks = <&clk_bus>;
322*4882a593Smuzhiyun			clock-names = "apb_pclk";
323*4882a593Smuzhiyun			status="disabled";
324*4882a593Smuzhiyun		};
325*4882a593Smuzhiyun		gpio15: gpio@fd4f0000 {
326*4882a593Smuzhiyun			#gpio-cells = <2>;
327*4882a593Smuzhiyun			compatible = "arm,pl061", "arm,primecell";
328*4882a593Smuzhiyun			gpio-controller;
329*4882a593Smuzhiyun			reg = <0x0 0xfd4f0000 0x1000>;
330*4882a593Smuzhiyun			clocks = <&clk_bus>;
331*4882a593Smuzhiyun			clock-names = "apb_pclk";
332*4882a593Smuzhiyun			status="disabled";
333*4882a593Smuzhiyun		};
334*4882a593Smuzhiyun		gpio16: gpio@fd500000 {
335*4882a593Smuzhiyun			#gpio-cells = <2>;
336*4882a593Smuzhiyun			compatible = "arm,pl061", "arm,primecell";
337*4882a593Smuzhiyun			gpio-controller;
338*4882a593Smuzhiyun			reg = <0x0 0xfd500000 0x1000>;
339*4882a593Smuzhiyun			clocks = <&clk_bus>;
340*4882a593Smuzhiyun			clock-names = "apb_pclk";
341*4882a593Smuzhiyun			status="disabled";
342*4882a593Smuzhiyun		};
343*4882a593Smuzhiyun		gpio17: gpio@fd510000 {
344*4882a593Smuzhiyun			#gpio-cells = <2>;
345*4882a593Smuzhiyun			compatible = "arm,pl061", "arm,primecell";
346*4882a593Smuzhiyun			gpio-controller;
347*4882a593Smuzhiyun			reg = <0x0 0xfd510000 0x1000>;
348*4882a593Smuzhiyun			clocks = <&clk_bus>;
349*4882a593Smuzhiyun			clock-names = "apb_pclk";
350*4882a593Smuzhiyun		};
351*4882a593Smuzhiyun	};
352*4882a593Smuzhiyun};
353