1*4882a593Smuzhiyun// SPDX-License-Identifier: GPL-2.0 2*4882a593Smuzhiyun/* 3*4882a593Smuzhiyun * Copyright (C) 2019, Intel Corporation 4*4882a593Smuzhiyun */ 5*4882a593Smuzhiyun 6*4882a593Smuzhiyun/dts-v1/; 7*4882a593Smuzhiyun#include <dt-bindings/reset/altr,rst-mgr-s10.h> 8*4882a593Smuzhiyun#include <dt-bindings/gpio/gpio.h> 9*4882a593Smuzhiyun#include <dt-bindings/clock/agilex-clock.h> 10*4882a593Smuzhiyun 11*4882a593Smuzhiyun/ { 12*4882a593Smuzhiyun compatible = "intel,socfpga-agilex"; 13*4882a593Smuzhiyun #address-cells = <2>; 14*4882a593Smuzhiyun #size-cells = <2>; 15*4882a593Smuzhiyun 16*4882a593Smuzhiyun reserved-memory { 17*4882a593Smuzhiyun #address-cells = <2>; 18*4882a593Smuzhiyun #size-cells = <2>; 19*4882a593Smuzhiyun ranges; 20*4882a593Smuzhiyun 21*4882a593Smuzhiyun service_reserved: svcbuffer@0 { 22*4882a593Smuzhiyun compatible = "shared-dma-pool"; 23*4882a593Smuzhiyun reg = <0x0 0x0 0x0 0x2000000>; 24*4882a593Smuzhiyun alignment = <0x1000>; 25*4882a593Smuzhiyun no-map; 26*4882a593Smuzhiyun }; 27*4882a593Smuzhiyun }; 28*4882a593Smuzhiyun 29*4882a593Smuzhiyun cpus { 30*4882a593Smuzhiyun #address-cells = <1>; 31*4882a593Smuzhiyun #size-cells = <0>; 32*4882a593Smuzhiyun 33*4882a593Smuzhiyun cpu0: cpu@0 { 34*4882a593Smuzhiyun compatible = "arm,cortex-a53"; 35*4882a593Smuzhiyun device_type = "cpu"; 36*4882a593Smuzhiyun enable-method = "psci"; 37*4882a593Smuzhiyun reg = <0x0>; 38*4882a593Smuzhiyun }; 39*4882a593Smuzhiyun 40*4882a593Smuzhiyun cpu1: cpu@1 { 41*4882a593Smuzhiyun compatible = "arm,cortex-a53"; 42*4882a593Smuzhiyun device_type = "cpu"; 43*4882a593Smuzhiyun enable-method = "psci"; 44*4882a593Smuzhiyun reg = <0x1>; 45*4882a593Smuzhiyun }; 46*4882a593Smuzhiyun 47*4882a593Smuzhiyun cpu2: cpu@2 { 48*4882a593Smuzhiyun compatible = "arm,cortex-a53"; 49*4882a593Smuzhiyun device_type = "cpu"; 50*4882a593Smuzhiyun enable-method = "psci"; 51*4882a593Smuzhiyun reg = <0x2>; 52*4882a593Smuzhiyun }; 53*4882a593Smuzhiyun 54*4882a593Smuzhiyun cpu3: cpu@3 { 55*4882a593Smuzhiyun compatible = "arm,cortex-a53"; 56*4882a593Smuzhiyun device_type = "cpu"; 57*4882a593Smuzhiyun enable-method = "psci"; 58*4882a593Smuzhiyun reg = <0x3>; 59*4882a593Smuzhiyun }; 60*4882a593Smuzhiyun }; 61*4882a593Smuzhiyun 62*4882a593Smuzhiyun pmu { 63*4882a593Smuzhiyun compatible = "arm,armv8-pmuv3"; 64*4882a593Smuzhiyun interrupts = <0 170 4>, 65*4882a593Smuzhiyun <0 171 4>, 66*4882a593Smuzhiyun <0 172 4>, 67*4882a593Smuzhiyun <0 173 4>; 68*4882a593Smuzhiyun interrupt-affinity = <&cpu0>, 69*4882a593Smuzhiyun <&cpu1>, 70*4882a593Smuzhiyun <&cpu2>, 71*4882a593Smuzhiyun <&cpu3>; 72*4882a593Smuzhiyun interrupt-parent = <&intc>; 73*4882a593Smuzhiyun }; 74*4882a593Smuzhiyun 75*4882a593Smuzhiyun psci { 76*4882a593Smuzhiyun compatible = "arm,psci-0.2"; 77*4882a593Smuzhiyun method = "smc"; 78*4882a593Smuzhiyun }; 79*4882a593Smuzhiyun 80*4882a593Smuzhiyun intc: intc@fffc1000 { 81*4882a593Smuzhiyun compatible = "arm,gic-400", "arm,cortex-a15-gic"; 82*4882a593Smuzhiyun #interrupt-cells = <3>; 83*4882a593Smuzhiyun interrupt-controller; 84*4882a593Smuzhiyun reg = <0x0 0xfffc1000 0x0 0x1000>, 85*4882a593Smuzhiyun <0x0 0xfffc2000 0x0 0x2000>, 86*4882a593Smuzhiyun <0x0 0xfffc4000 0x0 0x2000>, 87*4882a593Smuzhiyun <0x0 0xfffc6000 0x0 0x2000>; 88*4882a593Smuzhiyun }; 89*4882a593Smuzhiyun 90*4882a593Smuzhiyun soc { 91*4882a593Smuzhiyun #address-cells = <1>; 92*4882a593Smuzhiyun #size-cells = <1>; 93*4882a593Smuzhiyun compatible = "simple-bus"; 94*4882a593Smuzhiyun device_type = "soc"; 95*4882a593Smuzhiyun interrupt-parent = <&intc>; 96*4882a593Smuzhiyun ranges = <0 0 0 0xffffffff>; 97*4882a593Smuzhiyun 98*4882a593Smuzhiyun base_fpga_region { 99*4882a593Smuzhiyun #address-cells = <0x1>; 100*4882a593Smuzhiyun #size-cells = <0x1>; 101*4882a593Smuzhiyun compatible = "fpga-region"; 102*4882a593Smuzhiyun fpga-mgr = <&fpga_mgr>; 103*4882a593Smuzhiyun }; 104*4882a593Smuzhiyun 105*4882a593Smuzhiyun clkmgr: clock-controller@ffd10000 { 106*4882a593Smuzhiyun compatible = "intel,agilex-clkmgr"; 107*4882a593Smuzhiyun reg = <0xffd10000 0x1000>; 108*4882a593Smuzhiyun #clock-cells = <1>; 109*4882a593Smuzhiyun }; 110*4882a593Smuzhiyun 111*4882a593Smuzhiyun clocks { 112*4882a593Smuzhiyun cb_intosc_hs_div2_clk: cb-intosc-hs-div2-clk { 113*4882a593Smuzhiyun #clock-cells = <0>; 114*4882a593Smuzhiyun compatible = "fixed-clock"; 115*4882a593Smuzhiyun }; 116*4882a593Smuzhiyun 117*4882a593Smuzhiyun cb_intosc_ls_clk: cb-intosc-ls-clk { 118*4882a593Smuzhiyun #clock-cells = <0>; 119*4882a593Smuzhiyun compatible = "fixed-clock"; 120*4882a593Smuzhiyun }; 121*4882a593Smuzhiyun 122*4882a593Smuzhiyun f2s_free_clk: f2s-free-clk { 123*4882a593Smuzhiyun #clock-cells = <0>; 124*4882a593Smuzhiyun compatible = "fixed-clock"; 125*4882a593Smuzhiyun }; 126*4882a593Smuzhiyun 127*4882a593Smuzhiyun osc1: osc1 { 128*4882a593Smuzhiyun #clock-cells = <0>; 129*4882a593Smuzhiyun compatible = "fixed-clock"; 130*4882a593Smuzhiyun }; 131*4882a593Smuzhiyun 132*4882a593Smuzhiyun qspi_clk: qspi-clk { 133*4882a593Smuzhiyun #clock-cells = <0>; 134*4882a593Smuzhiyun compatible = "fixed-clock"; 135*4882a593Smuzhiyun clock-frequency = <200000000>; 136*4882a593Smuzhiyun }; 137*4882a593Smuzhiyun }; 138*4882a593Smuzhiyun 139*4882a593Smuzhiyun gmac0: ethernet@ff800000 { 140*4882a593Smuzhiyun compatible = "altr,socfpga-stmmac-a10-s10", "snps,dwmac-3.74a", "snps,dwmac"; 141*4882a593Smuzhiyun reg = <0xff800000 0x2000>; 142*4882a593Smuzhiyun interrupts = <0 90 4>; 143*4882a593Smuzhiyun interrupt-names = "macirq"; 144*4882a593Smuzhiyun mac-address = [00 00 00 00 00 00]; 145*4882a593Smuzhiyun resets = <&rst EMAC0_RESET>, <&rst EMAC0_OCP_RESET>; 146*4882a593Smuzhiyun reset-names = "stmmaceth", "stmmaceth-ocp"; 147*4882a593Smuzhiyun tx-fifo-depth = <16384>; 148*4882a593Smuzhiyun rx-fifo-depth = <16384>; 149*4882a593Smuzhiyun snps,multicast-filter-bins = <256>; 150*4882a593Smuzhiyun iommus = <&smmu 1>; 151*4882a593Smuzhiyun altr,sysmgr-syscon = <&sysmgr 0x44 0>; 152*4882a593Smuzhiyun clocks = <&clkmgr AGILEX_EMAC0_CLK>, <&clkmgr AGILEX_EMAC_PTP_CLK>; 153*4882a593Smuzhiyun clock-names = "stmmaceth", "ptp_ref"; 154*4882a593Smuzhiyun status = "disabled"; 155*4882a593Smuzhiyun }; 156*4882a593Smuzhiyun 157*4882a593Smuzhiyun gmac1: ethernet@ff802000 { 158*4882a593Smuzhiyun compatible = "altr,socfpga-stmmac-a10-s10", "snps,dwmac-3.74a", "snps,dwmac"; 159*4882a593Smuzhiyun reg = <0xff802000 0x2000>; 160*4882a593Smuzhiyun interrupts = <0 91 4>; 161*4882a593Smuzhiyun interrupt-names = "macirq"; 162*4882a593Smuzhiyun mac-address = [00 00 00 00 00 00]; 163*4882a593Smuzhiyun resets = <&rst EMAC1_RESET>, <&rst EMAC1_OCP_RESET>; 164*4882a593Smuzhiyun reset-names = "stmmaceth", "stmmaceth-ocp"; 165*4882a593Smuzhiyun tx-fifo-depth = <16384>; 166*4882a593Smuzhiyun rx-fifo-depth = <16384>; 167*4882a593Smuzhiyun snps,multicast-filter-bins = <256>; 168*4882a593Smuzhiyun iommus = <&smmu 2>; 169*4882a593Smuzhiyun altr,sysmgr-syscon = <&sysmgr 0x48 0>; 170*4882a593Smuzhiyun clocks = <&clkmgr AGILEX_EMAC1_CLK>, <&clkmgr AGILEX_EMAC_PTP_CLK>; 171*4882a593Smuzhiyun clock-names = "stmmaceth", "ptp_ref"; 172*4882a593Smuzhiyun status = "disabled"; 173*4882a593Smuzhiyun }; 174*4882a593Smuzhiyun 175*4882a593Smuzhiyun gmac2: ethernet@ff804000 { 176*4882a593Smuzhiyun compatible = "altr,socfpga-stmmac-a10-s10", "snps,dwmac-3.74a", "snps,dwmac"; 177*4882a593Smuzhiyun reg = <0xff804000 0x2000>; 178*4882a593Smuzhiyun interrupts = <0 92 4>; 179*4882a593Smuzhiyun interrupt-names = "macirq"; 180*4882a593Smuzhiyun mac-address = [00 00 00 00 00 00]; 181*4882a593Smuzhiyun resets = <&rst EMAC2_RESET>, <&rst EMAC2_OCP_RESET>; 182*4882a593Smuzhiyun reset-names = "stmmaceth", "stmmaceth-ocp"; 183*4882a593Smuzhiyun tx-fifo-depth = <16384>; 184*4882a593Smuzhiyun rx-fifo-depth = <16384>; 185*4882a593Smuzhiyun snps,multicast-filter-bins = <256>; 186*4882a593Smuzhiyun iommus = <&smmu 3>; 187*4882a593Smuzhiyun altr,sysmgr-syscon = <&sysmgr 0x4c 0>; 188*4882a593Smuzhiyun clocks = <&clkmgr AGILEX_EMAC2_CLK>, <&clkmgr AGILEX_EMAC_PTP_CLK>; 189*4882a593Smuzhiyun clock-names = "stmmaceth", "ptp_ref"; 190*4882a593Smuzhiyun status = "disabled"; 191*4882a593Smuzhiyun }; 192*4882a593Smuzhiyun 193*4882a593Smuzhiyun gpio0: gpio@ffc03200 { 194*4882a593Smuzhiyun #address-cells = <1>; 195*4882a593Smuzhiyun #size-cells = <0>; 196*4882a593Smuzhiyun compatible = "snps,dw-apb-gpio"; 197*4882a593Smuzhiyun reg = <0xffc03200 0x100>; 198*4882a593Smuzhiyun resets = <&rst GPIO0_RESET>; 199*4882a593Smuzhiyun status = "disabled"; 200*4882a593Smuzhiyun 201*4882a593Smuzhiyun porta: gpio-controller@0 { 202*4882a593Smuzhiyun compatible = "snps,dw-apb-gpio-port"; 203*4882a593Smuzhiyun gpio-controller; 204*4882a593Smuzhiyun #gpio-cells = <2>; 205*4882a593Smuzhiyun snps,nr-gpios = <24>; 206*4882a593Smuzhiyun reg = <0>; 207*4882a593Smuzhiyun interrupt-controller; 208*4882a593Smuzhiyun #interrupt-cells = <2>; 209*4882a593Smuzhiyun interrupts = <0 110 4>; 210*4882a593Smuzhiyun }; 211*4882a593Smuzhiyun }; 212*4882a593Smuzhiyun 213*4882a593Smuzhiyun gpio1: gpio@ffc03300 { 214*4882a593Smuzhiyun #address-cells = <1>; 215*4882a593Smuzhiyun #size-cells = <0>; 216*4882a593Smuzhiyun compatible = "snps,dw-apb-gpio"; 217*4882a593Smuzhiyun reg = <0xffc03300 0x100>; 218*4882a593Smuzhiyun resets = <&rst GPIO1_RESET>; 219*4882a593Smuzhiyun status = "disabled"; 220*4882a593Smuzhiyun 221*4882a593Smuzhiyun portb: gpio-controller@0 { 222*4882a593Smuzhiyun compatible = "snps,dw-apb-gpio-port"; 223*4882a593Smuzhiyun gpio-controller; 224*4882a593Smuzhiyun #gpio-cells = <2>; 225*4882a593Smuzhiyun snps,nr-gpios = <24>; 226*4882a593Smuzhiyun reg = <0>; 227*4882a593Smuzhiyun interrupt-controller; 228*4882a593Smuzhiyun #interrupt-cells = <2>; 229*4882a593Smuzhiyun interrupts = <0 111 4>; 230*4882a593Smuzhiyun }; 231*4882a593Smuzhiyun }; 232*4882a593Smuzhiyun 233*4882a593Smuzhiyun i2c0: i2c@ffc02800 { 234*4882a593Smuzhiyun #address-cells = <1>; 235*4882a593Smuzhiyun #size-cells = <0>; 236*4882a593Smuzhiyun compatible = "snps,designware-i2c"; 237*4882a593Smuzhiyun reg = <0xffc02800 0x100>; 238*4882a593Smuzhiyun interrupts = <0 103 4>; 239*4882a593Smuzhiyun resets = <&rst I2C0_RESET>; 240*4882a593Smuzhiyun clocks = <&clkmgr AGILEX_L4_SP_CLK>; 241*4882a593Smuzhiyun status = "disabled"; 242*4882a593Smuzhiyun }; 243*4882a593Smuzhiyun 244*4882a593Smuzhiyun i2c1: i2c@ffc02900 { 245*4882a593Smuzhiyun #address-cells = <1>; 246*4882a593Smuzhiyun #size-cells = <0>; 247*4882a593Smuzhiyun compatible = "snps,designware-i2c"; 248*4882a593Smuzhiyun reg = <0xffc02900 0x100>; 249*4882a593Smuzhiyun interrupts = <0 104 4>; 250*4882a593Smuzhiyun resets = <&rst I2C1_RESET>; 251*4882a593Smuzhiyun clocks = <&clkmgr AGILEX_L4_SP_CLK>; 252*4882a593Smuzhiyun status = "disabled"; 253*4882a593Smuzhiyun }; 254*4882a593Smuzhiyun 255*4882a593Smuzhiyun i2c2: i2c@ffc02a00 { 256*4882a593Smuzhiyun #address-cells = <1>; 257*4882a593Smuzhiyun #size-cells = <0>; 258*4882a593Smuzhiyun compatible = "snps,designware-i2c"; 259*4882a593Smuzhiyun reg = <0xffc02a00 0x100>; 260*4882a593Smuzhiyun interrupts = <0 105 4>; 261*4882a593Smuzhiyun resets = <&rst I2C2_RESET>; 262*4882a593Smuzhiyun clocks = <&clkmgr AGILEX_L4_SP_CLK>; 263*4882a593Smuzhiyun status = "disabled"; 264*4882a593Smuzhiyun }; 265*4882a593Smuzhiyun 266*4882a593Smuzhiyun i2c3: i2c@ffc02b00 { 267*4882a593Smuzhiyun #address-cells = <1>; 268*4882a593Smuzhiyun #size-cells = <0>; 269*4882a593Smuzhiyun compatible = "snps,designware-i2c"; 270*4882a593Smuzhiyun reg = <0xffc02b00 0x100>; 271*4882a593Smuzhiyun interrupts = <0 106 4>; 272*4882a593Smuzhiyun resets = <&rst I2C3_RESET>; 273*4882a593Smuzhiyun clocks = <&clkmgr AGILEX_L4_SP_CLK>; 274*4882a593Smuzhiyun status = "disabled"; 275*4882a593Smuzhiyun }; 276*4882a593Smuzhiyun 277*4882a593Smuzhiyun i2c4: i2c@ffc02c00 { 278*4882a593Smuzhiyun #address-cells = <1>; 279*4882a593Smuzhiyun #size-cells = <0>; 280*4882a593Smuzhiyun compatible = "snps,designware-i2c"; 281*4882a593Smuzhiyun reg = <0xffc02c00 0x100>; 282*4882a593Smuzhiyun interrupts = <0 107 4>; 283*4882a593Smuzhiyun resets = <&rst I2C4_RESET>; 284*4882a593Smuzhiyun clocks = <&clkmgr AGILEX_L4_SP_CLK>; 285*4882a593Smuzhiyun status = "disabled"; 286*4882a593Smuzhiyun }; 287*4882a593Smuzhiyun 288*4882a593Smuzhiyun mmc: dwmmc0@ff808000 { 289*4882a593Smuzhiyun #address-cells = <1>; 290*4882a593Smuzhiyun #size-cells = <0>; 291*4882a593Smuzhiyun compatible = "altr,socfpga-dw-mshc"; 292*4882a593Smuzhiyun reg = <0xff808000 0x1000>; 293*4882a593Smuzhiyun interrupts = <0 96 4>; 294*4882a593Smuzhiyun fifo-depth = <0x400>; 295*4882a593Smuzhiyun resets = <&rst SDMMC_RESET>; 296*4882a593Smuzhiyun reset-names = "reset"; 297*4882a593Smuzhiyun clocks = <&clkmgr AGILEX_L4_MP_CLK>, 298*4882a593Smuzhiyun <&clkmgr AGILEX_SDMMC_CLK>; 299*4882a593Smuzhiyun clock-names = "biu", "ciu"; 300*4882a593Smuzhiyun iommus = <&smmu 5>; 301*4882a593Smuzhiyun status = "disabled"; 302*4882a593Smuzhiyun }; 303*4882a593Smuzhiyun 304*4882a593Smuzhiyun nand: nand@ffb90000 { 305*4882a593Smuzhiyun #address-cells = <1>; 306*4882a593Smuzhiyun #size-cells = <0>; 307*4882a593Smuzhiyun compatible = "altr,socfpga-denali-nand"; 308*4882a593Smuzhiyun reg = <0xffb90000 0x10000>, 309*4882a593Smuzhiyun <0xffb80000 0x1000>; 310*4882a593Smuzhiyun reg-names = "nand_data", "denali_reg"; 311*4882a593Smuzhiyun interrupts = <0 97 4>; 312*4882a593Smuzhiyun clocks = <&clkmgr AGILEX_NAND_CLK>, 313*4882a593Smuzhiyun <&clkmgr AGILEX_NAND_X_CLK>, 314*4882a593Smuzhiyun <&clkmgr AGILEX_NAND_ECC_CLK>; 315*4882a593Smuzhiyun clock-names = "nand", "nand_x", "ecc"; 316*4882a593Smuzhiyun resets = <&rst NAND_RESET>, <&rst NAND_OCP_RESET>; 317*4882a593Smuzhiyun status = "disabled"; 318*4882a593Smuzhiyun }; 319*4882a593Smuzhiyun 320*4882a593Smuzhiyun ocram: sram@ffe00000 { 321*4882a593Smuzhiyun compatible = "mmio-sram"; 322*4882a593Smuzhiyun reg = <0xffe00000 0x40000>; 323*4882a593Smuzhiyun }; 324*4882a593Smuzhiyun 325*4882a593Smuzhiyun pdma: pdma@ffda0000 { 326*4882a593Smuzhiyun compatible = "arm,pl330", "arm,primecell"; 327*4882a593Smuzhiyun reg = <0xffda0000 0x1000>; 328*4882a593Smuzhiyun interrupts = <0 81 4>, 329*4882a593Smuzhiyun <0 82 4>, 330*4882a593Smuzhiyun <0 83 4>, 331*4882a593Smuzhiyun <0 84 4>, 332*4882a593Smuzhiyun <0 85 4>, 333*4882a593Smuzhiyun <0 86 4>, 334*4882a593Smuzhiyun <0 87 4>, 335*4882a593Smuzhiyun <0 88 4>, 336*4882a593Smuzhiyun <0 89 4>; 337*4882a593Smuzhiyun #dma-cells = <1>; 338*4882a593Smuzhiyun #dma-channels = <8>; 339*4882a593Smuzhiyun #dma-requests = <32>; 340*4882a593Smuzhiyun resets = <&rst DMA_RESET>, <&rst DMA_OCP_RESET>; 341*4882a593Smuzhiyun reset-names = "dma", "dma-ocp"; 342*4882a593Smuzhiyun clocks = <&clkmgr AGILEX_L4_MAIN_CLK>; 343*4882a593Smuzhiyun clock-names = "apb_pclk"; 344*4882a593Smuzhiyun }; 345*4882a593Smuzhiyun 346*4882a593Smuzhiyun rst: rstmgr@ffd11000 { 347*4882a593Smuzhiyun #reset-cells = <1>; 348*4882a593Smuzhiyun compatible = "altr,stratix10-rst-mgr"; 349*4882a593Smuzhiyun reg = <0xffd11000 0x100>; 350*4882a593Smuzhiyun }; 351*4882a593Smuzhiyun 352*4882a593Smuzhiyun smmu: iommu@fa000000 { 353*4882a593Smuzhiyun compatible = "arm,mmu-500", "arm,smmu-v2"; 354*4882a593Smuzhiyun reg = <0xfa000000 0x40000>; 355*4882a593Smuzhiyun #global-interrupts = <2>; 356*4882a593Smuzhiyun #iommu-cells = <1>; 357*4882a593Smuzhiyun interrupt-parent = <&intc>; 358*4882a593Smuzhiyun interrupts = <0 128 4>, /* Global Secure Fault */ 359*4882a593Smuzhiyun <0 129 4>, /* Global Non-secure Fault */ 360*4882a593Smuzhiyun /* Non-secure Context Interrupts (32) */ 361*4882a593Smuzhiyun <0 138 4>, <0 139 4>, <0 140 4>, <0 141 4>, 362*4882a593Smuzhiyun <0 142 4>, <0 143 4>, <0 144 4>, <0 145 4>, 363*4882a593Smuzhiyun <0 146 4>, <0 147 4>, <0 148 4>, <0 149 4>, 364*4882a593Smuzhiyun <0 150 4>, <0 151 4>, <0 152 4>, <0 153 4>, 365*4882a593Smuzhiyun <0 154 4>, <0 155 4>, <0 156 4>, <0 157 4>, 366*4882a593Smuzhiyun <0 158 4>, <0 159 4>, <0 160 4>, <0 161 4>, 367*4882a593Smuzhiyun <0 162 4>, <0 163 4>, <0 164 4>, <0 165 4>, 368*4882a593Smuzhiyun <0 166 4>, <0 167 4>, <0 168 4>, <0 169 4>; 369*4882a593Smuzhiyun stream-match-mask = <0x7ff0>; 370*4882a593Smuzhiyun clocks = <&clkmgr AGILEX_MPU_CCU_CLK>, 371*4882a593Smuzhiyun <&clkmgr AGILEX_L3_MAIN_FREE_CLK>, 372*4882a593Smuzhiyun <&clkmgr AGILEX_L4_MAIN_CLK>; 373*4882a593Smuzhiyun status = "disabled"; 374*4882a593Smuzhiyun }; 375*4882a593Smuzhiyun 376*4882a593Smuzhiyun spi0: spi@ffda4000 { 377*4882a593Smuzhiyun compatible = "snps,dw-apb-ssi"; 378*4882a593Smuzhiyun #address-cells = <1>; 379*4882a593Smuzhiyun #size-cells = <0>; 380*4882a593Smuzhiyun reg = <0xffda4000 0x1000>; 381*4882a593Smuzhiyun interrupts = <0 99 4>; 382*4882a593Smuzhiyun resets = <&rst SPIM0_RESET>; 383*4882a593Smuzhiyun reset-names = "spi"; 384*4882a593Smuzhiyun reg-io-width = <4>; 385*4882a593Smuzhiyun num-cs = <4>; 386*4882a593Smuzhiyun clocks = <&clkmgr AGILEX_L4_MAIN_CLK>; 387*4882a593Smuzhiyun status = "disabled"; 388*4882a593Smuzhiyun }; 389*4882a593Smuzhiyun 390*4882a593Smuzhiyun spi1: spi@ffda5000 { 391*4882a593Smuzhiyun compatible = "snps,dw-apb-ssi"; 392*4882a593Smuzhiyun #address-cells = <1>; 393*4882a593Smuzhiyun #size-cells = <0>; 394*4882a593Smuzhiyun reg = <0xffda5000 0x1000>; 395*4882a593Smuzhiyun interrupts = <0 100 4>; 396*4882a593Smuzhiyun resets = <&rst SPIM1_RESET>; 397*4882a593Smuzhiyun reset-names = "spi"; 398*4882a593Smuzhiyun reg-io-width = <4>; 399*4882a593Smuzhiyun num-cs = <4>; 400*4882a593Smuzhiyun clocks = <&clkmgr AGILEX_L4_MAIN_CLK>; 401*4882a593Smuzhiyun status = "disabled"; 402*4882a593Smuzhiyun }; 403*4882a593Smuzhiyun 404*4882a593Smuzhiyun sysmgr: sysmgr@ffd12000 { 405*4882a593Smuzhiyun compatible = "altr,sys-mgr-s10","altr,sys-mgr"; 406*4882a593Smuzhiyun reg = <0xffd12000 0x500>; 407*4882a593Smuzhiyun }; 408*4882a593Smuzhiyun 409*4882a593Smuzhiyun /* Local timer */ 410*4882a593Smuzhiyun timer { 411*4882a593Smuzhiyun compatible = "arm,armv8-timer"; 412*4882a593Smuzhiyun interrupts = <1 13 0xf08>, 413*4882a593Smuzhiyun <1 14 0xf08>, 414*4882a593Smuzhiyun <1 11 0xf08>, 415*4882a593Smuzhiyun <1 10 0xf08>; 416*4882a593Smuzhiyun }; 417*4882a593Smuzhiyun 418*4882a593Smuzhiyun timer0: timer0@ffc03000 { 419*4882a593Smuzhiyun compatible = "snps,dw-apb-timer"; 420*4882a593Smuzhiyun interrupts = <0 113 4>; 421*4882a593Smuzhiyun reg = <0xffc03000 0x100>; 422*4882a593Smuzhiyun clocks = <&clkmgr AGILEX_L4_SP_CLK>; 423*4882a593Smuzhiyun clock-names = "timer"; 424*4882a593Smuzhiyun }; 425*4882a593Smuzhiyun 426*4882a593Smuzhiyun timer1: timer1@ffc03100 { 427*4882a593Smuzhiyun compatible = "snps,dw-apb-timer"; 428*4882a593Smuzhiyun interrupts = <0 114 4>; 429*4882a593Smuzhiyun reg = <0xffc03100 0x100>; 430*4882a593Smuzhiyun clocks = <&clkmgr AGILEX_L4_SP_CLK>; 431*4882a593Smuzhiyun clock-names = "timer"; 432*4882a593Smuzhiyun }; 433*4882a593Smuzhiyun 434*4882a593Smuzhiyun timer2: timer2@ffd00000 { 435*4882a593Smuzhiyun compatible = "snps,dw-apb-timer"; 436*4882a593Smuzhiyun interrupts = <0 115 4>; 437*4882a593Smuzhiyun reg = <0xffd00000 0x100>; 438*4882a593Smuzhiyun clocks = <&clkmgr AGILEX_L4_SP_CLK>; 439*4882a593Smuzhiyun clock-names = "timer"; 440*4882a593Smuzhiyun }; 441*4882a593Smuzhiyun 442*4882a593Smuzhiyun timer3: timer3@ffd00100 { 443*4882a593Smuzhiyun compatible = "snps,dw-apb-timer"; 444*4882a593Smuzhiyun interrupts = <0 116 4>; 445*4882a593Smuzhiyun reg = <0xffd00100 0x100>; 446*4882a593Smuzhiyun clocks = <&clkmgr AGILEX_L4_SP_CLK>; 447*4882a593Smuzhiyun clock-names = "timer"; 448*4882a593Smuzhiyun }; 449*4882a593Smuzhiyun 450*4882a593Smuzhiyun uart0: serial0@ffc02000 { 451*4882a593Smuzhiyun compatible = "snps,dw-apb-uart"; 452*4882a593Smuzhiyun reg = <0xffc02000 0x100>; 453*4882a593Smuzhiyun interrupts = <0 108 4>; 454*4882a593Smuzhiyun reg-shift = <2>; 455*4882a593Smuzhiyun reg-io-width = <4>; 456*4882a593Smuzhiyun resets = <&rst UART0_RESET>; 457*4882a593Smuzhiyun status = "disabled"; 458*4882a593Smuzhiyun clocks = <&clkmgr AGILEX_L4_SP_CLK>; 459*4882a593Smuzhiyun }; 460*4882a593Smuzhiyun 461*4882a593Smuzhiyun uart1: serial1@ffc02100 { 462*4882a593Smuzhiyun compatible = "snps,dw-apb-uart"; 463*4882a593Smuzhiyun reg = <0xffc02100 0x100>; 464*4882a593Smuzhiyun interrupts = <0 109 4>; 465*4882a593Smuzhiyun reg-shift = <2>; 466*4882a593Smuzhiyun reg-io-width = <4>; 467*4882a593Smuzhiyun resets = <&rst UART1_RESET>; 468*4882a593Smuzhiyun clocks = <&clkmgr AGILEX_L4_SP_CLK>; 469*4882a593Smuzhiyun status = "disabled"; 470*4882a593Smuzhiyun }; 471*4882a593Smuzhiyun 472*4882a593Smuzhiyun usbphy0: usbphy@0 { 473*4882a593Smuzhiyun #phy-cells = <0>; 474*4882a593Smuzhiyun compatible = "usb-nop-xceiv"; 475*4882a593Smuzhiyun status = "okay"; 476*4882a593Smuzhiyun }; 477*4882a593Smuzhiyun 478*4882a593Smuzhiyun usb0: usb@ffb00000 { 479*4882a593Smuzhiyun compatible = "intel,socfpga-agilex-hsotg", "snps,dwc2"; 480*4882a593Smuzhiyun reg = <0xffb00000 0x40000>; 481*4882a593Smuzhiyun interrupts = <0 93 4>; 482*4882a593Smuzhiyun phys = <&usbphy0>; 483*4882a593Smuzhiyun phy-names = "usb2-phy"; 484*4882a593Smuzhiyun resets = <&rst USB0_RESET>, <&rst USB0_OCP_RESET>; 485*4882a593Smuzhiyun reset-names = "dwc2", "dwc2-ecc"; 486*4882a593Smuzhiyun clocks = <&clkmgr AGILEX_USB_CLK>; 487*4882a593Smuzhiyun iommus = <&smmu 6>; 488*4882a593Smuzhiyun status = "disabled"; 489*4882a593Smuzhiyun }; 490*4882a593Smuzhiyun 491*4882a593Smuzhiyun usb1: usb@ffb40000 { 492*4882a593Smuzhiyun compatible = "intel,socfpga-agilex-hsotg", "snps,dwc2"; 493*4882a593Smuzhiyun reg = <0xffb40000 0x40000>; 494*4882a593Smuzhiyun interrupts = <0 94 4>; 495*4882a593Smuzhiyun phys = <&usbphy0>; 496*4882a593Smuzhiyun phy-names = "usb2-phy"; 497*4882a593Smuzhiyun resets = <&rst USB1_RESET>, <&rst USB1_OCP_RESET>; 498*4882a593Smuzhiyun reset-names = "dwc2", "dwc2-ecc"; 499*4882a593Smuzhiyun iommus = <&smmu 7>; 500*4882a593Smuzhiyun clocks = <&clkmgr AGILEX_USB_CLK>; 501*4882a593Smuzhiyun status = "disabled"; 502*4882a593Smuzhiyun }; 503*4882a593Smuzhiyun 504*4882a593Smuzhiyun watchdog0: watchdog@ffd00200 { 505*4882a593Smuzhiyun compatible = "snps,dw-wdt"; 506*4882a593Smuzhiyun reg = <0xffd00200 0x100>; 507*4882a593Smuzhiyun interrupts = <0 117 4>; 508*4882a593Smuzhiyun resets = <&rst WATCHDOG0_RESET>; 509*4882a593Smuzhiyun clocks = <&clkmgr AGILEX_L4_SYS_FREE_CLK>; 510*4882a593Smuzhiyun status = "disabled"; 511*4882a593Smuzhiyun }; 512*4882a593Smuzhiyun 513*4882a593Smuzhiyun watchdog1: watchdog@ffd00300 { 514*4882a593Smuzhiyun compatible = "snps,dw-wdt"; 515*4882a593Smuzhiyun reg = <0xffd00300 0x100>; 516*4882a593Smuzhiyun interrupts = <0 118 4>; 517*4882a593Smuzhiyun resets = <&rst WATCHDOG1_RESET>; 518*4882a593Smuzhiyun clocks = <&clkmgr AGILEX_L4_SYS_FREE_CLK>; 519*4882a593Smuzhiyun status = "disabled"; 520*4882a593Smuzhiyun }; 521*4882a593Smuzhiyun 522*4882a593Smuzhiyun watchdog2: watchdog@ffd00400 { 523*4882a593Smuzhiyun compatible = "snps,dw-wdt"; 524*4882a593Smuzhiyun reg = <0xffd00400 0x100>; 525*4882a593Smuzhiyun interrupts = <0 125 4>; 526*4882a593Smuzhiyun resets = <&rst WATCHDOG2_RESET>; 527*4882a593Smuzhiyun clocks = <&clkmgr AGILEX_L4_SYS_FREE_CLK>; 528*4882a593Smuzhiyun status = "disabled"; 529*4882a593Smuzhiyun }; 530*4882a593Smuzhiyun 531*4882a593Smuzhiyun watchdog3: watchdog@ffd00500 { 532*4882a593Smuzhiyun compatible = "snps,dw-wdt"; 533*4882a593Smuzhiyun reg = <0xffd00500 0x100>; 534*4882a593Smuzhiyun interrupts = <0 126 4>; 535*4882a593Smuzhiyun resets = <&rst WATCHDOG3_RESET>; 536*4882a593Smuzhiyun clocks = <&clkmgr AGILEX_L4_SYS_FREE_CLK>; 537*4882a593Smuzhiyun status = "disabled"; 538*4882a593Smuzhiyun }; 539*4882a593Smuzhiyun 540*4882a593Smuzhiyun sdr: sdr@f8011100 { 541*4882a593Smuzhiyun compatible = "altr,sdr-ctl", "syscon"; 542*4882a593Smuzhiyun reg = <0xf8011100 0xc0>; 543*4882a593Smuzhiyun }; 544*4882a593Smuzhiyun 545*4882a593Smuzhiyun eccmgr { 546*4882a593Smuzhiyun compatible = "altr,socfpga-s10-ecc-manager", 547*4882a593Smuzhiyun "altr,socfpga-a10-ecc-manager"; 548*4882a593Smuzhiyun altr,sysmgr-syscon = <&sysmgr>; 549*4882a593Smuzhiyun #address-cells = <1>; 550*4882a593Smuzhiyun #size-cells = <1>; 551*4882a593Smuzhiyun interrupts = <0 15 4>; 552*4882a593Smuzhiyun interrupt-controller; 553*4882a593Smuzhiyun #interrupt-cells = <2>; 554*4882a593Smuzhiyun ranges; 555*4882a593Smuzhiyun 556*4882a593Smuzhiyun sdramedac { 557*4882a593Smuzhiyun compatible = "altr,sdram-edac-s10"; 558*4882a593Smuzhiyun altr,sdr-syscon = <&sdr>; 559*4882a593Smuzhiyun interrupts = <16 4>; 560*4882a593Smuzhiyun }; 561*4882a593Smuzhiyun 562*4882a593Smuzhiyun ocram-ecc@ff8cc000 { 563*4882a593Smuzhiyun compatible = "altr,socfpga-s10-ocram-ecc", 564*4882a593Smuzhiyun "altr,socfpga-a10-ocram-ecc"; 565*4882a593Smuzhiyun reg = <0xff8cc000 0x100>; 566*4882a593Smuzhiyun altr,ecc-parent = <&ocram>; 567*4882a593Smuzhiyun interrupts = <1 4>; 568*4882a593Smuzhiyun }; 569*4882a593Smuzhiyun 570*4882a593Smuzhiyun usb0-ecc@ff8c4000 { 571*4882a593Smuzhiyun compatible = "altr,socfpga-s10-usb-ecc", 572*4882a593Smuzhiyun "altr,socfpga-usb-ecc"; 573*4882a593Smuzhiyun reg = <0xff8c4000 0x100>; 574*4882a593Smuzhiyun altr,ecc-parent = <&usb0>; 575*4882a593Smuzhiyun interrupts = <2 4>; 576*4882a593Smuzhiyun }; 577*4882a593Smuzhiyun 578*4882a593Smuzhiyun emac0-rx-ecc@ff8c0000 { 579*4882a593Smuzhiyun compatible = "altr,socfpga-s10-eth-mac-ecc", 580*4882a593Smuzhiyun "altr,socfpga-eth-mac-ecc"; 581*4882a593Smuzhiyun reg = <0xff8c0000 0x100>; 582*4882a593Smuzhiyun altr,ecc-parent = <&gmac0>; 583*4882a593Smuzhiyun interrupts = <4 4>; 584*4882a593Smuzhiyun }; 585*4882a593Smuzhiyun 586*4882a593Smuzhiyun emac0-tx-ecc@ff8c0400 { 587*4882a593Smuzhiyun compatible = "altr,socfpga-s10-eth-mac-ecc", 588*4882a593Smuzhiyun "altr,socfpga-eth-mac-ecc"; 589*4882a593Smuzhiyun reg = <0xff8c0400 0x100>; 590*4882a593Smuzhiyun altr,ecc-parent = <&gmac0>; 591*4882a593Smuzhiyun interrupts = <5 4>; 592*4882a593Smuzhiyun }; 593*4882a593Smuzhiyun 594*4882a593Smuzhiyun sdmmca-ecc@ff8c8c00 { 595*4882a593Smuzhiyun compatible = "altr,socfpga-s10-sdmmc-ecc", 596*4882a593Smuzhiyun "altr,socfpga-sdmmc-ecc"; 597*4882a593Smuzhiyun reg = <0xff8c8c00 0x100>; 598*4882a593Smuzhiyun altr,ecc-parent = <&mmc>; 599*4882a593Smuzhiyun interrupts = <14 4>, 600*4882a593Smuzhiyun <15 4>; 601*4882a593Smuzhiyun }; 602*4882a593Smuzhiyun }; 603*4882a593Smuzhiyun 604*4882a593Smuzhiyun qspi: spi@ff8d2000 { 605*4882a593Smuzhiyun compatible = "cdns,qspi-nor"; 606*4882a593Smuzhiyun #address-cells = <1>; 607*4882a593Smuzhiyun #size-cells = <0>; 608*4882a593Smuzhiyun reg = <0xff8d2000 0x100>, 609*4882a593Smuzhiyun <0xff900000 0x100000>; 610*4882a593Smuzhiyun interrupts = <0 3 4>; 611*4882a593Smuzhiyun cdns,fifo-depth = <128>; 612*4882a593Smuzhiyun cdns,fifo-width = <4>; 613*4882a593Smuzhiyun cdns,trigger-address = <0x00000000>; 614*4882a593Smuzhiyun clocks = <&qspi_clk>; 615*4882a593Smuzhiyun 616*4882a593Smuzhiyun status = "disabled"; 617*4882a593Smuzhiyun }; 618*4882a593Smuzhiyun 619*4882a593Smuzhiyun firmware { 620*4882a593Smuzhiyun svc { 621*4882a593Smuzhiyun compatible = "intel,agilex-svc"; 622*4882a593Smuzhiyun method = "smc"; 623*4882a593Smuzhiyun memory-region = <&service_reserved>; 624*4882a593Smuzhiyun 625*4882a593Smuzhiyun fpga_mgr: fpga-mgr { 626*4882a593Smuzhiyun compatible = "intel,agilex-soc-fpga-mgr"; 627*4882a593Smuzhiyun }; 628*4882a593Smuzhiyun }; 629*4882a593Smuzhiyun }; 630*4882a593Smuzhiyun }; 631*4882a593Smuzhiyun}; 632