1*4882a593Smuzhiyun// SPDX-License-Identifier: GPL-2.0-only 2*4882a593Smuzhiyun/** 3*4882a593Smuzhiyun * dts file for Hisilicon D02 Development Board 4*4882a593Smuzhiyun * 5*4882a593Smuzhiyun * Copyright (C) 2014,2015 Hisilicon Ltd. 6*4882a593Smuzhiyun */ 7*4882a593Smuzhiyun 8*4882a593Smuzhiyun#include <dt-bindings/interrupt-controller/arm-gic.h> 9*4882a593Smuzhiyun 10*4882a593Smuzhiyun/ { 11*4882a593Smuzhiyun compatible = "hisilicon,hip05-d02"; 12*4882a593Smuzhiyun interrupt-parent = <&gic>; 13*4882a593Smuzhiyun #address-cells = <2>; 14*4882a593Smuzhiyun #size-cells = <2>; 15*4882a593Smuzhiyun 16*4882a593Smuzhiyun psci { 17*4882a593Smuzhiyun compatible = "arm,psci-0.2"; 18*4882a593Smuzhiyun method = "smc"; 19*4882a593Smuzhiyun }; 20*4882a593Smuzhiyun 21*4882a593Smuzhiyun cpus { 22*4882a593Smuzhiyun #address-cells = <1>; 23*4882a593Smuzhiyun #size-cells = <0>; 24*4882a593Smuzhiyun 25*4882a593Smuzhiyun cpu-map { 26*4882a593Smuzhiyun cluster0 { 27*4882a593Smuzhiyun core0 { 28*4882a593Smuzhiyun cpu = <&cpu0>; 29*4882a593Smuzhiyun }; 30*4882a593Smuzhiyun core1 { 31*4882a593Smuzhiyun cpu = <&cpu1>; 32*4882a593Smuzhiyun }; 33*4882a593Smuzhiyun core2 { 34*4882a593Smuzhiyun cpu = <&cpu2>; 35*4882a593Smuzhiyun }; 36*4882a593Smuzhiyun core3 { 37*4882a593Smuzhiyun cpu = <&cpu3>; 38*4882a593Smuzhiyun }; 39*4882a593Smuzhiyun }; 40*4882a593Smuzhiyun cluster1 { 41*4882a593Smuzhiyun core0 { 42*4882a593Smuzhiyun cpu = <&cpu4>; 43*4882a593Smuzhiyun }; 44*4882a593Smuzhiyun core1 { 45*4882a593Smuzhiyun cpu = <&cpu5>; 46*4882a593Smuzhiyun }; 47*4882a593Smuzhiyun core2 { 48*4882a593Smuzhiyun cpu = <&cpu6>; 49*4882a593Smuzhiyun }; 50*4882a593Smuzhiyun core3 { 51*4882a593Smuzhiyun cpu = <&cpu7>; 52*4882a593Smuzhiyun }; 53*4882a593Smuzhiyun }; 54*4882a593Smuzhiyun cluster2 { 55*4882a593Smuzhiyun core0 { 56*4882a593Smuzhiyun cpu = <&cpu8>; 57*4882a593Smuzhiyun }; 58*4882a593Smuzhiyun core1 { 59*4882a593Smuzhiyun cpu = <&cpu9>; 60*4882a593Smuzhiyun }; 61*4882a593Smuzhiyun core2 { 62*4882a593Smuzhiyun cpu = <&cpu10>; 63*4882a593Smuzhiyun }; 64*4882a593Smuzhiyun core3 { 65*4882a593Smuzhiyun cpu = <&cpu11>; 66*4882a593Smuzhiyun }; 67*4882a593Smuzhiyun }; 68*4882a593Smuzhiyun cluster3 { 69*4882a593Smuzhiyun core0 { 70*4882a593Smuzhiyun cpu = <&cpu12>; 71*4882a593Smuzhiyun }; 72*4882a593Smuzhiyun core1 { 73*4882a593Smuzhiyun cpu = <&cpu13>; 74*4882a593Smuzhiyun }; 75*4882a593Smuzhiyun core2 { 76*4882a593Smuzhiyun cpu = <&cpu14>; 77*4882a593Smuzhiyun }; 78*4882a593Smuzhiyun core3 { 79*4882a593Smuzhiyun cpu = <&cpu15>; 80*4882a593Smuzhiyun }; 81*4882a593Smuzhiyun }; 82*4882a593Smuzhiyun }; 83*4882a593Smuzhiyun 84*4882a593Smuzhiyun cpu0: cpu@20000 { 85*4882a593Smuzhiyun device_type = "cpu"; 86*4882a593Smuzhiyun compatible = "arm,cortex-a57"; 87*4882a593Smuzhiyun reg = <0x20000>; 88*4882a593Smuzhiyun enable-method = "psci"; 89*4882a593Smuzhiyun next-level-cache = <&cluster0_l2>; 90*4882a593Smuzhiyun }; 91*4882a593Smuzhiyun 92*4882a593Smuzhiyun cpu1: cpu@20001 { 93*4882a593Smuzhiyun device_type = "cpu"; 94*4882a593Smuzhiyun compatible = "arm,cortex-a57"; 95*4882a593Smuzhiyun reg = <0x20001>; 96*4882a593Smuzhiyun enable-method = "psci"; 97*4882a593Smuzhiyun next-level-cache = <&cluster0_l2>; 98*4882a593Smuzhiyun }; 99*4882a593Smuzhiyun 100*4882a593Smuzhiyun cpu2: cpu@20002 { 101*4882a593Smuzhiyun device_type = "cpu"; 102*4882a593Smuzhiyun compatible = "arm,cortex-a57"; 103*4882a593Smuzhiyun reg = <0x20002>; 104*4882a593Smuzhiyun enable-method = "psci"; 105*4882a593Smuzhiyun next-level-cache = <&cluster0_l2>; 106*4882a593Smuzhiyun }; 107*4882a593Smuzhiyun 108*4882a593Smuzhiyun cpu3: cpu@20003 { 109*4882a593Smuzhiyun device_type = "cpu"; 110*4882a593Smuzhiyun compatible = "arm,cortex-a57"; 111*4882a593Smuzhiyun reg = <0x20003>; 112*4882a593Smuzhiyun enable-method = "psci"; 113*4882a593Smuzhiyun next-level-cache = <&cluster0_l2>; 114*4882a593Smuzhiyun }; 115*4882a593Smuzhiyun 116*4882a593Smuzhiyun cpu4: cpu@20100 { 117*4882a593Smuzhiyun device_type = "cpu"; 118*4882a593Smuzhiyun compatible = "arm,cortex-a57"; 119*4882a593Smuzhiyun reg = <0x20100>; 120*4882a593Smuzhiyun enable-method = "psci"; 121*4882a593Smuzhiyun next-level-cache = <&cluster1_l2>; 122*4882a593Smuzhiyun }; 123*4882a593Smuzhiyun 124*4882a593Smuzhiyun cpu5: cpu@20101 { 125*4882a593Smuzhiyun device_type = "cpu"; 126*4882a593Smuzhiyun compatible = "arm,cortex-a57"; 127*4882a593Smuzhiyun reg = <0x20101>; 128*4882a593Smuzhiyun enable-method = "psci"; 129*4882a593Smuzhiyun next-level-cache = <&cluster1_l2>; 130*4882a593Smuzhiyun }; 131*4882a593Smuzhiyun 132*4882a593Smuzhiyun cpu6: cpu@20102 { 133*4882a593Smuzhiyun device_type = "cpu"; 134*4882a593Smuzhiyun compatible = "arm,cortex-a57"; 135*4882a593Smuzhiyun reg = <0x20102>; 136*4882a593Smuzhiyun enable-method = "psci"; 137*4882a593Smuzhiyun next-level-cache = <&cluster1_l2>; 138*4882a593Smuzhiyun }; 139*4882a593Smuzhiyun 140*4882a593Smuzhiyun cpu7: cpu@20103 { 141*4882a593Smuzhiyun device_type = "cpu"; 142*4882a593Smuzhiyun compatible = "arm,cortex-a57"; 143*4882a593Smuzhiyun reg = <0x20103>; 144*4882a593Smuzhiyun enable-method = "psci"; 145*4882a593Smuzhiyun next-level-cache = <&cluster1_l2>; 146*4882a593Smuzhiyun }; 147*4882a593Smuzhiyun 148*4882a593Smuzhiyun cpu8: cpu@20200 { 149*4882a593Smuzhiyun device_type = "cpu"; 150*4882a593Smuzhiyun compatible = "arm,cortex-a57"; 151*4882a593Smuzhiyun reg = <0x20200>; 152*4882a593Smuzhiyun enable-method = "psci"; 153*4882a593Smuzhiyun next-level-cache = <&cluster2_l2>; 154*4882a593Smuzhiyun }; 155*4882a593Smuzhiyun 156*4882a593Smuzhiyun cpu9: cpu@20201 { 157*4882a593Smuzhiyun device_type = "cpu"; 158*4882a593Smuzhiyun compatible = "arm,cortex-a57"; 159*4882a593Smuzhiyun reg = <0x20201>; 160*4882a593Smuzhiyun enable-method = "psci"; 161*4882a593Smuzhiyun next-level-cache = <&cluster2_l2>; 162*4882a593Smuzhiyun }; 163*4882a593Smuzhiyun 164*4882a593Smuzhiyun cpu10: cpu@20202 { 165*4882a593Smuzhiyun device_type = "cpu"; 166*4882a593Smuzhiyun compatible = "arm,cortex-a57"; 167*4882a593Smuzhiyun reg = <0x20202>; 168*4882a593Smuzhiyun enable-method = "psci"; 169*4882a593Smuzhiyun next-level-cache = <&cluster2_l2>; 170*4882a593Smuzhiyun }; 171*4882a593Smuzhiyun 172*4882a593Smuzhiyun cpu11: cpu@20203 { 173*4882a593Smuzhiyun device_type = "cpu"; 174*4882a593Smuzhiyun compatible = "arm,cortex-a57"; 175*4882a593Smuzhiyun reg = <0x20203>; 176*4882a593Smuzhiyun enable-method = "psci"; 177*4882a593Smuzhiyun next-level-cache = <&cluster2_l2>; 178*4882a593Smuzhiyun }; 179*4882a593Smuzhiyun 180*4882a593Smuzhiyun cpu12: cpu@20300 { 181*4882a593Smuzhiyun device_type = "cpu"; 182*4882a593Smuzhiyun compatible = "arm,cortex-a57"; 183*4882a593Smuzhiyun reg = <0x20300>; 184*4882a593Smuzhiyun enable-method = "psci"; 185*4882a593Smuzhiyun next-level-cache = <&cluster3_l2>; 186*4882a593Smuzhiyun }; 187*4882a593Smuzhiyun 188*4882a593Smuzhiyun cpu13: cpu@20301 { 189*4882a593Smuzhiyun device_type = "cpu"; 190*4882a593Smuzhiyun compatible = "arm,cortex-a57"; 191*4882a593Smuzhiyun reg = <0x20301>; 192*4882a593Smuzhiyun enable-method = "psci"; 193*4882a593Smuzhiyun next-level-cache = <&cluster3_l2>; 194*4882a593Smuzhiyun }; 195*4882a593Smuzhiyun 196*4882a593Smuzhiyun cpu14: cpu@20302 { 197*4882a593Smuzhiyun device_type = "cpu"; 198*4882a593Smuzhiyun compatible = "arm,cortex-a57"; 199*4882a593Smuzhiyun reg = <0x20302>; 200*4882a593Smuzhiyun enable-method = "psci"; 201*4882a593Smuzhiyun next-level-cache = <&cluster3_l2>; 202*4882a593Smuzhiyun }; 203*4882a593Smuzhiyun 204*4882a593Smuzhiyun cpu15: cpu@20303 { 205*4882a593Smuzhiyun device_type = "cpu"; 206*4882a593Smuzhiyun compatible = "arm,cortex-a57"; 207*4882a593Smuzhiyun reg = <0x20303>; 208*4882a593Smuzhiyun enable-method = "psci"; 209*4882a593Smuzhiyun next-level-cache = <&cluster3_l2>; 210*4882a593Smuzhiyun }; 211*4882a593Smuzhiyun 212*4882a593Smuzhiyun cluster0_l2: l2-cache0 { 213*4882a593Smuzhiyun compatible = "cache"; 214*4882a593Smuzhiyun }; 215*4882a593Smuzhiyun 216*4882a593Smuzhiyun cluster1_l2: l2-cache1 { 217*4882a593Smuzhiyun compatible = "cache"; 218*4882a593Smuzhiyun }; 219*4882a593Smuzhiyun 220*4882a593Smuzhiyun cluster2_l2: l2-cache2 { 221*4882a593Smuzhiyun compatible = "cache"; 222*4882a593Smuzhiyun }; 223*4882a593Smuzhiyun 224*4882a593Smuzhiyun cluster3_l2: l2-cache3 { 225*4882a593Smuzhiyun compatible = "cache"; 226*4882a593Smuzhiyun }; 227*4882a593Smuzhiyun }; 228*4882a593Smuzhiyun 229*4882a593Smuzhiyun gic: interrupt-controller@8d000000 { 230*4882a593Smuzhiyun compatible = "arm,gic-v3"; 231*4882a593Smuzhiyun #interrupt-cells = <3>; 232*4882a593Smuzhiyun #address-cells = <2>; 233*4882a593Smuzhiyun #size-cells = <2>; 234*4882a593Smuzhiyun ranges; 235*4882a593Smuzhiyun interrupt-controller; 236*4882a593Smuzhiyun #redistributor-regions = <1>; 237*4882a593Smuzhiyun redistributor-stride = <0x0 0x30000>; 238*4882a593Smuzhiyun reg = <0x0 0x8d000000 0 0x10000>, /* GICD */ 239*4882a593Smuzhiyun <0x0 0x8d100000 0 0x300000>, /* GICR */ 240*4882a593Smuzhiyun <0x0 0xfe000000 0 0x10000>, /* GICC */ 241*4882a593Smuzhiyun <0x0 0xfe010000 0 0x10000>, /* GICH */ 242*4882a593Smuzhiyun <0x0 0xfe020000 0 0x10000>; /* GICV */ 243*4882a593Smuzhiyun interrupts = <GIC_PPI 9 IRQ_TYPE_LEVEL_HIGH>; 244*4882a593Smuzhiyun 245*4882a593Smuzhiyun its_peri: interrupt-controller@8c000000 { 246*4882a593Smuzhiyun compatible = "arm,gic-v3-its"; 247*4882a593Smuzhiyun msi-controller; 248*4882a593Smuzhiyun #msi-cells = <1>; 249*4882a593Smuzhiyun reg = <0x0 0x8c000000 0x0 0x40000>; 250*4882a593Smuzhiyun }; 251*4882a593Smuzhiyun 252*4882a593Smuzhiyun its_m3: interrupt-controller@a3000000 { 253*4882a593Smuzhiyun compatible = "arm,gic-v3-its"; 254*4882a593Smuzhiyun msi-controller; 255*4882a593Smuzhiyun #msi-cells = <1>; 256*4882a593Smuzhiyun reg = <0x0 0xa3000000 0x0 0x40000>; 257*4882a593Smuzhiyun }; 258*4882a593Smuzhiyun 259*4882a593Smuzhiyun its_pcie: interrupt-controller@b7000000 { 260*4882a593Smuzhiyun compatible = "arm,gic-v3-its"; 261*4882a593Smuzhiyun msi-controller; 262*4882a593Smuzhiyun #msi-cells = <1>; 263*4882a593Smuzhiyun reg = <0x0 0xb7000000 0x0 0x40000>; 264*4882a593Smuzhiyun }; 265*4882a593Smuzhiyun 266*4882a593Smuzhiyun its_dsa: interrupt-controller@c6000000 { 267*4882a593Smuzhiyun compatible = "arm,gic-v3-its"; 268*4882a593Smuzhiyun msi-controller; 269*4882a593Smuzhiyun #msi-cells = <1>; 270*4882a593Smuzhiyun reg = <0x0 0xc6000000 0x0 0x40000>; 271*4882a593Smuzhiyun }; 272*4882a593Smuzhiyun }; 273*4882a593Smuzhiyun 274*4882a593Smuzhiyun timer { 275*4882a593Smuzhiyun compatible = "arm,armv8-timer"; 276*4882a593Smuzhiyun interrupts = <GIC_PPI 13 IRQ_TYPE_LEVEL_LOW>, 277*4882a593Smuzhiyun <GIC_PPI 14 IRQ_TYPE_LEVEL_LOW>, 278*4882a593Smuzhiyun <GIC_PPI 11 IRQ_TYPE_LEVEL_LOW>, 279*4882a593Smuzhiyun <GIC_PPI 10 IRQ_TYPE_LEVEL_LOW>; 280*4882a593Smuzhiyun }; 281*4882a593Smuzhiyun 282*4882a593Smuzhiyun pmu { 283*4882a593Smuzhiyun compatible = "arm,cortex-a57-pmu"; 284*4882a593Smuzhiyun interrupts = <GIC_PPI 7 IRQ_TYPE_LEVEL_HIGH>; 285*4882a593Smuzhiyun }; 286*4882a593Smuzhiyun 287*4882a593Smuzhiyun soc { 288*4882a593Smuzhiyun compatible = "simple-bus"; 289*4882a593Smuzhiyun #address-cells = <2>; 290*4882a593Smuzhiyun #size-cells = <2>; 291*4882a593Smuzhiyun ranges; 292*4882a593Smuzhiyun 293*4882a593Smuzhiyun refclk200mhz: refclk200mhz { 294*4882a593Smuzhiyun compatible = "fixed-clock"; 295*4882a593Smuzhiyun #clock-cells = <0>; 296*4882a593Smuzhiyun clock-frequency = <200000000>; 297*4882a593Smuzhiyun }; 298*4882a593Smuzhiyun 299*4882a593Smuzhiyun uart0: uart@80300000 { 300*4882a593Smuzhiyun compatible = "snps,dw-apb-uart"; 301*4882a593Smuzhiyun reg = <0x0 0x80300000 0x0 0x10000>; 302*4882a593Smuzhiyun interrupts = <GIC_SPI 317 IRQ_TYPE_LEVEL_HIGH>; 303*4882a593Smuzhiyun clocks = <&refclk200mhz>; 304*4882a593Smuzhiyun clock-names = "apb_pclk"; 305*4882a593Smuzhiyun reg-shift = <2>; 306*4882a593Smuzhiyun reg-io-width = <4>; 307*4882a593Smuzhiyun status = "disabled"; 308*4882a593Smuzhiyun }; 309*4882a593Smuzhiyun 310*4882a593Smuzhiyun uart1: uart@80310000 { 311*4882a593Smuzhiyun compatible = "snps,dw-apb-uart"; 312*4882a593Smuzhiyun reg = <0x0 0x80310000 0x0 0x10000>; 313*4882a593Smuzhiyun interrupts = <GIC_SPI 318 IRQ_TYPE_LEVEL_HIGH>; 314*4882a593Smuzhiyun clocks = <&refclk200mhz>; 315*4882a593Smuzhiyun clock-names = "apb_pclk"; 316*4882a593Smuzhiyun reg-shift = <2>; 317*4882a593Smuzhiyun reg-io-width = <4>; 318*4882a593Smuzhiyun status = "disabled"; 319*4882a593Smuzhiyun }; 320*4882a593Smuzhiyun 321*4882a593Smuzhiyun lbc: localbus@80380000 { 322*4882a593Smuzhiyun compatible = "hisilicon,hisi-localbus", "simple-bus"; 323*4882a593Smuzhiyun reg = <0x0 0x80380000 0x0 0x10000>; 324*4882a593Smuzhiyun status = "disabled"; 325*4882a593Smuzhiyun }; 326*4882a593Smuzhiyun 327*4882a593Smuzhiyun peri_gpio0: gpio@802e0000 { 328*4882a593Smuzhiyun #address-cells = <1>; 329*4882a593Smuzhiyun #size-cells = <0>; 330*4882a593Smuzhiyun compatible = "snps,dw-apb-gpio"; 331*4882a593Smuzhiyun reg = <0x0 0x802e0000 0x0 0x10000>; 332*4882a593Smuzhiyun status = "disabled"; 333*4882a593Smuzhiyun 334*4882a593Smuzhiyun porta: gpio-controller@0 { 335*4882a593Smuzhiyun compatible = "snps,dw-apb-gpio-port"; 336*4882a593Smuzhiyun gpio-controller; 337*4882a593Smuzhiyun #gpio-cells = <2>; 338*4882a593Smuzhiyun snps,nr-gpios = <32>; 339*4882a593Smuzhiyun reg = <0>; 340*4882a593Smuzhiyun interrupt-controller; 341*4882a593Smuzhiyun #interrupt-cells = <2>; 342*4882a593Smuzhiyun interrupts = <GIC_SPI 312 IRQ_TYPE_LEVEL_HIGH>; 343*4882a593Smuzhiyun }; 344*4882a593Smuzhiyun }; 345*4882a593Smuzhiyun 346*4882a593Smuzhiyun peri_gpio1: gpio@802f0000 { 347*4882a593Smuzhiyun #address-cells = <1>; 348*4882a593Smuzhiyun #size-cells = <0>; 349*4882a593Smuzhiyun compatible = "snps,dw-apb-gpio"; 350*4882a593Smuzhiyun reg = <0x0 0x802f0000 0x0 0x10000>; 351*4882a593Smuzhiyun status = "disabled"; 352*4882a593Smuzhiyun 353*4882a593Smuzhiyun portb: gpio-controller@0 { 354*4882a593Smuzhiyun compatible = "snps,dw-apb-gpio-port"; 355*4882a593Smuzhiyun gpio-controller; 356*4882a593Smuzhiyun #gpio-cells = <2>; 357*4882a593Smuzhiyun snps,nr-gpios = <32>; 358*4882a593Smuzhiyun reg = <0>; 359*4882a593Smuzhiyun interrupt-controller; 360*4882a593Smuzhiyun #interrupt-cells = <2>; 361*4882a593Smuzhiyun interrupts = <GIC_SPI 313 IRQ_TYPE_LEVEL_HIGH>; 362*4882a593Smuzhiyun }; 363*4882a593Smuzhiyun }; 364*4882a593Smuzhiyun }; 365*4882a593Smuzhiyun}; 366