xref: /OK3568_Linux_fs/kernel/arch/arm64/boot/dts/hisilicon/hi6220.dtsi (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun// SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun/*
3*4882a593Smuzhiyun * dts file for Hisilicon Hi6220 SoC
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 2015, Hisilicon Ltd.
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun#include <dt-bindings/interrupt-controller/arm-gic.h>
9*4882a593Smuzhiyun#include <dt-bindings/reset/hisi,hi6220-resets.h>
10*4882a593Smuzhiyun#include <dt-bindings/clock/hi6220-clock.h>
11*4882a593Smuzhiyun#include <dt-bindings/pinctrl/hisi.h>
12*4882a593Smuzhiyun#include <dt-bindings/thermal/thermal.h>
13*4882a593Smuzhiyun
14*4882a593Smuzhiyun/ {
15*4882a593Smuzhiyun	compatible = "hisilicon,hi6220";
16*4882a593Smuzhiyun	interrupt-parent = <&gic>;
17*4882a593Smuzhiyun	#address-cells = <2>;
18*4882a593Smuzhiyun	#size-cells = <2>;
19*4882a593Smuzhiyun
20*4882a593Smuzhiyun	psci {
21*4882a593Smuzhiyun		compatible = "arm,psci-0.2";
22*4882a593Smuzhiyun		method = "smc";
23*4882a593Smuzhiyun	};
24*4882a593Smuzhiyun
25*4882a593Smuzhiyun	cpus {
26*4882a593Smuzhiyun		#address-cells = <2>;
27*4882a593Smuzhiyun		#size-cells = <0>;
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun		cpu-map {
30*4882a593Smuzhiyun			cluster0 {
31*4882a593Smuzhiyun				core0 {
32*4882a593Smuzhiyun					cpu = <&cpu0>;
33*4882a593Smuzhiyun				};
34*4882a593Smuzhiyun				core1 {
35*4882a593Smuzhiyun					cpu = <&cpu1>;
36*4882a593Smuzhiyun				};
37*4882a593Smuzhiyun				core2 {
38*4882a593Smuzhiyun					cpu = <&cpu2>;
39*4882a593Smuzhiyun				};
40*4882a593Smuzhiyun				core3 {
41*4882a593Smuzhiyun					cpu = <&cpu3>;
42*4882a593Smuzhiyun				};
43*4882a593Smuzhiyun			};
44*4882a593Smuzhiyun			cluster1 {
45*4882a593Smuzhiyun				core0 {
46*4882a593Smuzhiyun					cpu = <&cpu4>;
47*4882a593Smuzhiyun				};
48*4882a593Smuzhiyun				core1 {
49*4882a593Smuzhiyun					cpu = <&cpu5>;
50*4882a593Smuzhiyun				};
51*4882a593Smuzhiyun				core2 {
52*4882a593Smuzhiyun					cpu = <&cpu6>;
53*4882a593Smuzhiyun				};
54*4882a593Smuzhiyun				core3 {
55*4882a593Smuzhiyun					cpu = <&cpu7>;
56*4882a593Smuzhiyun				};
57*4882a593Smuzhiyun			};
58*4882a593Smuzhiyun		};
59*4882a593Smuzhiyun
60*4882a593Smuzhiyun		idle-states {
61*4882a593Smuzhiyun			entry-method = "psci";
62*4882a593Smuzhiyun
63*4882a593Smuzhiyun			CPU_SLEEP: cpu-sleep {
64*4882a593Smuzhiyun				compatible = "arm,idle-state";
65*4882a593Smuzhiyun				local-timer-stop;
66*4882a593Smuzhiyun				arm,psci-suspend-param = <0x0010000>;
67*4882a593Smuzhiyun				entry-latency-us = <700>;
68*4882a593Smuzhiyun				exit-latency-us = <250>;
69*4882a593Smuzhiyun				min-residency-us = <1000>;
70*4882a593Smuzhiyun			};
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun			CLUSTER_SLEEP: cluster-sleep {
73*4882a593Smuzhiyun				compatible = "arm,idle-state";
74*4882a593Smuzhiyun				local-timer-stop;
75*4882a593Smuzhiyun				arm,psci-suspend-param = <0x1010000>;
76*4882a593Smuzhiyun				entry-latency-us = <1000>;
77*4882a593Smuzhiyun				exit-latency-us = <700>;
78*4882a593Smuzhiyun				min-residency-us = <2700>;
79*4882a593Smuzhiyun				wakeup-latency-us = <1500>;
80*4882a593Smuzhiyun			};
81*4882a593Smuzhiyun		};
82*4882a593Smuzhiyun
83*4882a593Smuzhiyun		cpu0: cpu@0 {
84*4882a593Smuzhiyun			compatible = "arm,cortex-a53";
85*4882a593Smuzhiyun			device_type = "cpu";
86*4882a593Smuzhiyun			reg = <0x0 0x0>;
87*4882a593Smuzhiyun			enable-method = "psci";
88*4882a593Smuzhiyun			next-level-cache = <&CLUSTER0_L2>;
89*4882a593Smuzhiyun			clocks = <&stub_clock 0>;
90*4882a593Smuzhiyun			operating-points-v2 = <&cpu_opp_table>;
91*4882a593Smuzhiyun			cpu-idle-states = <&CPU_SLEEP &CLUSTER_SLEEP>;
92*4882a593Smuzhiyun			#cooling-cells = <2>; /* min followed by max */
93*4882a593Smuzhiyun			dynamic-power-coefficient = <311>;
94*4882a593Smuzhiyun		};
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun		cpu1: cpu@1 {
97*4882a593Smuzhiyun			compatible = "arm,cortex-a53";
98*4882a593Smuzhiyun			device_type = "cpu";
99*4882a593Smuzhiyun			reg = <0x0 0x1>;
100*4882a593Smuzhiyun			enable-method = "psci";
101*4882a593Smuzhiyun			next-level-cache = <&CLUSTER0_L2>;
102*4882a593Smuzhiyun			clocks = <&stub_clock 0>;
103*4882a593Smuzhiyun			operating-points-v2 = <&cpu_opp_table>;
104*4882a593Smuzhiyun			cpu-idle-states = <&CPU_SLEEP &CLUSTER_SLEEP>;
105*4882a593Smuzhiyun			#cooling-cells = <2>; /* min followed by max */
106*4882a593Smuzhiyun			dynamic-power-coefficient = <311>;
107*4882a593Smuzhiyun		};
108*4882a593Smuzhiyun
109*4882a593Smuzhiyun		cpu2: cpu@2 {
110*4882a593Smuzhiyun			compatible = "arm,cortex-a53";
111*4882a593Smuzhiyun			device_type = "cpu";
112*4882a593Smuzhiyun			reg = <0x0 0x2>;
113*4882a593Smuzhiyun			enable-method = "psci";
114*4882a593Smuzhiyun			next-level-cache = <&CLUSTER0_L2>;
115*4882a593Smuzhiyun			clocks = <&stub_clock 0>;
116*4882a593Smuzhiyun			operating-points-v2 = <&cpu_opp_table>;
117*4882a593Smuzhiyun			cpu-idle-states = <&CPU_SLEEP &CLUSTER_SLEEP>;
118*4882a593Smuzhiyun			#cooling-cells = <2>; /* min followed by max */
119*4882a593Smuzhiyun			dynamic-power-coefficient = <311>;
120*4882a593Smuzhiyun		};
121*4882a593Smuzhiyun
122*4882a593Smuzhiyun		cpu3: cpu@3 {
123*4882a593Smuzhiyun			compatible = "arm,cortex-a53";
124*4882a593Smuzhiyun			device_type = "cpu";
125*4882a593Smuzhiyun			reg = <0x0 0x3>;
126*4882a593Smuzhiyun			enable-method = "psci";
127*4882a593Smuzhiyun			next-level-cache = <&CLUSTER0_L2>;
128*4882a593Smuzhiyun			clocks = <&stub_clock 0>;
129*4882a593Smuzhiyun			operating-points-v2 = <&cpu_opp_table>;
130*4882a593Smuzhiyun			cpu-idle-states = <&CPU_SLEEP &CLUSTER_SLEEP>;
131*4882a593Smuzhiyun			#cooling-cells = <2>; /* min followed by max */
132*4882a593Smuzhiyun			dynamic-power-coefficient = <311>;
133*4882a593Smuzhiyun		};
134*4882a593Smuzhiyun
135*4882a593Smuzhiyun		cpu4: cpu@100 {
136*4882a593Smuzhiyun			compatible = "arm,cortex-a53";
137*4882a593Smuzhiyun			device_type = "cpu";
138*4882a593Smuzhiyun			reg = <0x0 0x100>;
139*4882a593Smuzhiyun			enable-method = "psci";
140*4882a593Smuzhiyun			next-level-cache = <&CLUSTER1_L2>;
141*4882a593Smuzhiyun			clocks = <&stub_clock 0>;
142*4882a593Smuzhiyun			operating-points-v2 = <&cpu_opp_table>;
143*4882a593Smuzhiyun			cpu-idle-states = <&CPU_SLEEP &CLUSTER_SLEEP>;
144*4882a593Smuzhiyun			#cooling-cells = <2>; /* min followed by max */
145*4882a593Smuzhiyun			dynamic-power-coefficient = <311>;
146*4882a593Smuzhiyun		};
147*4882a593Smuzhiyun
148*4882a593Smuzhiyun		cpu5: cpu@101 {
149*4882a593Smuzhiyun			compatible = "arm,cortex-a53";
150*4882a593Smuzhiyun			device_type = "cpu";
151*4882a593Smuzhiyun			reg = <0x0 0x101>;
152*4882a593Smuzhiyun			enable-method = "psci";
153*4882a593Smuzhiyun			next-level-cache = <&CLUSTER1_L2>;
154*4882a593Smuzhiyun			clocks = <&stub_clock 0>;
155*4882a593Smuzhiyun			operating-points-v2 = <&cpu_opp_table>;
156*4882a593Smuzhiyun			cpu-idle-states = <&CPU_SLEEP &CLUSTER_SLEEP>;
157*4882a593Smuzhiyun			#cooling-cells = <2>; /* min followed by max */
158*4882a593Smuzhiyun			dynamic-power-coefficient = <311>;
159*4882a593Smuzhiyun		};
160*4882a593Smuzhiyun
161*4882a593Smuzhiyun		cpu6: cpu@102 {
162*4882a593Smuzhiyun			compatible = "arm,cortex-a53";
163*4882a593Smuzhiyun			device_type = "cpu";
164*4882a593Smuzhiyun			reg = <0x0 0x102>;
165*4882a593Smuzhiyun			enable-method = "psci";
166*4882a593Smuzhiyun			next-level-cache = <&CLUSTER1_L2>;
167*4882a593Smuzhiyun			clocks = <&stub_clock 0>;
168*4882a593Smuzhiyun			operating-points-v2 = <&cpu_opp_table>;
169*4882a593Smuzhiyun			cpu-idle-states = <&CPU_SLEEP &CLUSTER_SLEEP>;
170*4882a593Smuzhiyun			#cooling-cells = <2>; /* min followed by max */
171*4882a593Smuzhiyun			dynamic-power-coefficient = <311>;
172*4882a593Smuzhiyun		};
173*4882a593Smuzhiyun
174*4882a593Smuzhiyun		cpu7: cpu@103 {
175*4882a593Smuzhiyun			compatible = "arm,cortex-a53";
176*4882a593Smuzhiyun			device_type = "cpu";
177*4882a593Smuzhiyun			reg = <0x0 0x103>;
178*4882a593Smuzhiyun			enable-method = "psci";
179*4882a593Smuzhiyun			next-level-cache = <&CLUSTER1_L2>;
180*4882a593Smuzhiyun			clocks = <&stub_clock 0>;
181*4882a593Smuzhiyun			operating-points-v2 = <&cpu_opp_table>;
182*4882a593Smuzhiyun			cpu-idle-states = <&CPU_SLEEP &CLUSTER_SLEEP>;
183*4882a593Smuzhiyun			#cooling-cells = <2>; /* min followed by max */
184*4882a593Smuzhiyun			dynamic-power-coefficient = <311>;
185*4882a593Smuzhiyun		};
186*4882a593Smuzhiyun
187*4882a593Smuzhiyun		CLUSTER0_L2: l2-cache0 {
188*4882a593Smuzhiyun			compatible = "cache";
189*4882a593Smuzhiyun		};
190*4882a593Smuzhiyun
191*4882a593Smuzhiyun		CLUSTER1_L2: l2-cache1 {
192*4882a593Smuzhiyun			compatible = "cache";
193*4882a593Smuzhiyun		};
194*4882a593Smuzhiyun	};
195*4882a593Smuzhiyun
196*4882a593Smuzhiyun	cpu_opp_table: cpu_opp_table {
197*4882a593Smuzhiyun		compatible = "operating-points-v2";
198*4882a593Smuzhiyun		opp-shared;
199*4882a593Smuzhiyun
200*4882a593Smuzhiyun		opp00 {
201*4882a593Smuzhiyun			opp-hz = /bits/ 64 <208000000>;
202*4882a593Smuzhiyun			opp-microvolt = <1040000>;
203*4882a593Smuzhiyun			clock-latency-ns = <500000>;
204*4882a593Smuzhiyun		};
205*4882a593Smuzhiyun		opp01 {
206*4882a593Smuzhiyun			opp-hz = /bits/ 64 <432000000>;
207*4882a593Smuzhiyun			opp-microvolt = <1040000>;
208*4882a593Smuzhiyun			clock-latency-ns = <500000>;
209*4882a593Smuzhiyun		};
210*4882a593Smuzhiyun		opp02 {
211*4882a593Smuzhiyun			opp-hz = /bits/ 64 <729000000>;
212*4882a593Smuzhiyun			opp-microvolt = <1090000>;
213*4882a593Smuzhiyun			clock-latency-ns = <500000>;
214*4882a593Smuzhiyun		};
215*4882a593Smuzhiyun		opp03 {
216*4882a593Smuzhiyun			opp-hz = /bits/ 64 <960000000>;
217*4882a593Smuzhiyun			opp-microvolt = <1180000>;
218*4882a593Smuzhiyun			clock-latency-ns = <500000>;
219*4882a593Smuzhiyun		};
220*4882a593Smuzhiyun		opp04 {
221*4882a593Smuzhiyun			opp-hz = /bits/ 64 <1200000000>;
222*4882a593Smuzhiyun			opp-microvolt = <1330000>;
223*4882a593Smuzhiyun			clock-latency-ns = <500000>;
224*4882a593Smuzhiyun		};
225*4882a593Smuzhiyun	};
226*4882a593Smuzhiyun
227*4882a593Smuzhiyun	gic: interrupt-controller@f6801000 {
228*4882a593Smuzhiyun		compatible = "arm,gic-400";
229*4882a593Smuzhiyun		reg = <0x0 0xf6801000 0 0x1000>, /* GICD */
230*4882a593Smuzhiyun		      <0x0 0xf6802000 0 0x2000>, /* GICC */
231*4882a593Smuzhiyun		      <0x0 0xf6804000 0 0x2000>, /* GICH */
232*4882a593Smuzhiyun		      <0x0 0xf6806000 0 0x2000>; /* GICV */
233*4882a593Smuzhiyun		#address-cells = <0>;
234*4882a593Smuzhiyun		#interrupt-cells = <3>;
235*4882a593Smuzhiyun		interrupt-controller;
236*4882a593Smuzhiyun		interrupts = <GIC_PPI 9 (GIC_CPU_MASK_SIMPLE(8) | IRQ_TYPE_LEVEL_HIGH)>;
237*4882a593Smuzhiyun	};
238*4882a593Smuzhiyun
239*4882a593Smuzhiyun	timer {
240*4882a593Smuzhiyun		compatible = "arm,armv8-timer";
241*4882a593Smuzhiyun		interrupt-parent = <&gic>;
242*4882a593Smuzhiyun		interrupts = <GIC_PPI 13 (GIC_CPU_MASK_SIMPLE(8) | IRQ_TYPE_LEVEL_LOW)>,
243*4882a593Smuzhiyun			     <GIC_PPI 14 (GIC_CPU_MASK_SIMPLE(8) | IRQ_TYPE_LEVEL_LOW)>,
244*4882a593Smuzhiyun			     <GIC_PPI 11 (GIC_CPU_MASK_SIMPLE(8) | IRQ_TYPE_LEVEL_LOW)>,
245*4882a593Smuzhiyun			     <GIC_PPI 10 (GIC_CPU_MASK_SIMPLE(8) | IRQ_TYPE_LEVEL_LOW)>;
246*4882a593Smuzhiyun	};
247*4882a593Smuzhiyun
248*4882a593Smuzhiyun	soc {
249*4882a593Smuzhiyun		compatible = "simple-bus";
250*4882a593Smuzhiyun		#address-cells = <2>;
251*4882a593Smuzhiyun		#size-cells = <2>;
252*4882a593Smuzhiyun		ranges;
253*4882a593Smuzhiyun
254*4882a593Smuzhiyun		sram: sram@fff80000 {
255*4882a593Smuzhiyun			compatible = "hisilicon,hi6220-sramctrl", "syscon";
256*4882a593Smuzhiyun			reg = <0x0 0xfff80000 0x0 0x12000>;
257*4882a593Smuzhiyun		};
258*4882a593Smuzhiyun
259*4882a593Smuzhiyun		ao_ctrl: ao_ctrl@f7800000 {
260*4882a593Smuzhiyun			compatible = "hisilicon,hi6220-aoctrl", "syscon";
261*4882a593Smuzhiyun			reg = <0x0 0xf7800000 0x0 0x2000>;
262*4882a593Smuzhiyun			#clock-cells = <1>;
263*4882a593Smuzhiyun			#reset-cells = <1>;
264*4882a593Smuzhiyun		};
265*4882a593Smuzhiyun
266*4882a593Smuzhiyun		sys_ctrl: sys_ctrl@f7030000 {
267*4882a593Smuzhiyun			compatible = "hisilicon,hi6220-sysctrl", "syscon";
268*4882a593Smuzhiyun			reg = <0x0 0xf7030000 0x0 0x2000>;
269*4882a593Smuzhiyun			#clock-cells = <1>;
270*4882a593Smuzhiyun			#reset-cells = <1>;
271*4882a593Smuzhiyun		};
272*4882a593Smuzhiyun
273*4882a593Smuzhiyun		media_ctrl: media_ctrl@f4410000 {
274*4882a593Smuzhiyun			compatible = "hisilicon,hi6220-mediactrl", "syscon";
275*4882a593Smuzhiyun			reg = <0x0 0xf4410000 0x0 0x1000>;
276*4882a593Smuzhiyun			#clock-cells = <1>;
277*4882a593Smuzhiyun			#reset-cells = <1>;
278*4882a593Smuzhiyun		};
279*4882a593Smuzhiyun
280*4882a593Smuzhiyun		pm_ctrl: pm_ctrl@f7032000 {
281*4882a593Smuzhiyun			compatible = "hisilicon,hi6220-pmctrl", "syscon";
282*4882a593Smuzhiyun			reg = <0x0 0xf7032000 0x0 0x1000>;
283*4882a593Smuzhiyun			#clock-cells = <1>;
284*4882a593Smuzhiyun		};
285*4882a593Smuzhiyun
286*4882a593Smuzhiyun		acpu_sctrl: acpu_sctrl@f6504000 {
287*4882a593Smuzhiyun			compatible = "hisilicon,hi6220-acpu-sctrl", "syscon";
288*4882a593Smuzhiyun			reg = <0x0 0xf6504000 0x0 0x1000>;
289*4882a593Smuzhiyun			#clock-cells = <1>;
290*4882a593Smuzhiyun		};
291*4882a593Smuzhiyun
292*4882a593Smuzhiyun		medianoc_ade: medianoc_ade@f4520000 {
293*4882a593Smuzhiyun			compatible = "syscon";
294*4882a593Smuzhiyun			reg = <0x0 0xf4520000 0x0 0x4000>;
295*4882a593Smuzhiyun		};
296*4882a593Smuzhiyun
297*4882a593Smuzhiyun		stub_clock: stub_clock {
298*4882a593Smuzhiyun			compatible = "hisilicon,hi6220-stub-clk";
299*4882a593Smuzhiyun			hisilicon,hi6220-clk-sram = <&sram>;
300*4882a593Smuzhiyun			#clock-cells = <1>;
301*4882a593Smuzhiyun			mbox-names = "mbox-tx";
302*4882a593Smuzhiyun			mboxes = <&mailbox 1 0 11>;
303*4882a593Smuzhiyun		};
304*4882a593Smuzhiyun
305*4882a593Smuzhiyun		uart0: serial@f8015000 {	/* console */
306*4882a593Smuzhiyun			compatible = "arm,pl011", "arm,primecell";
307*4882a593Smuzhiyun			reg = <0x0 0xf8015000 0x0 0x1000>;
308*4882a593Smuzhiyun			interrupts = <GIC_SPI 36 IRQ_TYPE_LEVEL_HIGH>;
309*4882a593Smuzhiyun			clocks = <&ao_ctrl HI6220_UART0_PCLK>,
310*4882a593Smuzhiyun				 <&ao_ctrl HI6220_UART0_PCLK>;
311*4882a593Smuzhiyun			clock-names = "uartclk", "apb_pclk";
312*4882a593Smuzhiyun		};
313*4882a593Smuzhiyun
314*4882a593Smuzhiyun		uart1: serial@f7111000 {
315*4882a593Smuzhiyun			compatible = "arm,pl011", "arm,primecell";
316*4882a593Smuzhiyun			reg = <0x0 0xf7111000 0x0 0x1000>;
317*4882a593Smuzhiyun			interrupts = <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>;
318*4882a593Smuzhiyun			clocks = <&sys_ctrl HI6220_UART1_PCLK>,
319*4882a593Smuzhiyun				 <&sys_ctrl HI6220_UART1_PCLK>;
320*4882a593Smuzhiyun			clock-names = "uartclk", "apb_pclk";
321*4882a593Smuzhiyun			pinctrl-names = "default";
322*4882a593Smuzhiyun			pinctrl-0 = <&uart1_pmx_func &uart1_cfg_func1 &uart1_cfg_func2>;
323*4882a593Smuzhiyun			dmas = <&dma0 8 &dma0 9>;
324*4882a593Smuzhiyun			dma-names = "rx", "tx";
325*4882a593Smuzhiyun			status = "disabled";
326*4882a593Smuzhiyun		};
327*4882a593Smuzhiyun
328*4882a593Smuzhiyun		uart2: serial@f7112000 {
329*4882a593Smuzhiyun			compatible = "arm,pl011", "arm,primecell";
330*4882a593Smuzhiyun			reg = <0x0 0xf7112000 0x0 0x1000>;
331*4882a593Smuzhiyun			interrupts = <GIC_SPI 38 IRQ_TYPE_LEVEL_HIGH>;
332*4882a593Smuzhiyun			clocks = <&sys_ctrl HI6220_UART2_PCLK>,
333*4882a593Smuzhiyun				 <&sys_ctrl HI6220_UART2_PCLK>;
334*4882a593Smuzhiyun			clock-names = "uartclk", "apb_pclk";
335*4882a593Smuzhiyun			pinctrl-names = "default";
336*4882a593Smuzhiyun			pinctrl-0 = <&uart2_pmx_func &uart2_cfg_func>;
337*4882a593Smuzhiyun			status = "disabled";
338*4882a593Smuzhiyun		};
339*4882a593Smuzhiyun
340*4882a593Smuzhiyun		uart3: serial@f7113000 {
341*4882a593Smuzhiyun			compatible = "arm,pl011", "arm,primecell";
342*4882a593Smuzhiyun			reg = <0x0 0xf7113000 0x0 0x1000>;
343*4882a593Smuzhiyun			interrupts = <GIC_SPI 39 IRQ_TYPE_LEVEL_HIGH>;
344*4882a593Smuzhiyun			clocks = <&sys_ctrl HI6220_UART3_PCLK>,
345*4882a593Smuzhiyun				 <&sys_ctrl HI6220_UART3_PCLK>;
346*4882a593Smuzhiyun			clock-names = "uartclk", "apb_pclk";
347*4882a593Smuzhiyun			pinctrl-names = "default";
348*4882a593Smuzhiyun			pinctrl-0 = <&uart3_pmx_func &uart3_cfg_func>;
349*4882a593Smuzhiyun			status = "disabled";
350*4882a593Smuzhiyun		};
351*4882a593Smuzhiyun
352*4882a593Smuzhiyun		uart4: serial@f7114000 {
353*4882a593Smuzhiyun			compatible = "arm,pl011", "arm,primecell";
354*4882a593Smuzhiyun			reg = <0x0 0xf7114000 0x0 0x1000>;
355*4882a593Smuzhiyun			interrupts = <GIC_SPI 40 IRQ_TYPE_LEVEL_HIGH>;
356*4882a593Smuzhiyun			clocks = <&sys_ctrl HI6220_UART4_PCLK>,
357*4882a593Smuzhiyun				 <&sys_ctrl HI6220_UART4_PCLK>;
358*4882a593Smuzhiyun			clock-names = "uartclk", "apb_pclk";
359*4882a593Smuzhiyun			pinctrl-names = "default";
360*4882a593Smuzhiyun			pinctrl-0 = <&uart4_pmx_func &uart4_cfg_func>;
361*4882a593Smuzhiyun			status = "disabled";
362*4882a593Smuzhiyun		};
363*4882a593Smuzhiyun
364*4882a593Smuzhiyun		dma0: dma@f7370000 {
365*4882a593Smuzhiyun			compatible = "hisilicon,k3-dma-1.0";
366*4882a593Smuzhiyun			reg = <0x0 0xf7370000 0x0 0x1000>;
367*4882a593Smuzhiyun			#dma-cells = <1>;
368*4882a593Smuzhiyun			dma-channels = <15>;
369*4882a593Smuzhiyun			dma-requests = <32>;
370*4882a593Smuzhiyun			interrupts = <0 84 4>;
371*4882a593Smuzhiyun			clocks = <&sys_ctrl HI6220_EDMAC_ACLK>;
372*4882a593Smuzhiyun			dma-no-cci;
373*4882a593Smuzhiyun			dma-type = "hi6220_dma";
374*4882a593Smuzhiyun			status = "okay";
375*4882a593Smuzhiyun		};
376*4882a593Smuzhiyun
377*4882a593Smuzhiyun		dual_timer0: timer@f8008000 {
378*4882a593Smuzhiyun			compatible = "arm,sp804", "arm,primecell";
379*4882a593Smuzhiyun			reg = <0x0 0xf8008000 0x0 0x1000>;
380*4882a593Smuzhiyun			interrupts = <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>,
381*4882a593Smuzhiyun				     <GIC_SPI 15 IRQ_TYPE_LEVEL_HIGH>;
382*4882a593Smuzhiyun			clocks = <&ao_ctrl HI6220_TIMER0_PCLK>,
383*4882a593Smuzhiyun				 <&ao_ctrl HI6220_TIMER0_PCLK>,
384*4882a593Smuzhiyun				 <&ao_ctrl HI6220_TIMER0_PCLK>;
385*4882a593Smuzhiyun			clock-names = "timer1", "timer2", "apb_pclk";
386*4882a593Smuzhiyun		};
387*4882a593Smuzhiyun
388*4882a593Smuzhiyun		rtc0: rtc@f8003000 {
389*4882a593Smuzhiyun			compatible = "arm,pl031", "arm,primecell";
390*4882a593Smuzhiyun			reg = <0x0 0xf8003000 0x0 0x1000>;
391*4882a593Smuzhiyun			interrupts = <0 12 4>;
392*4882a593Smuzhiyun			clocks = <&ao_ctrl HI6220_RTC0_PCLK>;
393*4882a593Smuzhiyun			clock-names = "apb_pclk";
394*4882a593Smuzhiyun		};
395*4882a593Smuzhiyun
396*4882a593Smuzhiyun		rtc1: rtc@f8004000 {
397*4882a593Smuzhiyun			compatible = "arm,pl031", "arm,primecell";
398*4882a593Smuzhiyun			reg = <0x0 0xf8004000 0x0 0x1000>;
399*4882a593Smuzhiyun			interrupts = <0 8 4>;
400*4882a593Smuzhiyun			clocks = <&ao_ctrl HI6220_RTC1_PCLK>;
401*4882a593Smuzhiyun			clock-names = "apb_pclk";
402*4882a593Smuzhiyun		};
403*4882a593Smuzhiyun
404*4882a593Smuzhiyun		pmx0: pinmux@f7010000 {
405*4882a593Smuzhiyun			compatible = "pinctrl-single";
406*4882a593Smuzhiyun			reg = <0x0 0xf7010000  0x0 0x27c>;
407*4882a593Smuzhiyun			#address-cells = <1>;
408*4882a593Smuzhiyun			#size-cells = <1>;
409*4882a593Smuzhiyun			#pinctrl-cells = <1>;
410*4882a593Smuzhiyun			#gpio-range-cells = <3>;
411*4882a593Smuzhiyun			pinctrl-single,register-width = <32>;
412*4882a593Smuzhiyun			pinctrl-single,function-mask = <7>;
413*4882a593Smuzhiyun			pinctrl-single,gpio-range = <
414*4882a593Smuzhiyun				&range  80  8 MUX_M0 /* gpio  3: [0..7] */
415*4882a593Smuzhiyun				&range  88  8 MUX_M0 /* gpio  4: [0..7] */
416*4882a593Smuzhiyun				&range  96  8 MUX_M0 /* gpio  5: [0..7] */
417*4882a593Smuzhiyun				&range 104  8 MUX_M0 /* gpio  6: [0..7] */
418*4882a593Smuzhiyun				&range 112  8 MUX_M0 /* gpio  7: [0..7] */
419*4882a593Smuzhiyun				&range 120  2 MUX_M0 /* gpio  8: [0..1] */
420*4882a593Smuzhiyun				&range   2  6 MUX_M1 /* gpio  8: [2..7] */
421*4882a593Smuzhiyun				&range   8  8 MUX_M1 /* gpio  9: [0..7] */
422*4882a593Smuzhiyun				&range   0  1 MUX_M1 /* gpio 10: [0]    */
423*4882a593Smuzhiyun				&range  16  7 MUX_M1 /* gpio 10: [1..7] */
424*4882a593Smuzhiyun				&range  23  3 MUX_M1 /* gpio 11: [0..2] */
425*4882a593Smuzhiyun				&range  28  5 MUX_M1 /* gpio 11: [3..7] */
426*4882a593Smuzhiyun				&range  33  3 MUX_M1 /* gpio 12: [0..2] */
427*4882a593Smuzhiyun				&range  43  5 MUX_M1 /* gpio 12: [3..7] */
428*4882a593Smuzhiyun				&range  48  8 MUX_M1 /* gpio 13: [0..7] */
429*4882a593Smuzhiyun				&range  56  8 MUX_M1 /* gpio 14: [0..7] */
430*4882a593Smuzhiyun				&range  74  6 MUX_M1 /* gpio 15: [0..5] */
431*4882a593Smuzhiyun				&range 122  1 MUX_M1 /* gpio 15: [6]    */
432*4882a593Smuzhiyun				&range 126  1 MUX_M1 /* gpio 15: [7]    */
433*4882a593Smuzhiyun				&range 127  8 MUX_M1 /* gpio 16: [0..7] */
434*4882a593Smuzhiyun				&range 135  8 MUX_M1 /* gpio 17: [0..7] */
435*4882a593Smuzhiyun				&range 143  8 MUX_M1 /* gpio 18: [0..7] */
436*4882a593Smuzhiyun				&range 151  8 MUX_M1 /* gpio 19: [0..7] */
437*4882a593Smuzhiyun			>;
438*4882a593Smuzhiyun			range: gpio-range {
439*4882a593Smuzhiyun				#pinctrl-single,gpio-range-cells = <3>;
440*4882a593Smuzhiyun			};
441*4882a593Smuzhiyun		};
442*4882a593Smuzhiyun
443*4882a593Smuzhiyun		pmx1: pinmux@f7010800 {
444*4882a593Smuzhiyun			compatible = "pinconf-single";
445*4882a593Smuzhiyun			reg = <0x0 0xf7010800 0x0 0x28c>;
446*4882a593Smuzhiyun			#address-cells = <1>;
447*4882a593Smuzhiyun			#size-cells = <1>;
448*4882a593Smuzhiyun			#pinctrl-cells = <1>;
449*4882a593Smuzhiyun			pinctrl-single,register-width = <32>;
450*4882a593Smuzhiyun		};
451*4882a593Smuzhiyun
452*4882a593Smuzhiyun		pmx2: pinmux@f8001800 {
453*4882a593Smuzhiyun			compatible = "pinconf-single";
454*4882a593Smuzhiyun			reg = <0x0 0xf8001800 0x0 0x78>;
455*4882a593Smuzhiyun			#address-cells = <1>;
456*4882a593Smuzhiyun			#size-cells = <1>;
457*4882a593Smuzhiyun			#pinctrl-cells = <1>;
458*4882a593Smuzhiyun			pinctrl-single,register-width = <32>;
459*4882a593Smuzhiyun		};
460*4882a593Smuzhiyun
461*4882a593Smuzhiyun		gpio0: gpio@f8011000 {
462*4882a593Smuzhiyun			compatible = "arm,pl061", "arm,primecell";
463*4882a593Smuzhiyun			reg = <0x0 0xf8011000 0x0 0x1000>;
464*4882a593Smuzhiyun			interrupts = <0 52 0x4>;
465*4882a593Smuzhiyun			gpio-controller;
466*4882a593Smuzhiyun			#gpio-cells = <2>;
467*4882a593Smuzhiyun			interrupt-controller;
468*4882a593Smuzhiyun			#interrupt-cells = <2>;
469*4882a593Smuzhiyun			clocks = <&ao_ctrl 2>;
470*4882a593Smuzhiyun			clock-names = "apb_pclk";
471*4882a593Smuzhiyun		};
472*4882a593Smuzhiyun
473*4882a593Smuzhiyun		gpio1: gpio@f8012000 {
474*4882a593Smuzhiyun			compatible = "arm,pl061", "arm,primecell";
475*4882a593Smuzhiyun			reg = <0x0 0xf8012000 0x0 0x1000>;
476*4882a593Smuzhiyun			interrupts = <0 53 0x4>;
477*4882a593Smuzhiyun			gpio-controller;
478*4882a593Smuzhiyun			#gpio-cells = <2>;
479*4882a593Smuzhiyun			interrupt-controller;
480*4882a593Smuzhiyun			#interrupt-cells = <2>;
481*4882a593Smuzhiyun			clocks = <&ao_ctrl 2>;
482*4882a593Smuzhiyun			clock-names = "apb_pclk";
483*4882a593Smuzhiyun		};
484*4882a593Smuzhiyun
485*4882a593Smuzhiyun		gpio2: gpio@f8013000 {
486*4882a593Smuzhiyun			compatible = "arm,pl061", "arm,primecell";
487*4882a593Smuzhiyun			reg = <0x0 0xf8013000 0x0 0x1000>;
488*4882a593Smuzhiyun			interrupts = <0 54 0x4>;
489*4882a593Smuzhiyun			gpio-controller;
490*4882a593Smuzhiyun			#gpio-cells = <2>;
491*4882a593Smuzhiyun			interrupt-controller;
492*4882a593Smuzhiyun			#interrupt-cells = <2>;
493*4882a593Smuzhiyun			clocks = <&ao_ctrl 2>;
494*4882a593Smuzhiyun			clock-names = "apb_pclk";
495*4882a593Smuzhiyun		};
496*4882a593Smuzhiyun
497*4882a593Smuzhiyun		gpio3: gpio@f8014000 {
498*4882a593Smuzhiyun			compatible = "arm,pl061", "arm,primecell";
499*4882a593Smuzhiyun			reg = <0x0 0xf8014000 0x0 0x1000>;
500*4882a593Smuzhiyun			interrupts = <0 55 0x4>;
501*4882a593Smuzhiyun			gpio-controller;
502*4882a593Smuzhiyun			#gpio-cells = <2>;
503*4882a593Smuzhiyun			gpio-ranges = <&pmx0 0 80 8>;
504*4882a593Smuzhiyun			interrupt-controller;
505*4882a593Smuzhiyun			#interrupt-cells = <2>;
506*4882a593Smuzhiyun			clocks = <&ao_ctrl 2>;
507*4882a593Smuzhiyun			clock-names = "apb_pclk";
508*4882a593Smuzhiyun		};
509*4882a593Smuzhiyun
510*4882a593Smuzhiyun		gpio4: gpio@f7020000 {
511*4882a593Smuzhiyun			compatible = "arm,pl061", "arm,primecell";
512*4882a593Smuzhiyun			reg = <0x0 0xf7020000 0x0 0x1000>;
513*4882a593Smuzhiyun			interrupts = <0 56 0x4>;
514*4882a593Smuzhiyun			gpio-controller;
515*4882a593Smuzhiyun			#gpio-cells = <2>;
516*4882a593Smuzhiyun			gpio-ranges = <&pmx0 0 88 8>;
517*4882a593Smuzhiyun			interrupt-controller;
518*4882a593Smuzhiyun			#interrupt-cells = <2>;
519*4882a593Smuzhiyun			clocks = <&ao_ctrl 2>;
520*4882a593Smuzhiyun			clock-names = "apb_pclk";
521*4882a593Smuzhiyun		};
522*4882a593Smuzhiyun
523*4882a593Smuzhiyun		gpio5: gpio@f7021000 {
524*4882a593Smuzhiyun			compatible = "arm,pl061", "arm,primecell";
525*4882a593Smuzhiyun			reg = <0x0 0xf7021000 0x0 0x1000>;
526*4882a593Smuzhiyun			interrupts = <0 57 0x4>;
527*4882a593Smuzhiyun			gpio-controller;
528*4882a593Smuzhiyun			#gpio-cells = <2>;
529*4882a593Smuzhiyun			gpio-ranges = <&pmx0 0 96 8>;
530*4882a593Smuzhiyun			interrupt-controller;
531*4882a593Smuzhiyun			#interrupt-cells = <2>;
532*4882a593Smuzhiyun			clocks = <&ao_ctrl 2>;
533*4882a593Smuzhiyun			clock-names = "apb_pclk";
534*4882a593Smuzhiyun		};
535*4882a593Smuzhiyun
536*4882a593Smuzhiyun		gpio6: gpio@f7022000 {
537*4882a593Smuzhiyun			compatible = "arm,pl061", "arm,primecell";
538*4882a593Smuzhiyun			reg = <0x0 0xf7022000 0x0 0x1000>;
539*4882a593Smuzhiyun			interrupts = <0 58 0x4>;
540*4882a593Smuzhiyun			gpio-controller;
541*4882a593Smuzhiyun			#gpio-cells = <2>;
542*4882a593Smuzhiyun			gpio-ranges = <&pmx0 0 104 8>;
543*4882a593Smuzhiyun			interrupt-controller;
544*4882a593Smuzhiyun			#interrupt-cells = <2>;
545*4882a593Smuzhiyun			clocks = <&ao_ctrl 2>;
546*4882a593Smuzhiyun			clock-names = "apb_pclk";
547*4882a593Smuzhiyun		};
548*4882a593Smuzhiyun
549*4882a593Smuzhiyun		gpio7: gpio@f7023000 {
550*4882a593Smuzhiyun			compatible = "arm,pl061", "arm,primecell";
551*4882a593Smuzhiyun			reg = <0x0 0xf7023000 0x0 0x1000>;
552*4882a593Smuzhiyun			interrupts = <0 59 0x4>;
553*4882a593Smuzhiyun			gpio-controller;
554*4882a593Smuzhiyun			#gpio-cells = <2>;
555*4882a593Smuzhiyun			gpio-ranges = <&pmx0 0 112 8>;
556*4882a593Smuzhiyun			interrupt-controller;
557*4882a593Smuzhiyun			#interrupt-cells = <2>;
558*4882a593Smuzhiyun			clocks = <&ao_ctrl 2>;
559*4882a593Smuzhiyun			clock-names = "apb_pclk";
560*4882a593Smuzhiyun		};
561*4882a593Smuzhiyun
562*4882a593Smuzhiyun		gpio8: gpio@f7024000 {
563*4882a593Smuzhiyun			compatible = "arm,pl061", "arm,primecell";
564*4882a593Smuzhiyun			reg = <0x0 0xf7024000 0x0 0x1000>;
565*4882a593Smuzhiyun			interrupts = <0 60 0x4>;
566*4882a593Smuzhiyun			gpio-controller;
567*4882a593Smuzhiyun			#gpio-cells = <2>;
568*4882a593Smuzhiyun			gpio-ranges = <&pmx0 0 120 2 &pmx0 2 2 6>;
569*4882a593Smuzhiyun			interrupt-controller;
570*4882a593Smuzhiyun			#interrupt-cells = <2>;
571*4882a593Smuzhiyun			clocks = <&ao_ctrl 2>;
572*4882a593Smuzhiyun			clock-names = "apb_pclk";
573*4882a593Smuzhiyun		};
574*4882a593Smuzhiyun
575*4882a593Smuzhiyun		gpio9: gpio@f7025000 {
576*4882a593Smuzhiyun			compatible = "arm,pl061", "arm,primecell";
577*4882a593Smuzhiyun			reg = <0x0 0xf7025000 0x0 0x1000>;
578*4882a593Smuzhiyun			interrupts = <0 61 0x4>;
579*4882a593Smuzhiyun			gpio-controller;
580*4882a593Smuzhiyun			#gpio-cells = <2>;
581*4882a593Smuzhiyun			gpio-ranges = <&pmx0 0 8 8>;
582*4882a593Smuzhiyun			interrupt-controller;
583*4882a593Smuzhiyun			#interrupt-cells = <2>;
584*4882a593Smuzhiyun			clocks = <&ao_ctrl 2>;
585*4882a593Smuzhiyun			clock-names = "apb_pclk";
586*4882a593Smuzhiyun		};
587*4882a593Smuzhiyun
588*4882a593Smuzhiyun		gpio10: gpio@f7026000 {
589*4882a593Smuzhiyun			compatible = "arm,pl061", "arm,primecell";
590*4882a593Smuzhiyun			reg = <0x0 0xf7026000 0x0 0x1000>;
591*4882a593Smuzhiyun			interrupts = <0 62 0x4>;
592*4882a593Smuzhiyun			gpio-controller;
593*4882a593Smuzhiyun			#gpio-cells = <2>;
594*4882a593Smuzhiyun			gpio-ranges = <&pmx0 0 0 1 &pmx0 1 16 7>;
595*4882a593Smuzhiyun			interrupt-controller;
596*4882a593Smuzhiyun			#interrupt-cells = <2>;
597*4882a593Smuzhiyun			clocks = <&ao_ctrl 2>;
598*4882a593Smuzhiyun			clock-names = "apb_pclk";
599*4882a593Smuzhiyun		};
600*4882a593Smuzhiyun
601*4882a593Smuzhiyun		gpio11: gpio@f7027000 {
602*4882a593Smuzhiyun			compatible = "arm,pl061", "arm,primecell";
603*4882a593Smuzhiyun			reg = <0x0 0xf7027000 0x0 0x1000>;
604*4882a593Smuzhiyun			interrupts = <0 63 0x4>;
605*4882a593Smuzhiyun			gpio-controller;
606*4882a593Smuzhiyun			#gpio-cells = <2>;
607*4882a593Smuzhiyun			gpio-ranges = <&pmx0 0 23 3 &pmx0 3 28 5>;
608*4882a593Smuzhiyun			interrupt-controller;
609*4882a593Smuzhiyun			#interrupt-cells = <2>;
610*4882a593Smuzhiyun			clocks = <&ao_ctrl 2>;
611*4882a593Smuzhiyun			clock-names = "apb_pclk";
612*4882a593Smuzhiyun		};
613*4882a593Smuzhiyun
614*4882a593Smuzhiyun		gpio12: gpio@f7028000 {
615*4882a593Smuzhiyun			compatible = "arm,pl061", "arm,primecell";
616*4882a593Smuzhiyun			reg = <0x0 0xf7028000 0x0 0x1000>;
617*4882a593Smuzhiyun			interrupts = <0 64 0x4>;
618*4882a593Smuzhiyun			gpio-controller;
619*4882a593Smuzhiyun			#gpio-cells = <2>;
620*4882a593Smuzhiyun			gpio-ranges = <&pmx0 0 33 3 &pmx0 3 43 5>;
621*4882a593Smuzhiyun			interrupt-controller;
622*4882a593Smuzhiyun			#interrupt-cells = <2>;
623*4882a593Smuzhiyun			clocks = <&ao_ctrl 2>;
624*4882a593Smuzhiyun			clock-names = "apb_pclk";
625*4882a593Smuzhiyun		};
626*4882a593Smuzhiyun
627*4882a593Smuzhiyun		gpio13: gpio@f7029000 {
628*4882a593Smuzhiyun			compatible = "arm,pl061", "arm,primecell";
629*4882a593Smuzhiyun			reg = <0x0 0xf7029000 0x0 0x1000>;
630*4882a593Smuzhiyun			interrupts = <0 65 0x4>;
631*4882a593Smuzhiyun			gpio-controller;
632*4882a593Smuzhiyun			#gpio-cells = <2>;
633*4882a593Smuzhiyun			gpio-ranges = <&pmx0 0 48 8>;
634*4882a593Smuzhiyun			interrupt-controller;
635*4882a593Smuzhiyun			#interrupt-cells = <2>;
636*4882a593Smuzhiyun			clocks = <&ao_ctrl 2>;
637*4882a593Smuzhiyun			clock-names = "apb_pclk";
638*4882a593Smuzhiyun		};
639*4882a593Smuzhiyun
640*4882a593Smuzhiyun		gpio14: gpio@f702a000 {
641*4882a593Smuzhiyun			compatible = "arm,pl061", "arm,primecell";
642*4882a593Smuzhiyun			reg = <0x0 0xf702a000 0x0 0x1000>;
643*4882a593Smuzhiyun			interrupts = <0 66 0x4>;
644*4882a593Smuzhiyun			gpio-controller;
645*4882a593Smuzhiyun			#gpio-cells = <2>;
646*4882a593Smuzhiyun			gpio-ranges = <&pmx0 0 56 8>;
647*4882a593Smuzhiyun			interrupt-controller;
648*4882a593Smuzhiyun			#interrupt-cells = <2>;
649*4882a593Smuzhiyun			clocks = <&ao_ctrl 2>;
650*4882a593Smuzhiyun			clock-names = "apb_pclk";
651*4882a593Smuzhiyun		};
652*4882a593Smuzhiyun
653*4882a593Smuzhiyun		gpio15: gpio@f702b000 {
654*4882a593Smuzhiyun			compatible = "arm,pl061", "arm,primecell";
655*4882a593Smuzhiyun			reg = <0x0 0xf702b000 0x0 0x1000>;
656*4882a593Smuzhiyun			interrupts = <0 67 0x4>;
657*4882a593Smuzhiyun			gpio-controller;
658*4882a593Smuzhiyun			#gpio-cells = <2>;
659*4882a593Smuzhiyun			gpio-ranges = <
660*4882a593Smuzhiyun				&pmx0 0 74 6
661*4882a593Smuzhiyun				&pmx0 6 122 1
662*4882a593Smuzhiyun				&pmx0 7 126 1
663*4882a593Smuzhiyun			>;
664*4882a593Smuzhiyun			interrupt-controller;
665*4882a593Smuzhiyun			#interrupt-cells = <2>;
666*4882a593Smuzhiyun			clocks = <&ao_ctrl 2>;
667*4882a593Smuzhiyun			clock-names = "apb_pclk";
668*4882a593Smuzhiyun		};
669*4882a593Smuzhiyun
670*4882a593Smuzhiyun		gpio16: gpio@f702c000 {
671*4882a593Smuzhiyun			compatible = "arm,pl061", "arm,primecell";
672*4882a593Smuzhiyun			reg = <0x0 0xf702c000 0x0 0x1000>;
673*4882a593Smuzhiyun			interrupts = <0 68 0x4>;
674*4882a593Smuzhiyun			gpio-controller;
675*4882a593Smuzhiyun			#gpio-cells = <2>;
676*4882a593Smuzhiyun			gpio-ranges = <&pmx0 0 127 8>;
677*4882a593Smuzhiyun			interrupt-controller;
678*4882a593Smuzhiyun			#interrupt-cells = <2>;
679*4882a593Smuzhiyun			clocks = <&ao_ctrl 2>;
680*4882a593Smuzhiyun			clock-names = "apb_pclk";
681*4882a593Smuzhiyun		};
682*4882a593Smuzhiyun
683*4882a593Smuzhiyun		gpio17: gpio@f702d000 {
684*4882a593Smuzhiyun			compatible = "arm,pl061", "arm,primecell";
685*4882a593Smuzhiyun			reg = <0x0 0xf702d000 0x0 0x1000>;
686*4882a593Smuzhiyun			interrupts = <0 69 0x4>;
687*4882a593Smuzhiyun			gpio-controller;
688*4882a593Smuzhiyun			#gpio-cells = <2>;
689*4882a593Smuzhiyun			gpio-ranges = <&pmx0 0 135 8>;
690*4882a593Smuzhiyun			interrupt-controller;
691*4882a593Smuzhiyun			#interrupt-cells = <2>;
692*4882a593Smuzhiyun			clocks = <&ao_ctrl 2>;
693*4882a593Smuzhiyun			clock-names = "apb_pclk";
694*4882a593Smuzhiyun		};
695*4882a593Smuzhiyun
696*4882a593Smuzhiyun		gpio18: gpio@f702e000 {
697*4882a593Smuzhiyun			compatible = "arm,pl061", "arm,primecell";
698*4882a593Smuzhiyun			reg = <0x0 0xf702e000 0x0 0x1000>;
699*4882a593Smuzhiyun			interrupts = <0 70 0x4>;
700*4882a593Smuzhiyun			gpio-controller;
701*4882a593Smuzhiyun			#gpio-cells = <2>;
702*4882a593Smuzhiyun			gpio-ranges = <&pmx0 0 143 8>;
703*4882a593Smuzhiyun			interrupt-controller;
704*4882a593Smuzhiyun			#interrupt-cells = <2>;
705*4882a593Smuzhiyun			clocks = <&ao_ctrl 2>;
706*4882a593Smuzhiyun			clock-names = "apb_pclk";
707*4882a593Smuzhiyun		};
708*4882a593Smuzhiyun
709*4882a593Smuzhiyun		gpio19: gpio@f702f000 {
710*4882a593Smuzhiyun			compatible = "arm,pl061", "arm,primecell";
711*4882a593Smuzhiyun			reg = <0x0 0xf702f000 0x0 0x1000>;
712*4882a593Smuzhiyun			interrupts = <0 71 0x4>;
713*4882a593Smuzhiyun			gpio-controller;
714*4882a593Smuzhiyun			#gpio-cells = <2>;
715*4882a593Smuzhiyun			gpio-ranges = <&pmx0 0 151 8>;
716*4882a593Smuzhiyun			interrupt-controller;
717*4882a593Smuzhiyun			#interrupt-cells = <2>;
718*4882a593Smuzhiyun			clocks = <&ao_ctrl 2>;
719*4882a593Smuzhiyun			clock-names = "apb_pclk";
720*4882a593Smuzhiyun		};
721*4882a593Smuzhiyun
722*4882a593Smuzhiyun		spi0: spi@f7106000 {
723*4882a593Smuzhiyun			compatible = "arm,pl022", "arm,primecell";
724*4882a593Smuzhiyun			reg = <0x0 0xf7106000 0x0 0x1000>;
725*4882a593Smuzhiyun			interrupts = <0 50 4>;
726*4882a593Smuzhiyun			bus-id = <0>;
727*4882a593Smuzhiyun			enable-dma = <0>;
728*4882a593Smuzhiyun			clocks = <&sys_ctrl HI6220_SPI_CLK>;
729*4882a593Smuzhiyun			clock-names = "apb_pclk";
730*4882a593Smuzhiyun			pinctrl-names = "default";
731*4882a593Smuzhiyun			pinctrl-0 = <&spi0_pmx_func &spi0_cfg_func>;
732*4882a593Smuzhiyun			num-cs = <1>;
733*4882a593Smuzhiyun			cs-gpios = <&gpio6 2 0>;
734*4882a593Smuzhiyun			status = "disabled";
735*4882a593Smuzhiyun		};
736*4882a593Smuzhiyun
737*4882a593Smuzhiyun		i2c0: i2c@f7100000 {
738*4882a593Smuzhiyun			compatible = "snps,designware-i2c";
739*4882a593Smuzhiyun			reg = <0x0 0xf7100000 0x0 0x1000>;
740*4882a593Smuzhiyun			interrupts = <0 44 4>;
741*4882a593Smuzhiyun			clocks = <&sys_ctrl HI6220_I2C0_CLK>;
742*4882a593Smuzhiyun			i2c-sda-hold-time-ns = <300>;
743*4882a593Smuzhiyun			pinctrl-names = "default";
744*4882a593Smuzhiyun			pinctrl-0 = <&i2c0_pmx_func &i2c0_cfg_func>;
745*4882a593Smuzhiyun			status = "disabled";
746*4882a593Smuzhiyun		};
747*4882a593Smuzhiyun
748*4882a593Smuzhiyun		i2c1: i2c@f7101000 {
749*4882a593Smuzhiyun			compatible = "snps,designware-i2c";
750*4882a593Smuzhiyun			reg = <0x0 0xf7101000 0x0 0x1000>;
751*4882a593Smuzhiyun			clocks = <&sys_ctrl HI6220_I2C1_CLK>;
752*4882a593Smuzhiyun			interrupts = <0 45 4>;
753*4882a593Smuzhiyun			i2c-sda-hold-time-ns = <300>;
754*4882a593Smuzhiyun			pinctrl-names = "default";
755*4882a593Smuzhiyun			pinctrl-0 = <&i2c1_pmx_func &i2c1_cfg_func>;
756*4882a593Smuzhiyun			status = "disabled";
757*4882a593Smuzhiyun		};
758*4882a593Smuzhiyun
759*4882a593Smuzhiyun		i2c2: i2c@f7102000 {
760*4882a593Smuzhiyun			compatible = "snps,designware-i2c";
761*4882a593Smuzhiyun			reg = <0x0 0xf7102000 0x0 0x1000>;
762*4882a593Smuzhiyun			clocks = <&sys_ctrl HI6220_I2C2_CLK>;
763*4882a593Smuzhiyun			interrupts = <0 46 4>;
764*4882a593Smuzhiyun			i2c-sda-hold-time-ns = <300>;
765*4882a593Smuzhiyun			pinctrl-names = "default";
766*4882a593Smuzhiyun			pinctrl-0 = <&i2c2_pmx_func &i2c2_cfg_func>;
767*4882a593Smuzhiyun			status = "disabled";
768*4882a593Smuzhiyun		};
769*4882a593Smuzhiyun
770*4882a593Smuzhiyun		usb_phy: usbphy {
771*4882a593Smuzhiyun			compatible = "hisilicon,hi6220-usb-phy";
772*4882a593Smuzhiyun			#phy-cells = <0>;
773*4882a593Smuzhiyun			phy-supply = <&reg_5v_hub>;
774*4882a593Smuzhiyun			hisilicon,peripheral-syscon = <&sys_ctrl>;
775*4882a593Smuzhiyun		};
776*4882a593Smuzhiyun
777*4882a593Smuzhiyun		usb: usb@f72c0000 {
778*4882a593Smuzhiyun			compatible = "hisilicon,hi6220-usb";
779*4882a593Smuzhiyun			reg = <0x0 0xf72c0000 0x0 0x40000>;
780*4882a593Smuzhiyun			phys = <&usb_phy>;
781*4882a593Smuzhiyun			phy-names = "usb2-phy";
782*4882a593Smuzhiyun			clocks = <&sys_ctrl HI6220_USBOTG_HCLK>;
783*4882a593Smuzhiyun			clock-names = "otg";
784*4882a593Smuzhiyun			dr_mode = "otg";
785*4882a593Smuzhiyun			g-rx-fifo-size = <512>;
786*4882a593Smuzhiyun			g-np-tx-fifo-size = <128>;
787*4882a593Smuzhiyun			g-tx-fifo-size = <128 128 128 128 128 128 128 128
788*4882a593Smuzhiyun					   16  16  16  16  16  16  16>;
789*4882a593Smuzhiyun			interrupts = <0 77 0x4>;
790*4882a593Smuzhiyun		};
791*4882a593Smuzhiyun
792*4882a593Smuzhiyun		mailbox: mailbox@f7510000 {
793*4882a593Smuzhiyun			compatible = "hisilicon,hi6220-mbox";
794*4882a593Smuzhiyun			reg = <0x0 0xf7510000 0x0 0x1000>, /* IPC_S */
795*4882a593Smuzhiyun			      <0x0 0x06dff800 0x0 0x0800>; /* Mailbox buffer */
796*4882a593Smuzhiyun			interrupts = <GIC_SPI 94 IRQ_TYPE_LEVEL_HIGH>;
797*4882a593Smuzhiyun			#mbox-cells = <3>;
798*4882a593Smuzhiyun		};
799*4882a593Smuzhiyun
800*4882a593Smuzhiyun		dwmmc_0: dwmmc0@f723d000 {
801*4882a593Smuzhiyun			compatible = "hisilicon,hi6220-dw-mshc";
802*4882a593Smuzhiyun			reg = <0x0 0xf723d000 0x0 0x1000>;
803*4882a593Smuzhiyun			interrupts = <0x0 0x48 0x4>;
804*4882a593Smuzhiyun			clocks = <&sys_ctrl 2>, <&sys_ctrl 1>;
805*4882a593Smuzhiyun			clock-names = "ciu", "biu";
806*4882a593Smuzhiyun			resets = <&sys_ctrl PERIPH_RSTDIS0_MMC0>;
807*4882a593Smuzhiyun			reset-names = "reset";
808*4882a593Smuzhiyun			pinctrl-names = "default";
809*4882a593Smuzhiyun			pinctrl-0 = <&emmc_pmx_func &emmc_clk_cfg_func
810*4882a593Smuzhiyun				     &emmc_cfg_func &emmc_rst_cfg_func>;
811*4882a593Smuzhiyun		};
812*4882a593Smuzhiyun
813*4882a593Smuzhiyun		dwmmc_1: dwmmc1@f723e000 {
814*4882a593Smuzhiyun			compatible = "hisilicon,hi6220-dw-mshc";
815*4882a593Smuzhiyun			hisilicon,peripheral-syscon = <&ao_ctrl>;
816*4882a593Smuzhiyun			reg = <0x0 0xf723e000 0x0 0x1000>;
817*4882a593Smuzhiyun			interrupts = <0x0 0x49 0x4>;
818*4882a593Smuzhiyun			#address-cells = <0x1>;
819*4882a593Smuzhiyun			#size-cells = <0x0>;
820*4882a593Smuzhiyun			clocks = <&sys_ctrl 4>, <&sys_ctrl 3>;
821*4882a593Smuzhiyun			clock-names = "ciu", "biu";
822*4882a593Smuzhiyun			resets = <&sys_ctrl PERIPH_RSTDIS0_MMC1>;
823*4882a593Smuzhiyun			reset-names = "reset";
824*4882a593Smuzhiyun			pinctrl-names = "default", "idle";
825*4882a593Smuzhiyun			pinctrl-0 = <&sd_pmx_func &sd_clk_cfg_func &sd_cfg_func>;
826*4882a593Smuzhiyun			pinctrl-1 = <&sd_pmx_idle &sd_clk_cfg_idle &sd_cfg_idle>;
827*4882a593Smuzhiyun		};
828*4882a593Smuzhiyun
829*4882a593Smuzhiyun		dwmmc_2: dwmmc2@f723f000 {
830*4882a593Smuzhiyun			compatible = "hisilicon,hi6220-dw-mshc";
831*4882a593Smuzhiyun			reg = <0x0 0xf723f000 0x0 0x1000>;
832*4882a593Smuzhiyun			interrupts = <0x0 0x4a 0x4>;
833*4882a593Smuzhiyun			clocks = <&sys_ctrl HI6220_MMC2_CIUCLK>, <&sys_ctrl HI6220_MMC2_CLK>;
834*4882a593Smuzhiyun			clock-names = "ciu", "biu";
835*4882a593Smuzhiyun			resets = <&sys_ctrl PERIPH_RSTDIS0_MMC2>;
836*4882a593Smuzhiyun			reset-names = "reset";
837*4882a593Smuzhiyun			pinctrl-names = "default", "idle";
838*4882a593Smuzhiyun			pinctrl-0 = <&sdio_pmx_func &sdio_clk_cfg_func &sdio_cfg_func>;
839*4882a593Smuzhiyun			pinctrl-1 = <&sdio_pmx_idle &sdio_clk_cfg_idle &sdio_cfg_idle>;
840*4882a593Smuzhiyun		};
841*4882a593Smuzhiyun
842*4882a593Smuzhiyun		watchdog0: watchdog@f8005000 {
843*4882a593Smuzhiyun			compatible = "arm,sp805", "arm,primecell";
844*4882a593Smuzhiyun			reg = <0x0 0xf8005000 0x0 0x1000>;
845*4882a593Smuzhiyun			interrupts = <GIC_SPI 13 IRQ_TYPE_LEVEL_HIGH>;
846*4882a593Smuzhiyun			clocks = <&ao_ctrl HI6220_WDT0_PCLK>,
847*4882a593Smuzhiyun				 <&ao_ctrl HI6220_WDT0_PCLK>;
848*4882a593Smuzhiyun			clock-names = "wdog_clk", "apb_pclk";
849*4882a593Smuzhiyun		};
850*4882a593Smuzhiyun
851*4882a593Smuzhiyun		tsensor: tsensor@0,f7030700 {
852*4882a593Smuzhiyun			compatible = "hisilicon,tsensor";
853*4882a593Smuzhiyun			reg = <0x0 0xf7030700 0x0 0x1000>;
854*4882a593Smuzhiyun			interrupts = <GIC_SPI 7 IRQ_TYPE_LEVEL_HIGH>;
855*4882a593Smuzhiyun			clocks = <&sys_ctrl 22>;
856*4882a593Smuzhiyun			clock-names = "thermal_clk";
857*4882a593Smuzhiyun			#thermal-sensor-cells = <1>;
858*4882a593Smuzhiyun		};
859*4882a593Smuzhiyun
860*4882a593Smuzhiyun		i2s0: i2s@f7118000{
861*4882a593Smuzhiyun			compatible = "hisilicon,hi6210-i2s";
862*4882a593Smuzhiyun			reg = <0x0 0xf7118000 0x0 0x8000>; /* i2s unit */
863*4882a593Smuzhiyun			interrupts = <GIC_SPI 123 IRQ_TYPE_LEVEL_HIGH>; /* 155 "DigACodec_intr"-32 */
864*4882a593Smuzhiyun			clocks = <&sys_ctrl HI6220_DACODEC_PCLK>,
865*4882a593Smuzhiyun				 <&sys_ctrl HI6220_BBPPLL0_DIV>;
866*4882a593Smuzhiyun			clock-names = "dacodec", "i2s-base";
867*4882a593Smuzhiyun			dmas = <&dma0 15 &dma0 14>;
868*4882a593Smuzhiyun			dma-names = "rx", "tx";
869*4882a593Smuzhiyun			hisilicon,sysctrl-syscon = <&sys_ctrl>;
870*4882a593Smuzhiyun			#sound-dai-cells = <1>;
871*4882a593Smuzhiyun		};
872*4882a593Smuzhiyun
873*4882a593Smuzhiyun		thermal-zones {
874*4882a593Smuzhiyun
875*4882a593Smuzhiyun			cls0: cls0 {
876*4882a593Smuzhiyun				polling-delay = <1000>;
877*4882a593Smuzhiyun				polling-delay-passive = <100>;
878*4882a593Smuzhiyun				sustainable-power = <3326>;
879*4882a593Smuzhiyun
880*4882a593Smuzhiyun				/* sensor ID */
881*4882a593Smuzhiyun				thermal-sensors = <&tsensor 2>;
882*4882a593Smuzhiyun
883*4882a593Smuzhiyun				trips {
884*4882a593Smuzhiyun					threshold: trip-point@0 {
885*4882a593Smuzhiyun						temperature = <65000>;
886*4882a593Smuzhiyun						hysteresis = <0>;
887*4882a593Smuzhiyun						type = "passive";
888*4882a593Smuzhiyun					};
889*4882a593Smuzhiyun
890*4882a593Smuzhiyun					target: trip-point@1 {
891*4882a593Smuzhiyun						temperature = <75000>;
892*4882a593Smuzhiyun						hysteresis = <0>;
893*4882a593Smuzhiyun						type = "passive";
894*4882a593Smuzhiyun					};
895*4882a593Smuzhiyun				};
896*4882a593Smuzhiyun
897*4882a593Smuzhiyun				cooling-maps {
898*4882a593Smuzhiyun					map0 {
899*4882a593Smuzhiyun						trip = <&target>;
900*4882a593Smuzhiyun						cooling-device = <&cpu0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
901*4882a593Smuzhiyun								 <&cpu1 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
902*4882a593Smuzhiyun								 <&cpu2 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
903*4882a593Smuzhiyun								 <&cpu3 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
904*4882a593Smuzhiyun								 <&cpu4 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
905*4882a593Smuzhiyun								 <&cpu5 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
906*4882a593Smuzhiyun								 <&cpu6 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
907*4882a593Smuzhiyun								 <&cpu7 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
908*4882a593Smuzhiyun					};
909*4882a593Smuzhiyun				};
910*4882a593Smuzhiyun			};
911*4882a593Smuzhiyun		};
912*4882a593Smuzhiyun
913*4882a593Smuzhiyun		ade: ade@f4100000 {
914*4882a593Smuzhiyun			compatible = "hisilicon,hi6220-ade";
915*4882a593Smuzhiyun			reg = <0x0 0xf4100000 0x0 0x7800>;
916*4882a593Smuzhiyun			reg-names = "ade_base";
917*4882a593Smuzhiyun			hisilicon,noc-syscon = <&medianoc_ade>;
918*4882a593Smuzhiyun			resets = <&media_ctrl MEDIA_ADE>;
919*4882a593Smuzhiyun			interrupts = <0 115 4>; /* ldi interrupt */
920*4882a593Smuzhiyun
921*4882a593Smuzhiyun			clocks = <&media_ctrl HI6220_ADE_CORE>,
922*4882a593Smuzhiyun				 <&media_ctrl HI6220_CODEC_JPEG>,
923*4882a593Smuzhiyun				 <&media_ctrl HI6220_ADE_PIX_SRC>;
924*4882a593Smuzhiyun			/*clock name*/
925*4882a593Smuzhiyun			clock-names  = "clk_ade_core",
926*4882a593Smuzhiyun				       "clk_codec_jpeg",
927*4882a593Smuzhiyun				       "clk_ade_pix";
928*4882a593Smuzhiyun
929*4882a593Smuzhiyun			assigned-clocks = <&media_ctrl HI6220_ADE_CORE>,
930*4882a593Smuzhiyun				<&media_ctrl HI6220_CODEC_JPEG>;
931*4882a593Smuzhiyun			assigned-clock-rates = <360000000>, <288000000>;
932*4882a593Smuzhiyun			dma-coherent;
933*4882a593Smuzhiyun			status = "disabled";
934*4882a593Smuzhiyun
935*4882a593Smuzhiyun			port {
936*4882a593Smuzhiyun				ade_out: endpoint {
937*4882a593Smuzhiyun					remote-endpoint = <&dsi_in>;
938*4882a593Smuzhiyun				};
939*4882a593Smuzhiyun			};
940*4882a593Smuzhiyun		};
941*4882a593Smuzhiyun
942*4882a593Smuzhiyun		dsi: dsi@f4107800 {
943*4882a593Smuzhiyun			compatible = "hisilicon,hi6220-dsi";
944*4882a593Smuzhiyun			reg = <0x0 0xf4107800 0x0 0x100>;
945*4882a593Smuzhiyun			clocks = <&media_ctrl  HI6220_DSI_PCLK>;
946*4882a593Smuzhiyun			clock-names = "pclk";
947*4882a593Smuzhiyun			status = "disabled";
948*4882a593Smuzhiyun
949*4882a593Smuzhiyun			ports {
950*4882a593Smuzhiyun				#address-cells = <1>;
951*4882a593Smuzhiyun				#size-cells = <0>;
952*4882a593Smuzhiyun
953*4882a593Smuzhiyun				/* 0 for input port */
954*4882a593Smuzhiyun				port@0 {
955*4882a593Smuzhiyun					reg = <0>;
956*4882a593Smuzhiyun					dsi_in: endpoint {
957*4882a593Smuzhiyun						remote-endpoint = <&ade_out>;
958*4882a593Smuzhiyun					};
959*4882a593Smuzhiyun				};
960*4882a593Smuzhiyun			};
961*4882a593Smuzhiyun		};
962*4882a593Smuzhiyun
963*4882a593Smuzhiyun		debug@f6590000 {
964*4882a593Smuzhiyun			compatible = "arm,coresight-cpu-debug","arm,primecell";
965*4882a593Smuzhiyun			reg = <0 0xf6590000 0 0x1000>;
966*4882a593Smuzhiyun			clocks = <&sys_ctrl HI6220_DAPB_CLK>;
967*4882a593Smuzhiyun			clock-names = "apb_pclk";
968*4882a593Smuzhiyun			cpu = <&cpu0>;
969*4882a593Smuzhiyun		};
970*4882a593Smuzhiyun
971*4882a593Smuzhiyun		debug@f6592000 {
972*4882a593Smuzhiyun			compatible = "arm,coresight-cpu-debug","arm,primecell";
973*4882a593Smuzhiyun			reg = <0 0xf6592000 0 0x1000>;
974*4882a593Smuzhiyun			clocks = <&sys_ctrl HI6220_DAPB_CLK>;
975*4882a593Smuzhiyun			clock-names = "apb_pclk";
976*4882a593Smuzhiyun			cpu = <&cpu1>;
977*4882a593Smuzhiyun		};
978*4882a593Smuzhiyun
979*4882a593Smuzhiyun		debug@f6594000 {
980*4882a593Smuzhiyun			compatible = "arm,coresight-cpu-debug","arm,primecell";
981*4882a593Smuzhiyun			reg = <0 0xf6594000 0 0x1000>;
982*4882a593Smuzhiyun			clocks = <&sys_ctrl HI6220_DAPB_CLK>;
983*4882a593Smuzhiyun			clock-names = "apb_pclk";
984*4882a593Smuzhiyun			cpu = <&cpu2>;
985*4882a593Smuzhiyun		};
986*4882a593Smuzhiyun
987*4882a593Smuzhiyun		debug@f6596000 {
988*4882a593Smuzhiyun			compatible = "arm,coresight-cpu-debug","arm,primecell";
989*4882a593Smuzhiyun			reg = <0 0xf6596000 0 0x1000>;
990*4882a593Smuzhiyun			clocks = <&sys_ctrl HI6220_DAPB_CLK>;
991*4882a593Smuzhiyun			clock-names = "apb_pclk";
992*4882a593Smuzhiyun			cpu = <&cpu3>;
993*4882a593Smuzhiyun		};
994*4882a593Smuzhiyun
995*4882a593Smuzhiyun		debug@f65d0000 {
996*4882a593Smuzhiyun			compatible = "arm,coresight-cpu-debug","arm,primecell";
997*4882a593Smuzhiyun			reg = <0 0xf65d0000 0 0x1000>;
998*4882a593Smuzhiyun			clocks = <&sys_ctrl HI6220_DAPB_CLK>;
999*4882a593Smuzhiyun			clock-names = "apb_pclk";
1000*4882a593Smuzhiyun			cpu = <&cpu4>;
1001*4882a593Smuzhiyun		};
1002*4882a593Smuzhiyun
1003*4882a593Smuzhiyun		debug@f65d2000 {
1004*4882a593Smuzhiyun			compatible = "arm,coresight-cpu-debug","arm,primecell";
1005*4882a593Smuzhiyun			reg = <0 0xf65d2000 0 0x1000>;
1006*4882a593Smuzhiyun			clocks = <&sys_ctrl HI6220_DAPB_CLK>;
1007*4882a593Smuzhiyun			clock-names = "apb_pclk";
1008*4882a593Smuzhiyun			cpu = <&cpu5>;
1009*4882a593Smuzhiyun		};
1010*4882a593Smuzhiyun
1011*4882a593Smuzhiyun		debug@f65d4000 {
1012*4882a593Smuzhiyun			compatible = "arm,coresight-cpu-debug","arm,primecell";
1013*4882a593Smuzhiyun			reg = <0 0xf65d4000 0 0x1000>;
1014*4882a593Smuzhiyun			clocks = <&sys_ctrl HI6220_DAPB_CLK>;
1015*4882a593Smuzhiyun			clock-names = "apb_pclk";
1016*4882a593Smuzhiyun			cpu = <&cpu6>;
1017*4882a593Smuzhiyun		};
1018*4882a593Smuzhiyun
1019*4882a593Smuzhiyun		debug@f65d6000 {
1020*4882a593Smuzhiyun			compatible = "arm,coresight-cpu-debug","arm,primecell";
1021*4882a593Smuzhiyun			reg = <0 0xf65d6000 0 0x1000>;
1022*4882a593Smuzhiyun			clocks = <&sys_ctrl HI6220_DAPB_CLK>;
1023*4882a593Smuzhiyun			clock-names = "apb_pclk";
1024*4882a593Smuzhiyun			cpu = <&cpu7>;
1025*4882a593Smuzhiyun		};
1026*4882a593Smuzhiyun
1027*4882a593Smuzhiyun		mali: gpu@f4080000 {
1028*4882a593Smuzhiyun			compatible = "hisilicon,hi6220-mali", "arm,mali-450";
1029*4882a593Smuzhiyun			reg = <0x0 0xf4080000 0x0 0x00040000>;
1030*4882a593Smuzhiyun			interrupt-parent = <&gic>;
1031*4882a593Smuzhiyun			interrupts =	<GIC_PPI 126 IRQ_TYPE_LEVEL_HIGH>,
1032*4882a593Smuzhiyun					<GIC_PPI 126 IRQ_TYPE_LEVEL_HIGH>,
1033*4882a593Smuzhiyun					<GIC_PPI 126 IRQ_TYPE_LEVEL_HIGH>,
1034*4882a593Smuzhiyun					<GIC_PPI 126 IRQ_TYPE_LEVEL_HIGH>,
1035*4882a593Smuzhiyun					<GIC_PPI 126 IRQ_TYPE_LEVEL_HIGH>,
1036*4882a593Smuzhiyun					<GIC_PPI 126 IRQ_TYPE_LEVEL_HIGH>,
1037*4882a593Smuzhiyun					<GIC_PPI 126 IRQ_TYPE_LEVEL_HIGH>,
1038*4882a593Smuzhiyun					<GIC_PPI 126 IRQ_TYPE_LEVEL_HIGH>,
1039*4882a593Smuzhiyun					<GIC_PPI 126 IRQ_TYPE_LEVEL_HIGH>,
1040*4882a593Smuzhiyun					<GIC_PPI 126 IRQ_TYPE_LEVEL_HIGH>,
1041*4882a593Smuzhiyun					<GIC_PPI 126 IRQ_TYPE_LEVEL_HIGH>;
1042*4882a593Smuzhiyun
1043*4882a593Smuzhiyun			interrupt-names = "gp",
1044*4882a593Smuzhiyun					  "gpmmu",
1045*4882a593Smuzhiyun					  "pp",
1046*4882a593Smuzhiyun					  "pp0",
1047*4882a593Smuzhiyun					  "ppmmu0",
1048*4882a593Smuzhiyun					  "pp1",
1049*4882a593Smuzhiyun					  "ppmmu1",
1050*4882a593Smuzhiyun					  "pp2",
1051*4882a593Smuzhiyun					  "ppmmu2",
1052*4882a593Smuzhiyun					  "pp3",
1053*4882a593Smuzhiyun					  "ppmmu3";
1054*4882a593Smuzhiyun			clocks = <&media_ctrl HI6220_G3D_CLK>,
1055*4882a593Smuzhiyun				 <&media_ctrl HI6220_G3D_PCLK>;
1056*4882a593Smuzhiyun			clock-names = "core", "bus";
1057*4882a593Smuzhiyun			assigned-clocks = <&media_ctrl HI6220_G3D_CLK>,
1058*4882a593Smuzhiyun					  <&media_ctrl HI6220_G3D_PCLK>;
1059*4882a593Smuzhiyun			assigned-clock-rates = <500000000>, <144000000>;
1060*4882a593Smuzhiyun			reset-names = "ao_g3d", "media_g3d";
1061*4882a593Smuzhiyun			resets = <&ao_ctrl AO_G3D>, <&media_ctrl MEDIA_G3D>;
1062*4882a593Smuzhiyun		};
1063*4882a593Smuzhiyun	};
1064*4882a593Smuzhiyun};
1065*4882a593Smuzhiyun
1066*4882a593Smuzhiyun#include "hi6220-coresight.dtsi"
1067