1*4882a593Smuzhiyun// SPDX-License-Identifier: (GPL-2.0 OR MIT) 2*4882a593Smuzhiyun/* 3*4882a593Smuzhiyun * Copyright (C) 2019 Zodiac Inflight Innovations 4*4882a593Smuzhiyun */ 5*4882a593Smuzhiyun 6*4882a593Smuzhiyun#include "imx8mq.dtsi" 7*4882a593Smuzhiyun 8*4882a593Smuzhiyun/ { 9*4882a593Smuzhiyun aliases { 10*4882a593Smuzhiyun mdio-gpio0 = &mdio0; 11*4882a593Smuzhiyun rtc0 = &ds1341; 12*4882a593Smuzhiyun }; 13*4882a593Smuzhiyun 14*4882a593Smuzhiyun chosen { 15*4882a593Smuzhiyun stdout-path = &uart1; 16*4882a593Smuzhiyun }; 17*4882a593Smuzhiyun 18*4882a593Smuzhiyun mdio0: bitbang-mdio { 19*4882a593Smuzhiyun compatible = "virtual,mdio-gpio"; 20*4882a593Smuzhiyun pinctrl-names = "default"; 21*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_mdio_bitbang>, <&pinctrl_fec1_phy_reset>; 22*4882a593Smuzhiyun gpios = <&gpio1 13 GPIO_ACTIVE_HIGH>, /* MDC */ 23*4882a593Smuzhiyun <&gpio1 14 GPIO_ACTIVE_HIGH>; /* MDIO */ 24*4882a593Smuzhiyun #address-cells = <1>; 25*4882a593Smuzhiyun #size-cells = <0>; 26*4882a593Smuzhiyun 27*4882a593Smuzhiyun phy0: ethernet-phy@0 { 28*4882a593Smuzhiyun reg = <0>; 29*4882a593Smuzhiyun reset-gpios = <&gpio1 29 GPIO_ACTIVE_LOW>; 30*4882a593Smuzhiyun }; 31*4882a593Smuzhiyun }; 32*4882a593Smuzhiyun 33*4882a593Smuzhiyun pcie0_refclk: clock-pcie0-refclk { 34*4882a593Smuzhiyun compatible = "fixed-clock"; 35*4882a593Smuzhiyun #clock-cells = <0>; 36*4882a593Smuzhiyun clock-frequency = <100000000>; 37*4882a593Smuzhiyun }; 38*4882a593Smuzhiyun 39*4882a593Smuzhiyun pcie1_refclk: clock-pcie1-refclk { 40*4882a593Smuzhiyun compatible = "fixed-clock"; 41*4882a593Smuzhiyun #clock-cells = <0>; 42*4882a593Smuzhiyun clock-frequency = <100000000>; 43*4882a593Smuzhiyun }; 44*4882a593Smuzhiyun 45*4882a593Smuzhiyun reg_12p0_main: regulator-12p0-main { 46*4882a593Smuzhiyun compatible = "regulator-fixed"; 47*4882a593Smuzhiyun regulator-name = "12V_MAIN"; 48*4882a593Smuzhiyun regulator-min-microvolt = <12000000>; 49*4882a593Smuzhiyun regulator-max-microvolt = <12000000>; 50*4882a593Smuzhiyun regulator-always-on; 51*4882a593Smuzhiyun }; 52*4882a593Smuzhiyun 53*4882a593Smuzhiyun reg_5p0_main: regulator-5p0-main { 54*4882a593Smuzhiyun compatible = "regulator-fixed"; 55*4882a593Smuzhiyun vin-supply = <®_12p0_main>; 56*4882a593Smuzhiyun regulator-name = "5V_MAIN"; 57*4882a593Smuzhiyun regulator-min-microvolt = <5000000>; 58*4882a593Smuzhiyun regulator-max-microvolt = <5000000>; 59*4882a593Smuzhiyun regulator-always-on; 60*4882a593Smuzhiyun }; 61*4882a593Smuzhiyun 62*4882a593Smuzhiyun reg_3p3_main: regulator-3p3-main { 63*4882a593Smuzhiyun compatible = "regulator-fixed"; 64*4882a593Smuzhiyun vin-supply = <®_12p0_main>; 65*4882a593Smuzhiyun regulator-name = "3V3_MAIN"; 66*4882a593Smuzhiyun regulator-min-microvolt = <3300000>; 67*4882a593Smuzhiyun regulator-max-microvolt = <3300000>; 68*4882a593Smuzhiyun regulator-always-on; 69*4882a593Smuzhiyun }; 70*4882a593Smuzhiyun 71*4882a593Smuzhiyun reg_gen_3p3: regulator-gen-3p3 { 72*4882a593Smuzhiyun compatible = "regulator-fixed"; 73*4882a593Smuzhiyun vin-supply = <®_3p3_main>; 74*4882a593Smuzhiyun regulator-name = "GEN_3V3"; 75*4882a593Smuzhiyun regulator-min-microvolt = <3300000>; 76*4882a593Smuzhiyun regulator-max-microvolt = <3300000>; 77*4882a593Smuzhiyun regulator-always-on; 78*4882a593Smuzhiyun }; 79*4882a593Smuzhiyun 80*4882a593Smuzhiyun reg_usdhc2_vmmc: regulator-vsd-3v3 { 81*4882a593Smuzhiyun pinctrl-names = "default"; 82*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_reg_usdhc2>; 83*4882a593Smuzhiyun compatible = "regulator-fixed"; 84*4882a593Smuzhiyun vin-supply = <®_gen_3p3>; 85*4882a593Smuzhiyun regulator-name = "3V3_SD"; 86*4882a593Smuzhiyun regulator-min-microvolt = <3300000>; 87*4882a593Smuzhiyun regulator-max-microvolt = <3300000>; 88*4882a593Smuzhiyun gpio = <&gpio2 19 GPIO_ACTIVE_HIGH>; 89*4882a593Smuzhiyun enable-active-high; 90*4882a593Smuzhiyun }; 91*4882a593Smuzhiyun 92*4882a593Smuzhiyun reg_arm: regulator-arm { 93*4882a593Smuzhiyun pinctrl-names = "default"; 94*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_reg_arm>; 95*4882a593Smuzhiyun compatible = "regulator-gpio"; 96*4882a593Smuzhiyun vin-supply = <®_12p0_main>; 97*4882a593Smuzhiyun regulator-name = "0V9_ARM"; 98*4882a593Smuzhiyun regulator-min-microvolt = <900000>; 99*4882a593Smuzhiyun regulator-max-microvolt = <1000000>; 100*4882a593Smuzhiyun gpios = <&gpio3 16 GPIO_ACTIVE_HIGH>; 101*4882a593Smuzhiyun states = <1000000 0x1 102*4882a593Smuzhiyun 900000 0x0>; 103*4882a593Smuzhiyun regulator-always-on; 104*4882a593Smuzhiyun }; 105*4882a593Smuzhiyun}; 106*4882a593Smuzhiyun 107*4882a593Smuzhiyun&A53_0 { 108*4882a593Smuzhiyun cpu-supply = <®_arm>; 109*4882a593Smuzhiyun}; 110*4882a593Smuzhiyun 111*4882a593Smuzhiyun&A53_1 { 112*4882a593Smuzhiyun cpu-supply = <®_arm>; 113*4882a593Smuzhiyun}; 114*4882a593Smuzhiyun 115*4882a593Smuzhiyun&A53_2 { 116*4882a593Smuzhiyun cpu-supply = <®_arm>; 117*4882a593Smuzhiyun}; 118*4882a593Smuzhiyun 119*4882a593Smuzhiyun&A53_3 { 120*4882a593Smuzhiyun cpu-supply = <®_arm>; 121*4882a593Smuzhiyun}; 122*4882a593Smuzhiyun 123*4882a593Smuzhiyun&fec1 { 124*4882a593Smuzhiyun pinctrl-names = "default"; 125*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_fec1>; 126*4882a593Smuzhiyun 127*4882a593Smuzhiyun phy-handle = <&phy0>; 128*4882a593Smuzhiyun phy-mode = "rmii"; 129*4882a593Smuzhiyun status = "okay"; 130*4882a593Smuzhiyun 131*4882a593Smuzhiyun mdio { 132*4882a593Smuzhiyun #address-cells = <1>; 133*4882a593Smuzhiyun #size-cells = <0>; 134*4882a593Smuzhiyun clock-frequency = <12500000>; 135*4882a593Smuzhiyun suppress-preamble; 136*4882a593Smuzhiyun status = "okay"; 137*4882a593Smuzhiyun 138*4882a593Smuzhiyun switch: switch@0 { 139*4882a593Smuzhiyun compatible = "marvell,mv88e6085"; 140*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_switch_irq>; 141*4882a593Smuzhiyun pinctrl-names = "default"; 142*4882a593Smuzhiyun reg = <0>; 143*4882a593Smuzhiyun dsa,member = <0 0>; 144*4882a593Smuzhiyun eeprom-length = <512>; 145*4882a593Smuzhiyun interrupt-parent = <&gpio1>; 146*4882a593Smuzhiyun interrupts = <15 IRQ_TYPE_LEVEL_LOW>; 147*4882a593Smuzhiyun interrupt-controller; 148*4882a593Smuzhiyun #interrupt-cells = <2>; 149*4882a593Smuzhiyun 150*4882a593Smuzhiyun ports { 151*4882a593Smuzhiyun #address-cells = <1>; 152*4882a593Smuzhiyun #size-cells = <0>; 153*4882a593Smuzhiyun 154*4882a593Smuzhiyun port@0 { 155*4882a593Smuzhiyun reg = <0>; 156*4882a593Smuzhiyun label = "gigabit_proc"; 157*4882a593Smuzhiyun phy-handle = <&switchphy0>; 158*4882a593Smuzhiyun }; 159*4882a593Smuzhiyun 160*4882a593Smuzhiyun port@1 { 161*4882a593Smuzhiyun reg = <1>; 162*4882a593Smuzhiyun label = "netaux"; 163*4882a593Smuzhiyun phy-handle = <&switchphy1>; 164*4882a593Smuzhiyun }; 165*4882a593Smuzhiyun 166*4882a593Smuzhiyun port@2 { 167*4882a593Smuzhiyun reg = <2>; 168*4882a593Smuzhiyun label = "cpu"; 169*4882a593Smuzhiyun ethernet = <&fec1>; 170*4882a593Smuzhiyun 171*4882a593Smuzhiyun fixed-link { 172*4882a593Smuzhiyun speed = <100>; 173*4882a593Smuzhiyun full-duplex; 174*4882a593Smuzhiyun }; 175*4882a593Smuzhiyun }; 176*4882a593Smuzhiyun 177*4882a593Smuzhiyun port@3 { 178*4882a593Smuzhiyun reg = <3>; 179*4882a593Smuzhiyun label = "netright"; 180*4882a593Smuzhiyun phy-handle = <&switchphy3>; 181*4882a593Smuzhiyun }; 182*4882a593Smuzhiyun 183*4882a593Smuzhiyun port@4 { 184*4882a593Smuzhiyun reg = <4>; 185*4882a593Smuzhiyun label = "netleft"; 186*4882a593Smuzhiyun phy-handle = <&switchphy4>; 187*4882a593Smuzhiyun }; 188*4882a593Smuzhiyun }; 189*4882a593Smuzhiyun 190*4882a593Smuzhiyun mdio { 191*4882a593Smuzhiyun #address-cells = <1>; 192*4882a593Smuzhiyun #size-cells = <0>; 193*4882a593Smuzhiyun 194*4882a593Smuzhiyun switchphy0: switchphy@0 { 195*4882a593Smuzhiyun reg = <0>; 196*4882a593Smuzhiyun interrupt-parent = <&switch>; 197*4882a593Smuzhiyun interrupts = <0 IRQ_TYPE_LEVEL_HIGH>; 198*4882a593Smuzhiyun }; 199*4882a593Smuzhiyun 200*4882a593Smuzhiyun switchphy1: switchphy@1 { 201*4882a593Smuzhiyun reg = <1>; 202*4882a593Smuzhiyun interrupt-parent = <&switch>; 203*4882a593Smuzhiyun interrupts = <1 IRQ_TYPE_LEVEL_HIGH>; 204*4882a593Smuzhiyun }; 205*4882a593Smuzhiyun 206*4882a593Smuzhiyun switchphy2: switchphy@2 { 207*4882a593Smuzhiyun reg = <2>; 208*4882a593Smuzhiyun interrupt-parent = <&switch>; 209*4882a593Smuzhiyun interrupts = <2 IRQ_TYPE_LEVEL_HIGH>; 210*4882a593Smuzhiyun }; 211*4882a593Smuzhiyun 212*4882a593Smuzhiyun switchphy3: switchphy@3 { 213*4882a593Smuzhiyun reg = <3>; 214*4882a593Smuzhiyun interrupt-parent = <&switch>; 215*4882a593Smuzhiyun interrupts = <3 IRQ_TYPE_LEVEL_HIGH>; 216*4882a593Smuzhiyun }; 217*4882a593Smuzhiyun 218*4882a593Smuzhiyun switchphy4: switchphy@4 { 219*4882a593Smuzhiyun reg = <4>; 220*4882a593Smuzhiyun interrupt-parent = <&switch>; 221*4882a593Smuzhiyun interrupts = <4 IRQ_TYPE_LEVEL_HIGH>; 222*4882a593Smuzhiyun }; 223*4882a593Smuzhiyun }; 224*4882a593Smuzhiyun }; 225*4882a593Smuzhiyun }; 226*4882a593Smuzhiyun}; 227*4882a593Smuzhiyun 228*4882a593Smuzhiyun&gpio3 { 229*4882a593Smuzhiyun pinctrl-names = "default"; 230*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_gpio3_hog>; 231*4882a593Smuzhiyun 232*4882a593Smuzhiyun usb-emulation-hog { 233*4882a593Smuzhiyun gpio-hog; 234*4882a593Smuzhiyun gpios = <10 GPIO_ACTIVE_HIGH>; 235*4882a593Smuzhiyun output-low; 236*4882a593Smuzhiyun line-name = "usb-emulation"; 237*4882a593Smuzhiyun }; 238*4882a593Smuzhiyun 239*4882a593Smuzhiyun usb-mode1-hog { 240*4882a593Smuzhiyun gpio-hog; 241*4882a593Smuzhiyun gpios = <11 GPIO_ACTIVE_HIGH>; 242*4882a593Smuzhiyun output-high; 243*4882a593Smuzhiyun line-name = "usb-mode1"; 244*4882a593Smuzhiyun }; 245*4882a593Smuzhiyun 246*4882a593Smuzhiyun usb-pwr-hog { 247*4882a593Smuzhiyun gpio-hog; 248*4882a593Smuzhiyun gpios = <12 GPIO_ACTIVE_LOW>; 249*4882a593Smuzhiyun output-high; 250*4882a593Smuzhiyun line-name = "usb-pwr-ctrl-en-n"; 251*4882a593Smuzhiyun }; 252*4882a593Smuzhiyun 253*4882a593Smuzhiyun usb-mode2-hog { 254*4882a593Smuzhiyun gpio-hog; 255*4882a593Smuzhiyun gpios = <13 GPIO_ACTIVE_HIGH>; 256*4882a593Smuzhiyun output-high; 257*4882a593Smuzhiyun line-name = "usb-mode2"; 258*4882a593Smuzhiyun }; 259*4882a593Smuzhiyun}; 260*4882a593Smuzhiyun 261*4882a593Smuzhiyun&i2c1 { 262*4882a593Smuzhiyun clock-frequency = <400000>; 263*4882a593Smuzhiyun pinctrl-names = "default"; 264*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_i2c1>; 265*4882a593Smuzhiyun status = "okay"; 266*4882a593Smuzhiyun 267*4882a593Smuzhiyun accelerometer@1c { 268*4882a593Smuzhiyun compatible = "fsl,mma8451"; 269*4882a593Smuzhiyun pinctrl-names = "default"; 270*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_accel>; 271*4882a593Smuzhiyun reg = <0x1c>; 272*4882a593Smuzhiyun interrupt-parent = <&gpio3>; 273*4882a593Smuzhiyun interrupts = <20 IRQ_TYPE_LEVEL_LOW>; 274*4882a593Smuzhiyun interrupt-names = "INT2"; 275*4882a593Smuzhiyun vdd-supply = <®_gen_3p3>; 276*4882a593Smuzhiyun vddio-supply = <®_gen_3p3>; 277*4882a593Smuzhiyun }; 278*4882a593Smuzhiyun 279*4882a593Smuzhiyun ucs1002: charger@32 { 280*4882a593Smuzhiyun compatible = "microchip,ucs1002"; 281*4882a593Smuzhiyun pinctrl-names = "default"; 282*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_ucs1002>; 283*4882a593Smuzhiyun reg = <0x32>; 284*4882a593Smuzhiyun interrupt-parent = <&gpio3>; 285*4882a593Smuzhiyun interrupts = <17 IRQ_TYPE_EDGE_BOTH>, 286*4882a593Smuzhiyun <18 IRQ_TYPE_EDGE_BOTH>; 287*4882a593Smuzhiyun interrupt-names = "a_det", "alert"; 288*4882a593Smuzhiyun }; 289*4882a593Smuzhiyun}; 290*4882a593Smuzhiyun 291*4882a593Smuzhiyun&i2c2 { 292*4882a593Smuzhiyun clock-frequency = <400000>; 293*4882a593Smuzhiyun pinctrl-names = "default"; 294*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_i2c2>; 295*4882a593Smuzhiyun status = "okay"; 296*4882a593Smuzhiyun 297*4882a593Smuzhiyun pmic@8 { 298*4882a593Smuzhiyun compatible = "fsl,pfuze100"; 299*4882a593Smuzhiyun reg = <0x8>; 300*4882a593Smuzhiyun 301*4882a593Smuzhiyun regulators { 302*4882a593Smuzhiyun sw1a_reg: sw1ab { 303*4882a593Smuzhiyun regulator-min-microvolt = <825000>; 304*4882a593Smuzhiyun regulator-max-microvolt = <1100000>; 305*4882a593Smuzhiyun }; 306*4882a593Smuzhiyun 307*4882a593Smuzhiyun sw1c_reg: sw1c { 308*4882a593Smuzhiyun regulator-min-microvolt = <825000>; 309*4882a593Smuzhiyun regulator-max-microvolt = <1100000>; 310*4882a593Smuzhiyun }; 311*4882a593Smuzhiyun 312*4882a593Smuzhiyun sw2_reg: sw2 { 313*4882a593Smuzhiyun regulator-min-microvolt = <1100000>; 314*4882a593Smuzhiyun regulator-max-microvolt = <1100000>; 315*4882a593Smuzhiyun regulator-always-on; 316*4882a593Smuzhiyun }; 317*4882a593Smuzhiyun 318*4882a593Smuzhiyun sw3a_reg: sw3ab { 319*4882a593Smuzhiyun regulator-min-microvolt = <825000>; 320*4882a593Smuzhiyun regulator-max-microvolt = <1100000>; 321*4882a593Smuzhiyun regulator-always-on; 322*4882a593Smuzhiyun }; 323*4882a593Smuzhiyun 324*4882a593Smuzhiyun sw4_reg: sw4 { 325*4882a593Smuzhiyun regulator-min-microvolt = <1800000>; 326*4882a593Smuzhiyun regulator-max-microvolt = <1800000>; 327*4882a593Smuzhiyun regulator-always-on; 328*4882a593Smuzhiyun }; 329*4882a593Smuzhiyun 330*4882a593Smuzhiyun swbst_reg: swbst { 331*4882a593Smuzhiyun regulator-min-microvolt = <5000000>; 332*4882a593Smuzhiyun regulator-max-microvolt = <5150000>; 333*4882a593Smuzhiyun }; 334*4882a593Smuzhiyun 335*4882a593Smuzhiyun snvs_reg: vsnvs { 336*4882a593Smuzhiyun regulator-min-microvolt = <1000000>; 337*4882a593Smuzhiyun regulator-max-microvolt = <3000000>; 338*4882a593Smuzhiyun regulator-always-on; 339*4882a593Smuzhiyun }; 340*4882a593Smuzhiyun 341*4882a593Smuzhiyun vref_reg: vrefddr { 342*4882a593Smuzhiyun regulator-always-on; 343*4882a593Smuzhiyun }; 344*4882a593Smuzhiyun 345*4882a593Smuzhiyun vgen1_reg: vgen1 { 346*4882a593Smuzhiyun regulator-min-microvolt = <800000>; 347*4882a593Smuzhiyun regulator-max-microvolt = <1550000>; 348*4882a593Smuzhiyun }; 349*4882a593Smuzhiyun 350*4882a593Smuzhiyun vgen2_reg: vgen2 { 351*4882a593Smuzhiyun regulator-min-microvolt = <850000>; 352*4882a593Smuzhiyun regulator-max-microvolt = <975000>; 353*4882a593Smuzhiyun regulator-always-on; 354*4882a593Smuzhiyun }; 355*4882a593Smuzhiyun 356*4882a593Smuzhiyun vgen3_reg: vgen3 { 357*4882a593Smuzhiyun regulator-min-microvolt = <1675000>; 358*4882a593Smuzhiyun regulator-max-microvolt = <1975000>; 359*4882a593Smuzhiyun regulator-always-on; 360*4882a593Smuzhiyun }; 361*4882a593Smuzhiyun 362*4882a593Smuzhiyun vgen4_reg: vgen4 { 363*4882a593Smuzhiyun regulator-min-microvolt = <1625000>; 364*4882a593Smuzhiyun regulator-max-microvolt = <1875000>; 365*4882a593Smuzhiyun regulator-always-on; 366*4882a593Smuzhiyun }; 367*4882a593Smuzhiyun 368*4882a593Smuzhiyun vgen5_reg: vgen5 { 369*4882a593Smuzhiyun regulator-min-microvolt = <3075000>; 370*4882a593Smuzhiyun regulator-max-microvolt = <3625000>; 371*4882a593Smuzhiyun regulator-always-on; 372*4882a593Smuzhiyun }; 373*4882a593Smuzhiyun 374*4882a593Smuzhiyun vgen6_reg: vgen6 { 375*4882a593Smuzhiyun regulator-min-microvolt = <1800000>; 376*4882a593Smuzhiyun regulator-max-microvolt = <3300000>; 377*4882a593Smuzhiyun }; 378*4882a593Smuzhiyun }; 379*4882a593Smuzhiyun }; 380*4882a593Smuzhiyun 381*4882a593Smuzhiyun eeprom@54 { 382*4882a593Smuzhiyun compatible = "atmel,24c128"; 383*4882a593Smuzhiyun reg = <0x54>; 384*4882a593Smuzhiyun }; 385*4882a593Smuzhiyun 386*4882a593Smuzhiyun ds1341: rtc@68 { 387*4882a593Smuzhiyun compatible = "dallas,ds1341"; 388*4882a593Smuzhiyun reg = <0x68>; 389*4882a593Smuzhiyun }; 390*4882a593Smuzhiyun}; 391*4882a593Smuzhiyun 392*4882a593Smuzhiyun&i2c3 { 393*4882a593Smuzhiyun clock-frequency = <100000>; 394*4882a593Smuzhiyun pinctrl-names = "default"; 395*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_i2c3>; 396*4882a593Smuzhiyun status = "okay"; 397*4882a593Smuzhiyun 398*4882a593Smuzhiyun usbhub: usbhub@2c { 399*4882a593Smuzhiyun compatible ="microchip,usb2513b"; 400*4882a593Smuzhiyun pinctrl-names = "default"; 401*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_usbhub>; 402*4882a593Smuzhiyun reg = <0x2c>; 403*4882a593Smuzhiyun reset-gpios = <&gpio3 25 GPIO_ACTIVE_LOW>; 404*4882a593Smuzhiyun }; 405*4882a593Smuzhiyun 406*4882a593Smuzhiyun watchdog@38 { 407*4882a593Smuzhiyun compatible = "zii,rave-wdt"; 408*4882a593Smuzhiyun reg = <0x38>; 409*4882a593Smuzhiyun }; 410*4882a593Smuzhiyun}; 411*4882a593Smuzhiyun 412*4882a593Smuzhiyun&i2c4 { 413*4882a593Smuzhiyun clock-frequency = <400000>; 414*4882a593Smuzhiyun pinctrl-names = "default"; 415*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_i2c4>; 416*4882a593Smuzhiyun status = "okay"; 417*4882a593Smuzhiyun}; 418*4882a593Smuzhiyun 419*4882a593Smuzhiyun&uart1 { 420*4882a593Smuzhiyun pinctrl-names = "default"; 421*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_uart1>; 422*4882a593Smuzhiyun status = "okay"; 423*4882a593Smuzhiyun}; 424*4882a593Smuzhiyun 425*4882a593Smuzhiyun&uart2 { 426*4882a593Smuzhiyun pinctrl-names = "default"; 427*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_uart2>; 428*4882a593Smuzhiyun status = "okay"; 429*4882a593Smuzhiyun 430*4882a593Smuzhiyun rave-sp { 431*4882a593Smuzhiyun compatible = "zii,rave-sp-rdu2"; 432*4882a593Smuzhiyun current-speed = <1000000>; 433*4882a593Smuzhiyun #address-cells = <1>; 434*4882a593Smuzhiyun #size-cells = <1>; 435*4882a593Smuzhiyun 436*4882a593Smuzhiyun watchdog { 437*4882a593Smuzhiyun compatible = "zii,rave-sp-watchdog"; 438*4882a593Smuzhiyun }; 439*4882a593Smuzhiyun 440*4882a593Smuzhiyun backlight { 441*4882a593Smuzhiyun compatible = "zii,rave-sp-backlight"; 442*4882a593Smuzhiyun }; 443*4882a593Smuzhiyun 444*4882a593Smuzhiyun pwrbutton { 445*4882a593Smuzhiyun compatible = "zii,rave-sp-pwrbutton"; 446*4882a593Smuzhiyun }; 447*4882a593Smuzhiyun 448*4882a593Smuzhiyun eeprom@a3 { 449*4882a593Smuzhiyun compatible = "zii,rave-sp-eeprom"; 450*4882a593Smuzhiyun reg = <0xa3 0x4000>; 451*4882a593Smuzhiyun zii,eeprom-name = "dds-eeprom"; 452*4882a593Smuzhiyun }; 453*4882a593Smuzhiyun 454*4882a593Smuzhiyun eeprom@a4 { 455*4882a593Smuzhiyun compatible = "zii,rave-sp-eeprom"; 456*4882a593Smuzhiyun reg = <0xa4 0x4000>; 457*4882a593Smuzhiyun #address-cells = <1>; 458*4882a593Smuzhiyun #size-cells = <1>; 459*4882a593Smuzhiyun zii,eeprom-name = "main-eeprom"; 460*4882a593Smuzhiyun }; 461*4882a593Smuzhiyun }; 462*4882a593Smuzhiyun}; 463*4882a593Smuzhiyun 464*4882a593Smuzhiyun&usb3_phy0 { 465*4882a593Smuzhiyun vbus-supply = <&ucs1002>; 466*4882a593Smuzhiyun status = "okay"; 467*4882a593Smuzhiyun}; 468*4882a593Smuzhiyun 469*4882a593Smuzhiyun&usb_dwc3_0 { 470*4882a593Smuzhiyun dr_mode = "host"; 471*4882a593Smuzhiyun status = "okay"; 472*4882a593Smuzhiyun}; 473*4882a593Smuzhiyun 474*4882a593Smuzhiyun&usb3_phy1 { 475*4882a593Smuzhiyun vbus-supply = <®_5p0_main>; 476*4882a593Smuzhiyun status = "okay"; 477*4882a593Smuzhiyun}; 478*4882a593Smuzhiyun 479*4882a593Smuzhiyun&usb_dwc3_1 { 480*4882a593Smuzhiyun dr_mode = "host"; 481*4882a593Smuzhiyun status = "okay"; 482*4882a593Smuzhiyun}; 483*4882a593Smuzhiyun 484*4882a593Smuzhiyun&pcie0 { 485*4882a593Smuzhiyun pinctrl-names = "default"; 486*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_pcie0>; 487*4882a593Smuzhiyun reset-gpio = <&gpio1 3 GPIO_ACTIVE_LOW>; 488*4882a593Smuzhiyun clocks = <&clk IMX8MQ_CLK_PCIE1_ROOT>, 489*4882a593Smuzhiyun <&clk IMX8MQ_CLK_PCIE1_AUX>, 490*4882a593Smuzhiyun <&clk IMX8MQ_CLK_PCIE1_PHY>, 491*4882a593Smuzhiyun <&pcie0_refclk>; 492*4882a593Smuzhiyun clock-names = "pcie", "pcie_aux", "pcie_phy", "pcie_bus"; 493*4882a593Smuzhiyun status = "okay"; 494*4882a593Smuzhiyun}; 495*4882a593Smuzhiyun 496*4882a593Smuzhiyun&pcie1 { 497*4882a593Smuzhiyun pinctrl-names = "default"; 498*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_pcie1>; 499*4882a593Smuzhiyun reset-gpio = <&gpio1 6 GPIO_ACTIVE_LOW>; 500*4882a593Smuzhiyun clocks = <&clk IMX8MQ_CLK_PCIE2_ROOT>, 501*4882a593Smuzhiyun <&clk IMX8MQ_CLK_PCIE2_AUX>, 502*4882a593Smuzhiyun <&clk IMX8MQ_CLK_PCIE2_PHY>, 503*4882a593Smuzhiyun <&pcie1_refclk>; 504*4882a593Smuzhiyun clock-names = "pcie", "pcie_aux", "pcie_phy", "pcie_bus"; 505*4882a593Smuzhiyun status = "okay"; 506*4882a593Smuzhiyun}; 507*4882a593Smuzhiyun 508*4882a593Smuzhiyun&pgc_gpu { 509*4882a593Smuzhiyun power-supply = <&sw1a_reg>; 510*4882a593Smuzhiyun}; 511*4882a593Smuzhiyun 512*4882a593Smuzhiyun&pgc_vpu { 513*4882a593Smuzhiyun power-supply = <&sw1c_reg>; 514*4882a593Smuzhiyun}; 515*4882a593Smuzhiyun 516*4882a593Smuzhiyun&usdhc1 { 517*4882a593Smuzhiyun assigned-clocks = <&clk IMX8MQ_CLK_USDHC1>; 518*4882a593Smuzhiyun assigned-clock-rates = <400000000>; 519*4882a593Smuzhiyun pinctrl-names = "default", "state_100mhz", "state_200mhz"; 520*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_usdhc1>; 521*4882a593Smuzhiyun pinctrl-1 = <&pinctrl_usdhc1_100mhz>; 522*4882a593Smuzhiyun pinctrl-2 = <&pinctrl_usdhc1_200mhz>; 523*4882a593Smuzhiyun vqmmc-supply = <&sw4_reg>; 524*4882a593Smuzhiyun bus-width = <8>; 525*4882a593Smuzhiyun non-removable; 526*4882a593Smuzhiyun no-sd; 527*4882a593Smuzhiyun no-sdio; 528*4882a593Smuzhiyun status = "okay"; 529*4882a593Smuzhiyun}; 530*4882a593Smuzhiyun 531*4882a593Smuzhiyun&usdhc2 { 532*4882a593Smuzhiyun assigned-clocks = <&clk IMX8MQ_CLK_USDHC2>; 533*4882a593Smuzhiyun assigned-clock-rates = <200000000>; 534*4882a593Smuzhiyun pinctrl-names = "default", "state_100mhz", "state_200mhz"; 535*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_usdhc2>; 536*4882a593Smuzhiyun pinctrl-1 = <&pinctrl_usdhc2_100mhz>; 537*4882a593Smuzhiyun pinctrl-2 = <&pinctrl_usdhc2_200mhz>; 538*4882a593Smuzhiyun cd-gpios = <&gpio2 12 GPIO_ACTIVE_LOW>; 539*4882a593Smuzhiyun vmmc-supply = <®_usdhc2_vmmc>; 540*4882a593Smuzhiyun status = "okay"; 541*4882a593Smuzhiyun}; 542*4882a593Smuzhiyun 543*4882a593Smuzhiyun&snvs_rtc { 544*4882a593Smuzhiyun status = "disabled"; 545*4882a593Smuzhiyun}; 546*4882a593Smuzhiyun 547*4882a593Smuzhiyun&iomuxc { 548*4882a593Smuzhiyun pinctrl_accel: accelgrp { 549*4882a593Smuzhiyun fsl,pins = < 550*4882a593Smuzhiyun MX8MQ_IOMUXC_SAI5_RXC_GPIO3_IO20 0x41 551*4882a593Smuzhiyun >; 552*4882a593Smuzhiyun }; 553*4882a593Smuzhiyun 554*4882a593Smuzhiyun pinctrl_fec1: fec1grp { 555*4882a593Smuzhiyun fsl,pins = < 556*4882a593Smuzhiyun MX8MQ_IOMUXC_ENET_MDC_ENET1_MDC 0x3 557*4882a593Smuzhiyun MX8MQ_IOMUXC_ENET_MDIO_ENET1_MDIO 0x23 558*4882a593Smuzhiyun MX8MQ_IOMUXC_ENET_TD1_ENET1_RGMII_TD1 0x1f 559*4882a593Smuzhiyun MX8MQ_IOMUXC_ENET_TD0_ENET1_RGMII_TD0 0x1f 560*4882a593Smuzhiyun MX8MQ_IOMUXC_ENET_RD1_ENET1_RGMII_RD1 0x91 561*4882a593Smuzhiyun MX8MQ_IOMUXC_ENET_RD0_ENET1_RGMII_RD0 0x91 562*4882a593Smuzhiyun MX8MQ_IOMUXC_ENET_TD2_ENET1_TX_CLK 0x1f 563*4882a593Smuzhiyun MX8MQ_IOMUXC_ENET_RXC_ENET1_RX_ER 0x91 564*4882a593Smuzhiyun MX8MQ_IOMUXC_ENET_RX_CTL_ENET1_RGMII_RX_CTL 0x91 565*4882a593Smuzhiyun MX8MQ_IOMUXC_ENET_TX_CTL_ENET1_RGMII_TX_CTL 0x1f 566*4882a593Smuzhiyun >; 567*4882a593Smuzhiyun }; 568*4882a593Smuzhiyun 569*4882a593Smuzhiyun pinctrl_fec1_phy_reset: fec1phyresetgrp { 570*4882a593Smuzhiyun fsl,pins = < 571*4882a593Smuzhiyun MX8MQ_IOMUXC_ENET_RD3_GPIO1_IO29 0x11 572*4882a593Smuzhiyun >; 573*4882a593Smuzhiyun }; 574*4882a593Smuzhiyun 575*4882a593Smuzhiyun pinctrl_gpio3_hog: gpio3hoggrp { 576*4882a593Smuzhiyun fsl,pins = < 577*4882a593Smuzhiyun MX8MQ_IOMUXC_NAND_DATA04_GPIO3_IO10 0x6 578*4882a593Smuzhiyun MX8MQ_IOMUXC_NAND_DATA05_GPIO3_IO11 0x6 579*4882a593Smuzhiyun MX8MQ_IOMUXC_NAND_DATA06_GPIO3_IO12 0x6 580*4882a593Smuzhiyun MX8MQ_IOMUXC_NAND_DATA07_GPIO3_IO13 0x6 581*4882a593Smuzhiyun >; 582*4882a593Smuzhiyun }; 583*4882a593Smuzhiyun 584*4882a593Smuzhiyun pinctrl_i2c1: i2c1grp { 585*4882a593Smuzhiyun fsl,pins = < 586*4882a593Smuzhiyun MX8MQ_IOMUXC_I2C1_SCL_I2C1_SCL 0x4000007f 587*4882a593Smuzhiyun MX8MQ_IOMUXC_I2C1_SDA_I2C1_SDA 0x4000007f 588*4882a593Smuzhiyun >; 589*4882a593Smuzhiyun }; 590*4882a593Smuzhiyun 591*4882a593Smuzhiyun pinctrl_i2c2: i2c2grp { 592*4882a593Smuzhiyun fsl,pins = < 593*4882a593Smuzhiyun MX8MQ_IOMUXC_I2C2_SCL_I2C2_SCL 0x4000007f 594*4882a593Smuzhiyun MX8MQ_IOMUXC_I2C2_SDA_I2C2_SDA 0x4000007f 595*4882a593Smuzhiyun >; 596*4882a593Smuzhiyun }; 597*4882a593Smuzhiyun 598*4882a593Smuzhiyun pinctrl_i2c3: i2c3grp { 599*4882a593Smuzhiyun fsl,pins = < 600*4882a593Smuzhiyun MX8MQ_IOMUXC_I2C3_SCL_I2C3_SCL 0x4000007f 601*4882a593Smuzhiyun MX8MQ_IOMUXC_I2C3_SDA_I2C3_SDA 0x4000007f 602*4882a593Smuzhiyun >; 603*4882a593Smuzhiyun }; 604*4882a593Smuzhiyun 605*4882a593Smuzhiyun pinctrl_i2c4: i2c4grp { 606*4882a593Smuzhiyun fsl,pins = < 607*4882a593Smuzhiyun MX8MQ_IOMUXC_I2C4_SCL_I2C4_SCL 0x4000007f 608*4882a593Smuzhiyun MX8MQ_IOMUXC_I2C4_SDA_I2C4_SDA 0x4000007f 609*4882a593Smuzhiyun >; 610*4882a593Smuzhiyun }; 611*4882a593Smuzhiyun 612*4882a593Smuzhiyun pinctrl_mdio_bitbang: bitbangmdiogrp { 613*4882a593Smuzhiyun fsl,pins = < 614*4882a593Smuzhiyun MX8MQ_IOMUXC_GPIO1_IO13_GPIO1_IO13 0x44 615*4882a593Smuzhiyun MX8MQ_IOMUXC_GPIO1_IO14_GPIO1_IO14 0x64 616*4882a593Smuzhiyun >; 617*4882a593Smuzhiyun }; 618*4882a593Smuzhiyun 619*4882a593Smuzhiyun pinctrl_pcie0: pcie0grp { 620*4882a593Smuzhiyun fsl,pins = < 621*4882a593Smuzhiyun MX8MQ_IOMUXC_UART4_RXD_PCIE1_CLKREQ_B 0x66 622*4882a593Smuzhiyun MX8MQ_IOMUXC_GPIO1_IO03_GPIO1_IO3 0x6 623*4882a593Smuzhiyun >; 624*4882a593Smuzhiyun }; 625*4882a593Smuzhiyun 626*4882a593Smuzhiyun pinctrl_pcie1: pcie1grp { 627*4882a593Smuzhiyun fsl,pins = < 628*4882a593Smuzhiyun MX8MQ_IOMUXC_UART4_TXD_PCIE2_CLKREQ_B 0x66 629*4882a593Smuzhiyun MX8MQ_IOMUXC_GPIO1_IO06_GPIO1_IO6 0x6 630*4882a593Smuzhiyun >; 631*4882a593Smuzhiyun }; 632*4882a593Smuzhiyun 633*4882a593Smuzhiyun pinctrl_reg_arm: regarmgrp { 634*4882a593Smuzhiyun fsl,pins = < 635*4882a593Smuzhiyun MX8MQ_IOMUXC_NAND_READY_B_GPIO3_IO16 0x19 636*4882a593Smuzhiyun >; 637*4882a593Smuzhiyun }; 638*4882a593Smuzhiyun 639*4882a593Smuzhiyun pinctrl_reg_usdhc2: regusdhc2grp { 640*4882a593Smuzhiyun fsl,pins = < 641*4882a593Smuzhiyun MX8MQ_IOMUXC_SD2_RESET_B_GPIO2_IO19 0x41 642*4882a593Smuzhiyun >; 643*4882a593Smuzhiyun }; 644*4882a593Smuzhiyun 645*4882a593Smuzhiyun pinctrl_switch_irq: switchgrp { 646*4882a593Smuzhiyun fsl,pins = < 647*4882a593Smuzhiyun MX8MQ_IOMUXC_GPIO1_IO15_GPIO1_IO15 0x41 648*4882a593Smuzhiyun >; 649*4882a593Smuzhiyun }; 650*4882a593Smuzhiyun 651*4882a593Smuzhiyun pinctrl_ts: tsgrp { 652*4882a593Smuzhiyun fsl,pins = < 653*4882a593Smuzhiyun MX8MQ_IOMUXC_GPIO1_IO11_GPIO1_IO11 0x96 654*4882a593Smuzhiyun MX8MQ_IOMUXC_GPIO1_IO12_GPIO1_IO12 0x96 655*4882a593Smuzhiyun >; 656*4882a593Smuzhiyun }; 657*4882a593Smuzhiyun 658*4882a593Smuzhiyun pinctrl_uart1: uart1grp { 659*4882a593Smuzhiyun fsl,pins = < 660*4882a593Smuzhiyun MX8MQ_IOMUXC_UART1_RXD_UART1_DCE_RX 0x49 661*4882a593Smuzhiyun MX8MQ_IOMUXC_UART1_TXD_UART1_DCE_TX 0x49 662*4882a593Smuzhiyun >; 663*4882a593Smuzhiyun }; 664*4882a593Smuzhiyun 665*4882a593Smuzhiyun pinctrl_uart2: uart2grp { 666*4882a593Smuzhiyun fsl,pins = < 667*4882a593Smuzhiyun MX8MQ_IOMUXC_UART2_RXD_UART2_DCE_RX 0x49 668*4882a593Smuzhiyun MX8MQ_IOMUXC_UART2_TXD_UART2_DCE_TX 0x49 669*4882a593Smuzhiyun >; 670*4882a593Smuzhiyun }; 671*4882a593Smuzhiyun 672*4882a593Smuzhiyun pinctrl_ucs1002: ucs1002grp { 673*4882a593Smuzhiyun fsl,pins = < 674*4882a593Smuzhiyun MX8MQ_IOMUXC_NAND_WE_B_GPIO3_IO17 0x41 675*4882a593Smuzhiyun MX8MQ_IOMUXC_NAND_WP_B_GPIO3_IO18 0x41 676*4882a593Smuzhiyun >; 677*4882a593Smuzhiyun }; 678*4882a593Smuzhiyun 679*4882a593Smuzhiyun pinctrl_usbhub: usbhubgrp { 680*4882a593Smuzhiyun fsl,pins = < 681*4882a593Smuzhiyun MX8MQ_IOMUXC_SAI5_MCLK_GPIO3_IO25 0x41 682*4882a593Smuzhiyun >; 683*4882a593Smuzhiyun }; 684*4882a593Smuzhiyun 685*4882a593Smuzhiyun pinctrl_usdhc1: usdhc1grp { 686*4882a593Smuzhiyun fsl,pins = < 687*4882a593Smuzhiyun MX8MQ_IOMUXC_SD1_CLK_USDHC1_CLK 0x83 688*4882a593Smuzhiyun MX8MQ_IOMUXC_SD1_CMD_USDHC1_CMD 0xc3 689*4882a593Smuzhiyun MX8MQ_IOMUXC_SD1_DATA0_USDHC1_DATA0 0xc3 690*4882a593Smuzhiyun MX8MQ_IOMUXC_SD1_DATA1_USDHC1_DATA1 0xc3 691*4882a593Smuzhiyun MX8MQ_IOMUXC_SD1_DATA2_USDHC1_DATA2 0xc3 692*4882a593Smuzhiyun MX8MQ_IOMUXC_SD1_DATA3_USDHC1_DATA3 0xc3 693*4882a593Smuzhiyun MX8MQ_IOMUXC_SD1_DATA4_USDHC1_DATA4 0xc3 694*4882a593Smuzhiyun MX8MQ_IOMUXC_SD1_DATA5_USDHC1_DATA5 0xc3 695*4882a593Smuzhiyun MX8MQ_IOMUXC_SD1_DATA6_USDHC1_DATA6 0xc3 696*4882a593Smuzhiyun MX8MQ_IOMUXC_SD1_DATA7_USDHC1_DATA7 0xc3 697*4882a593Smuzhiyun MX8MQ_IOMUXC_SD1_STROBE_USDHC1_STROBE 0x83 698*4882a593Smuzhiyun MX8MQ_IOMUXC_SD1_RESET_B_USDHC1_RESET_B 0xc1 699*4882a593Smuzhiyun >; 700*4882a593Smuzhiyun }; 701*4882a593Smuzhiyun 702*4882a593Smuzhiyun pinctrl_usdhc1_100mhz: usdhc1-100grp { 703*4882a593Smuzhiyun fsl,pins = < 704*4882a593Smuzhiyun MX8MQ_IOMUXC_SD1_CLK_USDHC1_CLK 0x8d 705*4882a593Smuzhiyun MX8MQ_IOMUXC_SD1_CMD_USDHC1_CMD 0xcd 706*4882a593Smuzhiyun MX8MQ_IOMUXC_SD1_DATA0_USDHC1_DATA0 0xcd 707*4882a593Smuzhiyun MX8MQ_IOMUXC_SD1_DATA1_USDHC1_DATA1 0xcd 708*4882a593Smuzhiyun MX8MQ_IOMUXC_SD1_DATA2_USDHC1_DATA2 0xcd 709*4882a593Smuzhiyun MX8MQ_IOMUXC_SD1_DATA3_USDHC1_DATA3 0xcd 710*4882a593Smuzhiyun MX8MQ_IOMUXC_SD1_DATA4_USDHC1_DATA4 0xcd 711*4882a593Smuzhiyun MX8MQ_IOMUXC_SD1_DATA5_USDHC1_DATA5 0xcd 712*4882a593Smuzhiyun MX8MQ_IOMUXC_SD1_DATA6_USDHC1_DATA6 0xcd 713*4882a593Smuzhiyun MX8MQ_IOMUXC_SD1_DATA7_USDHC1_DATA7 0xcd 714*4882a593Smuzhiyun MX8MQ_IOMUXC_SD1_STROBE_USDHC1_STROBE 0x8d 715*4882a593Smuzhiyun MX8MQ_IOMUXC_SD1_RESET_B_USDHC1_RESET_B 0xc1 716*4882a593Smuzhiyun >; 717*4882a593Smuzhiyun }; 718*4882a593Smuzhiyun 719*4882a593Smuzhiyun pinctrl_usdhc1_200mhz: usdhc1-200grp { 720*4882a593Smuzhiyun fsl,pins = < 721*4882a593Smuzhiyun MX8MQ_IOMUXC_SD1_CLK_USDHC1_CLK 0x9f 722*4882a593Smuzhiyun MX8MQ_IOMUXC_SD1_CMD_USDHC1_CMD 0xdf 723*4882a593Smuzhiyun MX8MQ_IOMUXC_SD1_DATA0_USDHC1_DATA0 0xdf 724*4882a593Smuzhiyun MX8MQ_IOMUXC_SD1_DATA1_USDHC1_DATA1 0xdf 725*4882a593Smuzhiyun MX8MQ_IOMUXC_SD1_DATA2_USDHC1_DATA2 0xdf 726*4882a593Smuzhiyun MX8MQ_IOMUXC_SD1_DATA3_USDHC1_DATA3 0xdf 727*4882a593Smuzhiyun MX8MQ_IOMUXC_SD1_DATA4_USDHC1_DATA4 0xdf 728*4882a593Smuzhiyun MX8MQ_IOMUXC_SD1_DATA5_USDHC1_DATA5 0xdf 729*4882a593Smuzhiyun MX8MQ_IOMUXC_SD1_DATA6_USDHC1_DATA6 0xdf 730*4882a593Smuzhiyun MX8MQ_IOMUXC_SD1_DATA7_USDHC1_DATA7 0xdf 731*4882a593Smuzhiyun MX8MQ_IOMUXC_SD1_STROBE_USDHC1_STROBE 0x9f 732*4882a593Smuzhiyun MX8MQ_IOMUXC_SD1_RESET_B_USDHC1_RESET_B 0xc1 733*4882a593Smuzhiyun >; 734*4882a593Smuzhiyun }; 735*4882a593Smuzhiyun 736*4882a593Smuzhiyun pinctrl_usdhc2: usdhc2grp { 737*4882a593Smuzhiyun fsl,pins = < 738*4882a593Smuzhiyun MX8MQ_IOMUXC_SD2_CLK_USDHC2_CLK 0x83 739*4882a593Smuzhiyun MX8MQ_IOMUXC_SD2_CMD_USDHC2_CMD 0xc3 740*4882a593Smuzhiyun MX8MQ_IOMUXC_SD2_DATA0_USDHC2_DATA0 0xc3 741*4882a593Smuzhiyun MX8MQ_IOMUXC_SD2_DATA1_USDHC2_DATA1 0xc3 742*4882a593Smuzhiyun MX8MQ_IOMUXC_SD2_DATA2_USDHC2_DATA2 0xc3 743*4882a593Smuzhiyun MX8MQ_IOMUXC_SD2_DATA3_USDHC2_DATA3 0xc3 744*4882a593Smuzhiyun MX8MQ_IOMUXC_GPIO1_IO04_USDHC2_VSELECT 0xc1 745*4882a593Smuzhiyun >; 746*4882a593Smuzhiyun }; 747*4882a593Smuzhiyun 748*4882a593Smuzhiyun pinctrl_usdhc2_100mhz: usdhc2-100grp { 749*4882a593Smuzhiyun fsl,pins = < 750*4882a593Smuzhiyun MX8MQ_IOMUXC_SD2_CLK_USDHC2_CLK 0x85 751*4882a593Smuzhiyun MX8MQ_IOMUXC_SD2_CMD_USDHC2_CMD 0xc5 752*4882a593Smuzhiyun MX8MQ_IOMUXC_SD2_DATA0_USDHC2_DATA0 0xc5 753*4882a593Smuzhiyun MX8MQ_IOMUXC_SD2_DATA1_USDHC2_DATA1 0xc5 754*4882a593Smuzhiyun MX8MQ_IOMUXC_SD2_DATA2_USDHC2_DATA2 0xc5 755*4882a593Smuzhiyun MX8MQ_IOMUXC_SD2_DATA3_USDHC2_DATA3 0xc5 756*4882a593Smuzhiyun MX8MQ_IOMUXC_GPIO1_IO04_USDHC2_VSELECT 0xc1 757*4882a593Smuzhiyun >; 758*4882a593Smuzhiyun }; 759*4882a593Smuzhiyun 760*4882a593Smuzhiyun pinctrl_usdhc2_200mhz: usdhc2-200grp { 761*4882a593Smuzhiyun fsl,pins = < 762*4882a593Smuzhiyun MX8MQ_IOMUXC_SD2_CLK_USDHC2_CLK 0x87 763*4882a593Smuzhiyun MX8MQ_IOMUXC_SD2_CMD_USDHC2_CMD 0xc7 764*4882a593Smuzhiyun MX8MQ_IOMUXC_SD2_DATA0_USDHC2_DATA0 0xc7 765*4882a593Smuzhiyun MX8MQ_IOMUXC_SD2_DATA1_USDHC2_DATA1 0xc7 766*4882a593Smuzhiyun MX8MQ_IOMUXC_SD2_DATA2_USDHC2_DATA2 0xc7 767*4882a593Smuzhiyun MX8MQ_IOMUXC_SD2_DATA3_USDHC2_DATA3 0xc7 768*4882a593Smuzhiyun MX8MQ_IOMUXC_GPIO1_IO04_USDHC2_VSELECT 0xc1 769*4882a593Smuzhiyun >; 770*4882a593Smuzhiyun }; 771*4882a593Smuzhiyun}; 772