1*4882a593Smuzhiyun// SPDX-License-Identifier: (GPL-2.0+ OR MIT) 2*4882a593Smuzhiyun/* 3*4882a593Smuzhiyun * Copyright 2018 Boundary Devices 4*4882a593Smuzhiyun */ 5*4882a593Smuzhiyun 6*4882a593Smuzhiyun/dts-v1/; 7*4882a593Smuzhiyun 8*4882a593Smuzhiyun#include <dt-bindings/input/input.h> 9*4882a593Smuzhiyun#include "imx8mq.dtsi" 10*4882a593Smuzhiyun 11*4882a593Smuzhiyun/ { 12*4882a593Smuzhiyun model = "Boundary Devices i.MX8MQ Nitrogen8M"; 13*4882a593Smuzhiyun compatible = "boundary,imx8mq-nitrogen8m", "fsl,imx8mq"; 14*4882a593Smuzhiyun 15*4882a593Smuzhiyun chosen { 16*4882a593Smuzhiyun stdout-path = "serial0:115200n8"; 17*4882a593Smuzhiyun }; 18*4882a593Smuzhiyun 19*4882a593Smuzhiyun memory@40000000 { 20*4882a593Smuzhiyun device_type = "memory"; 21*4882a593Smuzhiyun reg = <0x00000000 0x40000000 0 0x80000000>; 22*4882a593Smuzhiyun }; 23*4882a593Smuzhiyun 24*4882a593Smuzhiyun gpio-keys { 25*4882a593Smuzhiyun compatible = "gpio-keys"; 26*4882a593Smuzhiyun pinctrl-names = "default"; 27*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_gpio_keys>; 28*4882a593Smuzhiyun 29*4882a593Smuzhiyun power { 30*4882a593Smuzhiyun label = "Power Button"; 31*4882a593Smuzhiyun gpios = <&gpio1 7 GPIO_ACTIVE_LOW>; 32*4882a593Smuzhiyun linux,code = <KEY_POWER>; 33*4882a593Smuzhiyun wakeup-source; 34*4882a593Smuzhiyun }; 35*4882a593Smuzhiyun }; 36*4882a593Smuzhiyun 37*4882a593Smuzhiyun reg_vref_0v9: regulator-vref-0v9 { 38*4882a593Smuzhiyun compatible = "regulator-fixed"; 39*4882a593Smuzhiyun regulator-name = "vref-0v9"; 40*4882a593Smuzhiyun regulator-min-microvolt = <900000>; 41*4882a593Smuzhiyun regulator-max-microvolt = <900000>; 42*4882a593Smuzhiyun }; 43*4882a593Smuzhiyun 44*4882a593Smuzhiyun reg_vref_1v8: regulator-vref-1v8 { 45*4882a593Smuzhiyun compatible = "regulator-fixed"; 46*4882a593Smuzhiyun regulator-name = "vref-1v8"; 47*4882a593Smuzhiyun regulator-min-microvolt = <1800000>; 48*4882a593Smuzhiyun regulator-max-microvolt = <1800000>; 49*4882a593Smuzhiyun }; 50*4882a593Smuzhiyun 51*4882a593Smuzhiyun reg_vref_2v5: regulator-vref-2v5 { 52*4882a593Smuzhiyun compatible = "regulator-fixed"; 53*4882a593Smuzhiyun regulator-name = "vref-2v5"; 54*4882a593Smuzhiyun regulator-min-microvolt = <2500000>; 55*4882a593Smuzhiyun regulator-max-microvolt = <2500000>; 56*4882a593Smuzhiyun }; 57*4882a593Smuzhiyun 58*4882a593Smuzhiyun reg_vref_3v3: regulator-vref-3v3 { 59*4882a593Smuzhiyun compatible = "regulator-fixed"; 60*4882a593Smuzhiyun regulator-name = "vref-3v3"; 61*4882a593Smuzhiyun regulator-min-microvolt = <3300000>; 62*4882a593Smuzhiyun regulator-max-microvolt = <3300000>; 63*4882a593Smuzhiyun }; 64*4882a593Smuzhiyun 65*4882a593Smuzhiyun reg_vref_5v: regulator-vref-5v { 66*4882a593Smuzhiyun compatible = "regulator-fixed"; 67*4882a593Smuzhiyun regulator-name = "vref-5v"; 68*4882a593Smuzhiyun regulator-min-microvolt = <5000000>; 69*4882a593Smuzhiyun regulator-max-microvolt = <5000000>; 70*4882a593Smuzhiyun }; 71*4882a593Smuzhiyun}; 72*4882a593Smuzhiyun 73*4882a593Smuzhiyun 74*4882a593Smuzhiyun&fec1 { 75*4882a593Smuzhiyun pinctrl-names = "default"; 76*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_fec1>; 77*4882a593Smuzhiyun phy-mode = "rgmii-id"; 78*4882a593Smuzhiyun phy-handle = <ðphy0>; 79*4882a593Smuzhiyun fsl,magic-packet; 80*4882a593Smuzhiyun status = "okay"; 81*4882a593Smuzhiyun 82*4882a593Smuzhiyun mdio { 83*4882a593Smuzhiyun #address-cells = <1>; 84*4882a593Smuzhiyun #size-cells = <0>; 85*4882a593Smuzhiyun 86*4882a593Smuzhiyun ethphy0: ethernet-phy@4 { 87*4882a593Smuzhiyun compatible = "ethernet-phy-ieee802.3-c22"; 88*4882a593Smuzhiyun reg = <4>; 89*4882a593Smuzhiyun interrupts-extended = <&gpio1 11 IRQ_TYPE_LEVEL_LOW>; 90*4882a593Smuzhiyun }; 91*4882a593Smuzhiyun }; 92*4882a593Smuzhiyun}; 93*4882a593Smuzhiyun 94*4882a593Smuzhiyun&i2c1 { 95*4882a593Smuzhiyun clock-frequency = <400000>; 96*4882a593Smuzhiyun pinctrl-names = "default"; 97*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_i2c1>; 98*4882a593Smuzhiyun status = "okay"; 99*4882a593Smuzhiyun 100*4882a593Smuzhiyun i2cmux@70 { 101*4882a593Smuzhiyun compatible = "nxp,pca9546"; 102*4882a593Smuzhiyun pinctrl-names = "default"; 103*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_i2c1_pca9546>; 104*4882a593Smuzhiyun reg = <0x70>; 105*4882a593Smuzhiyun reset-gpios = <&gpio1 8 GPIO_ACTIVE_LOW>; 106*4882a593Smuzhiyun #address-cells = <1>; 107*4882a593Smuzhiyun #size-cells = <0>; 108*4882a593Smuzhiyun 109*4882a593Smuzhiyun i2c1a: i2c1@0 { 110*4882a593Smuzhiyun reg = <0>; 111*4882a593Smuzhiyun #address-cells = <1>; 112*4882a593Smuzhiyun #size-cells = <0>; 113*4882a593Smuzhiyun 114*4882a593Smuzhiyun reg_arm_dram: regulator@60 { 115*4882a593Smuzhiyun compatible = "fcs,fan53555"; 116*4882a593Smuzhiyun pinctrl-names = "default"; 117*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_reg_arm_dram>; 118*4882a593Smuzhiyun reg = <0x60>; 119*4882a593Smuzhiyun regulator-min-microvolt = <900000>; 120*4882a593Smuzhiyun regulator-max-microvolt = <1000000>; 121*4882a593Smuzhiyun regulator-always-on; 122*4882a593Smuzhiyun vsel-gpios = <&gpio3 24 GPIO_ACTIVE_HIGH>; 123*4882a593Smuzhiyun }; 124*4882a593Smuzhiyun }; 125*4882a593Smuzhiyun 126*4882a593Smuzhiyun i2c1b: i2c1@1 { 127*4882a593Smuzhiyun reg = <1>; 128*4882a593Smuzhiyun #address-cells = <1>; 129*4882a593Smuzhiyun #size-cells = <0>; 130*4882a593Smuzhiyun 131*4882a593Smuzhiyun reg_dram_1p1v: regulator@60 { 132*4882a593Smuzhiyun compatible = "fcs,fan53555"; 133*4882a593Smuzhiyun pinctrl-names = "default"; 134*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_reg_dram_1p1v>; 135*4882a593Smuzhiyun reg = <0x60>; 136*4882a593Smuzhiyun regulator-min-microvolt = <1100000>; 137*4882a593Smuzhiyun regulator-max-microvolt = <1100000>; 138*4882a593Smuzhiyun regulator-always-on; 139*4882a593Smuzhiyun vsel-gpios = <&gpio2 11 GPIO_ACTIVE_HIGH>; 140*4882a593Smuzhiyun }; 141*4882a593Smuzhiyun }; 142*4882a593Smuzhiyun 143*4882a593Smuzhiyun i2c1c: i2c1@2 { 144*4882a593Smuzhiyun reg = <2>; 145*4882a593Smuzhiyun #address-cells = <1>; 146*4882a593Smuzhiyun #size-cells = <0>; 147*4882a593Smuzhiyun 148*4882a593Smuzhiyun reg_soc_gpu_vpu: regulator@60 { 149*4882a593Smuzhiyun compatible = "fcs,fan53555"; 150*4882a593Smuzhiyun pinctrl-names = "default"; 151*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_reg_soc_gpu_vpu>; 152*4882a593Smuzhiyun reg = <0x60>; 153*4882a593Smuzhiyun regulator-min-microvolt = <900000>; 154*4882a593Smuzhiyun regulator-max-microvolt = <1000000>; 155*4882a593Smuzhiyun regulator-always-on; 156*4882a593Smuzhiyun vsel-gpios = <&gpio2 20 GPIO_ACTIVE_HIGH>; 157*4882a593Smuzhiyun }; 158*4882a593Smuzhiyun }; 159*4882a593Smuzhiyun 160*4882a593Smuzhiyun i2c1d: i2c1@3 { 161*4882a593Smuzhiyun reg = <3>; 162*4882a593Smuzhiyun #address-cells = <1>; 163*4882a593Smuzhiyun #size-cells = <0>; 164*4882a593Smuzhiyun 165*4882a593Smuzhiyun rtc@68 { 166*4882a593Smuzhiyun compatible = "microcrystal,rv4162"; 167*4882a593Smuzhiyun pinctrl-names = "default"; 168*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_i2c1d_rv4162>; 169*4882a593Smuzhiyun reg = <0x68>; 170*4882a593Smuzhiyun interrupts-extended = <&gpio1 6 IRQ_TYPE_LEVEL_LOW>; 171*4882a593Smuzhiyun wakeup-source; 172*4882a593Smuzhiyun }; 173*4882a593Smuzhiyun }; 174*4882a593Smuzhiyun }; 175*4882a593Smuzhiyun}; 176*4882a593Smuzhiyun 177*4882a593Smuzhiyun&uart1 { /* console */ 178*4882a593Smuzhiyun pinctrl-names = "default"; 179*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_uart1>; 180*4882a593Smuzhiyun assigned-clocks = <&clk IMX8MQ_CLK_UART1>; 181*4882a593Smuzhiyun assigned-clock-parents = <&clk IMX8MQ_CLK_25M>; 182*4882a593Smuzhiyun status = "okay"; 183*4882a593Smuzhiyun}; 184*4882a593Smuzhiyun 185*4882a593Smuzhiyun&uart2 { 186*4882a593Smuzhiyun pinctrl-names = "default"; 187*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_uart2>; 188*4882a593Smuzhiyun assigned-clocks = <&clk IMX8MQ_CLK_UART2>; 189*4882a593Smuzhiyun assigned-clock-parents = <&clk IMX8MQ_CLK_25M>; 190*4882a593Smuzhiyun status = "okay"; 191*4882a593Smuzhiyun}; 192*4882a593Smuzhiyun 193*4882a593Smuzhiyun&usdhc1 { 194*4882a593Smuzhiyun assigned-clocks = <&clk IMX8MQ_CLK_USDHC1>; 195*4882a593Smuzhiyun assigned-clock-rates = <400000000>; 196*4882a593Smuzhiyun bus-width = <8>; 197*4882a593Smuzhiyun pinctrl-names = "default"; 198*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_usdhc1>; 199*4882a593Smuzhiyun non-removable; 200*4882a593Smuzhiyun vmmc-supply = <®_vref_1v8>; 201*4882a593Smuzhiyun status = "okay"; 202*4882a593Smuzhiyun}; 203*4882a593Smuzhiyun 204*4882a593Smuzhiyun&wdog1 { 205*4882a593Smuzhiyun pinctrl-names = "default"; 206*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_wdog>; 207*4882a593Smuzhiyun fsl,ext-reset-output; 208*4882a593Smuzhiyun status = "okay"; 209*4882a593Smuzhiyun}; 210*4882a593Smuzhiyun 211*4882a593Smuzhiyun&iomuxc { 212*4882a593Smuzhiyun pinctrl-names = "default"; 213*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_hog>; 214*4882a593Smuzhiyun 215*4882a593Smuzhiyun pinctrl_hog: hoggrp { 216*4882a593Smuzhiyun fsl,pins = < 217*4882a593Smuzhiyun /* J17 connector, odd */ 218*4882a593Smuzhiyun MX8MQ_IOMUXC_SAI1_RXFS_GPIO4_IO0 0x19 /* Pin 19 */ 219*4882a593Smuzhiyun MX8MQ_IOMUXC_SAI1_RXC_GPIO4_IO1 0x19 /* Pin 21 */ 220*4882a593Smuzhiyun MX8MQ_IOMUXC_SAI1_RXD1_GPIO4_IO3 0x19 /* Pin 23 */ 221*4882a593Smuzhiyun MX8MQ_IOMUXC_SAI1_RXD2_GPIO4_IO4 0x19 /* Pin 25 */ 222*4882a593Smuzhiyun MX8MQ_IOMUXC_SAI1_RXD3_GPIO4_IO5 0x19 /* Pin 27 */ 223*4882a593Smuzhiyun MX8MQ_IOMUXC_SAI1_RXD4_GPIO4_IO6 0x19 /* Pin 29 */ 224*4882a593Smuzhiyun MX8MQ_IOMUXC_SAI1_RXD5_GPIO4_IO7 0x19 /* Pin 31 */ 225*4882a593Smuzhiyun MX8MQ_IOMUXC_SAI1_RXD6_GPIO4_IO8 0x19 /* Pin 33 */ 226*4882a593Smuzhiyun MX8MQ_IOMUXC_SAI1_RXD7_GPIO4_IO9 0x19 /* Pin 35 */ 227*4882a593Smuzhiyun MX8MQ_IOMUXC_SAI1_TXD1_GPIO4_IO13 0x19 /* Pin 39 */ 228*4882a593Smuzhiyun MX8MQ_IOMUXC_SAI1_TXD2_GPIO4_IO14 0x19 /* Pin 41 */ 229*4882a593Smuzhiyun MX8MQ_IOMUXC_SAI1_TXD3_GPIO4_IO15 0x19 /* Pin 43 */ 230*4882a593Smuzhiyun MX8MQ_IOMUXC_SAI1_TXD4_GPIO4_IO16 0x19 /* Pin 45 */ 231*4882a593Smuzhiyun MX8MQ_IOMUXC_SAI1_TXD5_GPIO4_IO17 0x19 /* Pin 47 */ 232*4882a593Smuzhiyun MX8MQ_IOMUXC_SAI1_TXD6_GPIO4_IO18 0x19 /* Pin 49 */ 233*4882a593Smuzhiyun MX8MQ_IOMUXC_SAI1_TXD7_GPIO4_IO19 0x19 /* Pin 51 */ 234*4882a593Smuzhiyun 235*4882a593Smuzhiyun /* J17 connector, even */ 236*4882a593Smuzhiyun MX8MQ_IOMUXC_SAI3_RXFS_GPIO4_IO28 0x19 /* Pin 44 */ 237*4882a593Smuzhiyun MX8MQ_IOMUXC_SAI3_RXC_GPIO4_IO29 0x19 /* Pin 48 */ 238*4882a593Smuzhiyun MX8MQ_IOMUXC_GPIO1_IO10_GPIO1_IO10 0x19 /* Pin 50 */ 239*4882a593Smuzhiyun MX8MQ_IOMUXC_GPIO1_IO03_GPIO1_IO3 0x19 /* Pin 54 */ 240*4882a593Smuzhiyun MX8MQ_IOMUXC_GPIO1_IO05_GPIO1_IO5 0x19 /* Pin 56 */ 241*4882a593Smuzhiyun 242*4882a593Smuzhiyun /* J18 connector, odd */ 243*4882a593Smuzhiyun MX8MQ_IOMUXC_NAND_CE3_B_GPIO3_IO4 0x19 /* Pin 41 */ 244*4882a593Smuzhiyun MX8MQ_IOMUXC_NAND_CLE_GPIO3_IO5 0x19 /* Pin 43 */ 245*4882a593Smuzhiyun MX8MQ_IOMUXC_NAND_READY_B_GPIO3_IO16 0x19 /* Pin 45 */ 246*4882a593Smuzhiyun MX8MQ_IOMUXC_NAND_DATA05_GPIO3_IO11 0x19 /* Pin 47 */ 247*4882a593Smuzhiyun MX8MQ_IOMUXC_NAND_WP_B_GPIO3_IO18 0x19 /* Pin 49 */ 248*4882a593Smuzhiyun MX8MQ_IOMUXC_NAND_DQS_GPIO3_IO14 0x19 /* Pin 53 */ 249*4882a593Smuzhiyun 250*4882a593Smuzhiyun /* J18 connector, even */ 251*4882a593Smuzhiyun MX8MQ_IOMUXC_NAND_ALE_GPIO3_IO0 0x19 /* Pin 32 */ 252*4882a593Smuzhiyun MX8MQ_IOMUXC_NAND_CE0_B_GPIO3_IO1 0x19 /* Pin 36 */ 253*4882a593Smuzhiyun MX8MQ_IOMUXC_NAND_DATA00_GPIO3_IO6 0x19 /* Pin 38 */ 254*4882a593Smuzhiyun MX8MQ_IOMUXC_NAND_DATA01_GPIO3_IO7 0x19 /* Pin 40 */ 255*4882a593Smuzhiyun MX8MQ_IOMUXC_NAND_DATA02_GPIO3_IO8 0x19 /* Pin 42 */ 256*4882a593Smuzhiyun MX8MQ_IOMUXC_NAND_DATA03_GPIO3_IO9 0x19 /* Pin 44 */ 257*4882a593Smuzhiyun MX8MQ_IOMUXC_NAND_DATA04_GPIO3_IO10 0x19 /* Pin 46 */ 258*4882a593Smuzhiyun 259*4882a593Smuzhiyun /* J13 Pin 2, WL_WAKE */ 260*4882a593Smuzhiyun MX8MQ_IOMUXC_SAI5_RXD2_GPIO3_IO23 0xd6 261*4882a593Smuzhiyun /* J13 Pin 4, WL_IRQ, not needed for Silex */ 262*4882a593Smuzhiyun MX8MQ_IOMUXC_SAI5_RXD0_GPIO3_IO21 0xd6 263*4882a593Smuzhiyun /* J13 pin 9, unused */ 264*4882a593Smuzhiyun MX8MQ_IOMUXC_SD2_CD_B_GPIO2_IO12 0x19 265*4882a593Smuzhiyun /* J13 Pin 41, BT_CLK_REQ */ 266*4882a593Smuzhiyun MX8MQ_IOMUXC_SAI5_RXD1_GPIO3_IO22 0xd6 267*4882a593Smuzhiyun /* J13 Pin 42, BT_HOST_WAKE */ 268*4882a593Smuzhiyun MX8MQ_IOMUXC_SAI5_MCLK_GPIO3_IO25 0xd6 269*4882a593Smuzhiyun 270*4882a593Smuzhiyun /* Clock for both CSI1 and CSI2 */ 271*4882a593Smuzhiyun MX8MQ_IOMUXC_GPIO1_IO15_CCMSRCGPCMIX_CLKO2 0x07 272*4882a593Smuzhiyun /* test points */ 273*4882a593Smuzhiyun MX8MQ_IOMUXC_GPIO1_IO04_GPIO1_IO4 0xc1 /* TP87 */ 274*4882a593Smuzhiyun >; 275*4882a593Smuzhiyun }; 276*4882a593Smuzhiyun 277*4882a593Smuzhiyun pinctrl_fec1: fec1grp { 278*4882a593Smuzhiyun fsl,pins = < 279*4882a593Smuzhiyun MX8MQ_IOMUXC_ENET_MDC_ENET1_MDC 0x3 280*4882a593Smuzhiyun MX8MQ_IOMUXC_ENET_MDIO_ENET1_MDIO 0x23 281*4882a593Smuzhiyun MX8MQ_IOMUXC_ENET_TX_CTL_ENET1_RGMII_TX_CTL 0x1f 282*4882a593Smuzhiyun MX8MQ_IOMUXC_ENET_TXC_ENET1_RGMII_TXC 0x1f 283*4882a593Smuzhiyun MX8MQ_IOMUXC_ENET_TD0_ENET1_RGMII_TD0 0x1f 284*4882a593Smuzhiyun MX8MQ_IOMUXC_ENET_TD1_ENET1_RGMII_TD1 0x1f 285*4882a593Smuzhiyun MX8MQ_IOMUXC_ENET_TD2_ENET1_RGMII_TD2 0x1f 286*4882a593Smuzhiyun MX8MQ_IOMUXC_ENET_TD3_ENET1_RGMII_TD3 0x1f 287*4882a593Smuzhiyun MX8MQ_IOMUXC_ENET_RX_CTL_ENET1_RGMII_RX_CTL 0x91 288*4882a593Smuzhiyun MX8MQ_IOMUXC_ENET_RXC_ENET1_RGMII_RXC 0x91 289*4882a593Smuzhiyun MX8MQ_IOMUXC_ENET_RD0_ENET1_RGMII_RD0 0x91 290*4882a593Smuzhiyun MX8MQ_IOMUXC_ENET_RD1_ENET1_RGMII_RD1 0x91 291*4882a593Smuzhiyun MX8MQ_IOMUXC_ENET_RD2_ENET1_RGMII_RD2 0x91 292*4882a593Smuzhiyun MX8MQ_IOMUXC_ENET_RD3_ENET1_RGMII_RD3 0x91 293*4882a593Smuzhiyun MX8MQ_IOMUXC_GPIO1_IO09_GPIO1_IO9 0x19 294*4882a593Smuzhiyun MX8MQ_IOMUXC_GPIO1_IO11_GPIO1_IO11 0x59 295*4882a593Smuzhiyun >; 296*4882a593Smuzhiyun }; 297*4882a593Smuzhiyun 298*4882a593Smuzhiyun pinctrl_gpio_keys: gpio-keysgrp { 299*4882a593Smuzhiyun fsl,pins = < 300*4882a593Smuzhiyun MX8MQ_IOMUXC_GPIO1_IO07_GPIO1_IO7 0x19 301*4882a593Smuzhiyun >; 302*4882a593Smuzhiyun }; 303*4882a593Smuzhiyun 304*4882a593Smuzhiyun 305*4882a593Smuzhiyun pinctrl_i2c1: i2c1grp { 306*4882a593Smuzhiyun fsl,pins = < 307*4882a593Smuzhiyun MX8MQ_IOMUXC_I2C1_SCL_I2C1_SCL 0x4000007f 308*4882a593Smuzhiyun MX8MQ_IOMUXC_I2C1_SDA_I2C1_SDA 0x4000007f 309*4882a593Smuzhiyun >; 310*4882a593Smuzhiyun }; 311*4882a593Smuzhiyun 312*4882a593Smuzhiyun pinctrl_i2c1_pca9546: i2c1-pca9546grp { 313*4882a593Smuzhiyun fsl,pins = < 314*4882a593Smuzhiyun MX8MQ_IOMUXC_GPIO1_IO08_GPIO1_IO8 0x49 315*4882a593Smuzhiyun >; 316*4882a593Smuzhiyun }; 317*4882a593Smuzhiyun 318*4882a593Smuzhiyun pinctrl_i2c1d_rv4162: i2c1d-rv4162grp { 319*4882a593Smuzhiyun fsl,pins = < 320*4882a593Smuzhiyun MX8MQ_IOMUXC_GPIO1_IO06_GPIO1_IO6 0x49 321*4882a593Smuzhiyun >; 322*4882a593Smuzhiyun }; 323*4882a593Smuzhiyun 324*4882a593Smuzhiyun pinctrl_reg_arm_dram: reg-arm-dramgrp { 325*4882a593Smuzhiyun fsl,pins = < 326*4882a593Smuzhiyun MX8MQ_IOMUXC_SAI5_RXD3_GPIO3_IO24 0x16 327*4882a593Smuzhiyun >; 328*4882a593Smuzhiyun }; 329*4882a593Smuzhiyun 330*4882a593Smuzhiyun pinctrl_reg_dram_1p1v: reg-dram-1p1vgrp { 331*4882a593Smuzhiyun fsl,pins = < 332*4882a593Smuzhiyun MX8MQ_IOMUXC_SD1_STROBE_GPIO2_IO11 0x16 333*4882a593Smuzhiyun >; 334*4882a593Smuzhiyun }; 335*4882a593Smuzhiyun 336*4882a593Smuzhiyun pinctrl_reg_soc_gpu_vpu: reg-soc-gpu-vpugrp { 337*4882a593Smuzhiyun fsl,pins = < 338*4882a593Smuzhiyun MX8MQ_IOMUXC_SD2_WP_GPIO2_IO20 0x16 339*4882a593Smuzhiyun >; 340*4882a593Smuzhiyun }; 341*4882a593Smuzhiyun 342*4882a593Smuzhiyun pinctrl_uart1: uart1grp { 343*4882a593Smuzhiyun fsl,pins = < 344*4882a593Smuzhiyun MX8MQ_IOMUXC_UART1_RXD_UART1_DCE_RX 0x45 345*4882a593Smuzhiyun MX8MQ_IOMUXC_UART1_TXD_UART1_DCE_TX 0x45 346*4882a593Smuzhiyun >; 347*4882a593Smuzhiyun }; 348*4882a593Smuzhiyun 349*4882a593Smuzhiyun pinctrl_uart2: uart2grp { 350*4882a593Smuzhiyun fsl,pins = < 351*4882a593Smuzhiyun MX8MQ_IOMUXC_UART2_RXD_UART2_DCE_RX 0x45 352*4882a593Smuzhiyun MX8MQ_IOMUXC_UART2_TXD_UART2_DCE_TX 0x45 353*4882a593Smuzhiyun >; 354*4882a593Smuzhiyun }; 355*4882a593Smuzhiyun 356*4882a593Smuzhiyun pinctrl_usdhc1: usdhc1grp { 357*4882a593Smuzhiyun fsl,pins = < 358*4882a593Smuzhiyun MX8MQ_IOMUXC_SD1_CLK_USDHC1_CLK 0x83 359*4882a593Smuzhiyun MX8MQ_IOMUXC_SD1_CMD_USDHC1_CMD 0xc3 360*4882a593Smuzhiyun MX8MQ_IOMUXC_SD1_DATA0_USDHC1_DATA0 0xc3 361*4882a593Smuzhiyun MX8MQ_IOMUXC_SD1_DATA1_USDHC1_DATA1 0xc3 362*4882a593Smuzhiyun MX8MQ_IOMUXC_SD1_DATA2_USDHC1_DATA2 0xc3 363*4882a593Smuzhiyun MX8MQ_IOMUXC_SD1_DATA3_USDHC1_DATA3 0xc3 364*4882a593Smuzhiyun MX8MQ_IOMUXC_SD1_DATA4_USDHC1_DATA4 0xc3 365*4882a593Smuzhiyun MX8MQ_IOMUXC_SD1_DATA5_USDHC1_DATA5 0xc3 366*4882a593Smuzhiyun MX8MQ_IOMUXC_SD1_DATA6_USDHC1_DATA6 0xc3 367*4882a593Smuzhiyun MX8MQ_IOMUXC_SD1_DATA7_USDHC1_DATA7 0xc3 368*4882a593Smuzhiyun MX8MQ_IOMUXC_SD1_RESET_B_GPIO2_IO10 0x41 369*4882a593Smuzhiyun >; 370*4882a593Smuzhiyun }; 371*4882a593Smuzhiyun 372*4882a593Smuzhiyun pinctrl_usdhc1_100mhz: usdhc1-100mhzgrp { 373*4882a593Smuzhiyun fsl,pins = < 374*4882a593Smuzhiyun MX8MQ_IOMUXC_SD1_CLK_USDHC1_CLK 0x8d 375*4882a593Smuzhiyun MX8MQ_IOMUXC_SD1_CMD_USDHC1_CMD 0xcd 376*4882a593Smuzhiyun MX8MQ_IOMUXC_SD1_DATA0_USDHC1_DATA0 0xcd 377*4882a593Smuzhiyun MX8MQ_IOMUXC_SD1_DATA1_USDHC1_DATA1 0xcd 378*4882a593Smuzhiyun MX8MQ_IOMUXC_SD1_DATA2_USDHC1_DATA2 0xcd 379*4882a593Smuzhiyun MX8MQ_IOMUXC_SD1_DATA3_USDHC1_DATA3 0xcd 380*4882a593Smuzhiyun MX8MQ_IOMUXC_SD1_DATA4_USDHC1_DATA4 0xcd 381*4882a593Smuzhiyun MX8MQ_IOMUXC_SD1_DATA5_USDHC1_DATA5 0xcd 382*4882a593Smuzhiyun MX8MQ_IOMUXC_SD1_DATA6_USDHC1_DATA6 0xcd 383*4882a593Smuzhiyun MX8MQ_IOMUXC_SD1_DATA7_USDHC1_DATA7 0xcd 384*4882a593Smuzhiyun >; 385*4882a593Smuzhiyun }; 386*4882a593Smuzhiyun 387*4882a593Smuzhiyun pinctrl_usdhc1_200mhz: usdhc1-200mhzgrp { 388*4882a593Smuzhiyun fsl,pins = < 389*4882a593Smuzhiyun MX8MQ_IOMUXC_SD1_CLK_USDHC1_CLK 0x9f 390*4882a593Smuzhiyun MX8MQ_IOMUXC_SD1_CMD_USDHC1_CMD 0xdf 391*4882a593Smuzhiyun MX8MQ_IOMUXC_SD1_DATA0_USDHC1_DATA0 0xdf 392*4882a593Smuzhiyun MX8MQ_IOMUXC_SD1_DATA1_USDHC1_DATA1 0xdf 393*4882a593Smuzhiyun MX8MQ_IOMUXC_SD1_DATA2_USDHC1_DATA2 0xdf 394*4882a593Smuzhiyun MX8MQ_IOMUXC_SD1_DATA3_USDHC1_DATA3 0xdf 395*4882a593Smuzhiyun MX8MQ_IOMUXC_SD1_DATA4_USDHC1_DATA4 0xdf 396*4882a593Smuzhiyun MX8MQ_IOMUXC_SD1_DATA5_USDHC1_DATA5 0xdf 397*4882a593Smuzhiyun MX8MQ_IOMUXC_SD1_DATA6_USDHC1_DATA6 0xdf 398*4882a593Smuzhiyun MX8MQ_IOMUXC_SD1_DATA7_USDHC1_DATA7 0xdf 399*4882a593Smuzhiyun >; 400*4882a593Smuzhiyun }; 401*4882a593Smuzhiyun 402*4882a593Smuzhiyun pinctrl_wdog: wdoggrp { 403*4882a593Smuzhiyun fsl,pins = < 404*4882a593Smuzhiyun MX8MQ_IOMUXC_GPIO1_IO02_WDOG1_WDOG_B 0xc6 405*4882a593Smuzhiyun >; 406*4882a593Smuzhiyun }; 407*4882a593Smuzhiyun}; 408