1*4882a593Smuzhiyun// SPDX-License-Identifier: (GPL-2.0+ OR MIT) 2*4882a593Smuzhiyun/* 3*4882a593Smuzhiyun * Copyright 2019-2020 Variscite Ltd. 4*4882a593Smuzhiyun * Copyright (C) 2020 Krzysztof Kozlowski <krzk@kernel.org> 5*4882a593Smuzhiyun */ 6*4882a593Smuzhiyun 7*4882a593Smuzhiyun/dts-v1/; 8*4882a593Smuzhiyun 9*4882a593Smuzhiyun#include "imx8mn-var-som.dtsi" 10*4882a593Smuzhiyun 11*4882a593Smuzhiyun/ { 12*4882a593Smuzhiyun model = "Variscite VAR-SOM-MX8MN Symphony evaluation board"; 13*4882a593Smuzhiyun compatible = "variscite,var-som-mx8mn-symphony", "variscite,var-som-mx8mn", "fsl,imx8mn"; 14*4882a593Smuzhiyun 15*4882a593Smuzhiyun reg_usdhc2_vmmc: regulator-usdhc2-vmmc { 16*4882a593Smuzhiyun compatible = "regulator-fixed"; 17*4882a593Smuzhiyun pinctrl-names = "default"; 18*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_reg_usdhc2_vmmc>; 19*4882a593Smuzhiyun regulator-name = "VSD_3V3"; 20*4882a593Smuzhiyun regulator-min-microvolt = <3300000>; 21*4882a593Smuzhiyun regulator-max-microvolt = <3300000>; 22*4882a593Smuzhiyun gpio = <&gpio4 22 GPIO_ACTIVE_HIGH>; 23*4882a593Smuzhiyun enable-active-high; 24*4882a593Smuzhiyun }; 25*4882a593Smuzhiyun 26*4882a593Smuzhiyun gpio-keys { 27*4882a593Smuzhiyun compatible = "gpio-keys"; 28*4882a593Smuzhiyun 29*4882a593Smuzhiyun back { 30*4882a593Smuzhiyun label = "Back"; 31*4882a593Smuzhiyun gpios = <&pca9534 1 GPIO_ACTIVE_LOW>; 32*4882a593Smuzhiyun linux,code = <KEY_BACK>; 33*4882a593Smuzhiyun }; 34*4882a593Smuzhiyun 35*4882a593Smuzhiyun home { 36*4882a593Smuzhiyun label = "Home"; 37*4882a593Smuzhiyun gpios = <&pca9534 2 GPIO_ACTIVE_LOW>; 38*4882a593Smuzhiyun linux,code = <KEY_HOME>; 39*4882a593Smuzhiyun }; 40*4882a593Smuzhiyun 41*4882a593Smuzhiyun menu { 42*4882a593Smuzhiyun label = "Menu"; 43*4882a593Smuzhiyun gpios = <&pca9534 3 GPIO_ACTIVE_LOW>; 44*4882a593Smuzhiyun linux,code = <KEY_MENU>; 45*4882a593Smuzhiyun }; 46*4882a593Smuzhiyun }; 47*4882a593Smuzhiyun 48*4882a593Smuzhiyun leds { 49*4882a593Smuzhiyun compatible = "gpio-leds"; 50*4882a593Smuzhiyun 51*4882a593Smuzhiyun led { 52*4882a593Smuzhiyun label = "Heartbeat"; 53*4882a593Smuzhiyun gpios = <&pca9534 0 GPIO_ACTIVE_LOW>; 54*4882a593Smuzhiyun linux,default-trigger = "heartbeat"; 55*4882a593Smuzhiyun }; 56*4882a593Smuzhiyun }; 57*4882a593Smuzhiyun}; 58*4882a593Smuzhiyun 59*4882a593Smuzhiyunðphy { 60*4882a593Smuzhiyun reset-gpios = <&pca9534 5 GPIO_ACTIVE_HIGH>; 61*4882a593Smuzhiyun}; 62*4882a593Smuzhiyun 63*4882a593Smuzhiyun&i2c2 { 64*4882a593Smuzhiyun clock-frequency = <400000>; 65*4882a593Smuzhiyun pinctrl-names = "default"; 66*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_i2c2>; 67*4882a593Smuzhiyun status = "okay"; 68*4882a593Smuzhiyun 69*4882a593Smuzhiyun pca9534: gpio@20 { 70*4882a593Smuzhiyun compatible = "nxp,pca9534"; 71*4882a593Smuzhiyun reg = <0x20>; 72*4882a593Smuzhiyun gpio-controller; 73*4882a593Smuzhiyun pinctrl-names = "default"; 74*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_pca9534>; 75*4882a593Smuzhiyun interrupt-parent = <&gpio1>; 76*4882a593Smuzhiyun interrupts = <7 IRQ_TYPE_EDGE_FALLING>; 77*4882a593Smuzhiyun #gpio-cells = <2>; 78*4882a593Smuzhiyun wakeup-source; 79*4882a593Smuzhiyun 80*4882a593Smuzhiyun /* USB 3.0 OTG (usbotg1) / SATA port switch, set to USB 3.0 */ 81*4882a593Smuzhiyun usb3-sata-sel-hog { 82*4882a593Smuzhiyun gpio-hog; 83*4882a593Smuzhiyun gpios = <4 GPIO_ACTIVE_HIGH>; 84*4882a593Smuzhiyun output-low; 85*4882a593Smuzhiyun line-name = "usb3_sata_sel"; 86*4882a593Smuzhiyun }; 87*4882a593Smuzhiyun 88*4882a593Smuzhiyun som-vselect-hog { 89*4882a593Smuzhiyun gpio-hog; 90*4882a593Smuzhiyun gpios = <6 GPIO_ACTIVE_HIGH>; 91*4882a593Smuzhiyun output-low; 92*4882a593Smuzhiyun line-name = "som_vselect"; 93*4882a593Smuzhiyun }; 94*4882a593Smuzhiyun 95*4882a593Smuzhiyun enet-sel-hog { 96*4882a593Smuzhiyun gpio-hog; 97*4882a593Smuzhiyun gpios = <7 GPIO_ACTIVE_HIGH>; 98*4882a593Smuzhiyun output-low; 99*4882a593Smuzhiyun line-name = "enet_sel"; 100*4882a593Smuzhiyun }; 101*4882a593Smuzhiyun }; 102*4882a593Smuzhiyun 103*4882a593Smuzhiyun extcon_usbotg1: typec@3d { 104*4882a593Smuzhiyun compatible = "nxp,ptn5150"; 105*4882a593Smuzhiyun reg = <0x3d>; 106*4882a593Smuzhiyun interrupt-parent = <&gpio1>; 107*4882a593Smuzhiyun interrupts = <11 IRQ_TYPE_LEVEL_LOW>; 108*4882a593Smuzhiyun pinctrl-names = "default"; 109*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_ptn5150>; 110*4882a593Smuzhiyun status = "okay"; 111*4882a593Smuzhiyun }; 112*4882a593Smuzhiyun}; 113*4882a593Smuzhiyun 114*4882a593Smuzhiyun&i2c3 { 115*4882a593Smuzhiyun /* Capacitive touch controller */ 116*4882a593Smuzhiyun ft5x06_ts: touchscreen@38 { 117*4882a593Smuzhiyun compatible = "edt,edt-ft5406"; 118*4882a593Smuzhiyun reg = <0x38>; 119*4882a593Smuzhiyun pinctrl-names = "default"; 120*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_captouch>; 121*4882a593Smuzhiyun interrupt-parent = <&gpio5>; 122*4882a593Smuzhiyun interrupts = <4 IRQ_TYPE_LEVEL_HIGH>; 123*4882a593Smuzhiyun 124*4882a593Smuzhiyun touchscreen-size-x = <800>; 125*4882a593Smuzhiyun touchscreen-size-y = <480>; 126*4882a593Smuzhiyun touchscreen-inverted-x; 127*4882a593Smuzhiyun touchscreen-inverted-y; 128*4882a593Smuzhiyun }; 129*4882a593Smuzhiyun 130*4882a593Smuzhiyun rtc@68 { 131*4882a593Smuzhiyun compatible = "dallas,ds1337"; 132*4882a593Smuzhiyun reg = <0x68>; 133*4882a593Smuzhiyun }; 134*4882a593Smuzhiyun}; 135*4882a593Smuzhiyun 136*4882a593Smuzhiyun/* Header */ 137*4882a593Smuzhiyun&uart1 { 138*4882a593Smuzhiyun pinctrl-names = "default"; 139*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_uart1>; 140*4882a593Smuzhiyun status = "okay"; 141*4882a593Smuzhiyun}; 142*4882a593Smuzhiyun 143*4882a593Smuzhiyun/* Header */ 144*4882a593Smuzhiyun&uart3 { 145*4882a593Smuzhiyun pinctrl-names = "default"; 146*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_uart3>; 147*4882a593Smuzhiyun status = "okay"; 148*4882a593Smuzhiyun}; 149*4882a593Smuzhiyun 150*4882a593Smuzhiyun&usbotg1 { 151*4882a593Smuzhiyun disable-over-current; 152*4882a593Smuzhiyun extcon = <&extcon_usbotg1>, <&extcon_usbotg1>; 153*4882a593Smuzhiyun}; 154*4882a593Smuzhiyun 155*4882a593Smuzhiyun&pinctrl_fec1 { 156*4882a593Smuzhiyun fsl,pins = < 157*4882a593Smuzhiyun MX8MN_IOMUXC_ENET_MDC_ENET1_MDC 0x3 158*4882a593Smuzhiyun MX8MN_IOMUXC_ENET_MDIO_ENET1_MDIO 0x3 159*4882a593Smuzhiyun MX8MN_IOMUXC_ENET_TD3_ENET1_RGMII_TD3 0x1f 160*4882a593Smuzhiyun MX8MN_IOMUXC_ENET_TD2_ENET1_RGMII_TD2 0x1f 161*4882a593Smuzhiyun MX8MN_IOMUXC_ENET_TD1_ENET1_RGMII_TD1 0x1f 162*4882a593Smuzhiyun MX8MN_IOMUXC_ENET_TD0_ENET1_RGMII_TD0 0x1f 163*4882a593Smuzhiyun MX8MN_IOMUXC_ENET_RD3_ENET1_RGMII_RD3 0x91 164*4882a593Smuzhiyun MX8MN_IOMUXC_ENET_RD2_ENET1_RGMII_RD2 0x91 165*4882a593Smuzhiyun MX8MN_IOMUXC_ENET_RD1_ENET1_RGMII_RD1 0x91 166*4882a593Smuzhiyun MX8MN_IOMUXC_ENET_RD0_ENET1_RGMII_RD0 0x91 167*4882a593Smuzhiyun MX8MN_IOMUXC_ENET_TXC_ENET1_RGMII_TXC 0x1f 168*4882a593Smuzhiyun MX8MN_IOMUXC_ENET_RXC_ENET1_RGMII_RXC 0x91 169*4882a593Smuzhiyun MX8MN_IOMUXC_ENET_RX_CTL_ENET1_RGMII_RX_CTL 0x91 170*4882a593Smuzhiyun MX8MN_IOMUXC_ENET_TX_CTL_ENET1_RGMII_TX_CTL 0x1f 171*4882a593Smuzhiyun /* Remove the MX8MM_IOMUXC_GPIO1_IO09_GPIO1_IO9 as not used */ 172*4882a593Smuzhiyun >; 173*4882a593Smuzhiyun}; 174*4882a593Smuzhiyun 175*4882a593Smuzhiyun&pinctrl_fec1_sleep { 176*4882a593Smuzhiyun fsl,pins = < 177*4882a593Smuzhiyun MX8MN_IOMUXC_ENET_MDC_GPIO1_IO16 0x120 178*4882a593Smuzhiyun MX8MN_IOMUXC_ENET_MDIO_GPIO1_IO17 0x120 179*4882a593Smuzhiyun MX8MN_IOMUXC_ENET_TD3_GPIO1_IO18 0x120 180*4882a593Smuzhiyun MX8MN_IOMUXC_ENET_TD2_GPIO1_IO19 0x120 181*4882a593Smuzhiyun MX8MN_IOMUXC_ENET_TD1_GPIO1_IO20 0x120 182*4882a593Smuzhiyun MX8MN_IOMUXC_ENET_TD0_GPIO1_IO21 0x120 183*4882a593Smuzhiyun MX8MN_IOMUXC_ENET_RD3_GPIO1_IO29 0x120 184*4882a593Smuzhiyun MX8MN_IOMUXC_ENET_RD2_GPIO1_IO28 0x120 185*4882a593Smuzhiyun MX8MN_IOMUXC_ENET_RD1_GPIO1_IO27 0x120 186*4882a593Smuzhiyun MX8MN_IOMUXC_ENET_RD0_GPIO1_IO26 0x120 187*4882a593Smuzhiyun MX8MN_IOMUXC_ENET_TXC_GPIO1_IO23 0x120 188*4882a593Smuzhiyun MX8MN_IOMUXC_ENET_RXC_GPIO1_IO25 0x120 189*4882a593Smuzhiyun MX8MN_IOMUXC_ENET_RX_CTL_GPIO1_IO24 0x120 190*4882a593Smuzhiyun MX8MN_IOMUXC_ENET_TX_CTL_GPIO1_IO22 0x120 191*4882a593Smuzhiyun /* Remove the MX8MM_IOMUXC_GPIO1_IO09_GPIO1_IO9 as not used */ 192*4882a593Smuzhiyun >; 193*4882a593Smuzhiyun}; 194*4882a593Smuzhiyun 195*4882a593Smuzhiyun&iomuxc { 196*4882a593Smuzhiyun pinctrl_captouch: captouchgrp { 197*4882a593Smuzhiyun fsl,pins = < 198*4882a593Smuzhiyun MX8MN_IOMUXC_SPDIF_RX_GPIO5_IO4 0x16 199*4882a593Smuzhiyun >; 200*4882a593Smuzhiyun }; 201*4882a593Smuzhiyun 202*4882a593Smuzhiyun pinctrl_i2c2: i2c2grp { 203*4882a593Smuzhiyun fsl,pins = < 204*4882a593Smuzhiyun MX8MN_IOMUXC_I2C2_SCL_I2C2_SCL 0x400001c3 205*4882a593Smuzhiyun MX8MN_IOMUXC_I2C2_SDA_I2C2_SDA 0x400001c3 206*4882a593Smuzhiyun >; 207*4882a593Smuzhiyun }; 208*4882a593Smuzhiyun 209*4882a593Smuzhiyun pinctrl_pca9534: pca9534grp { 210*4882a593Smuzhiyun fsl,pins = < 211*4882a593Smuzhiyun MX8MN_IOMUXC_GPIO1_IO07_GPIO1_IO7 0x16 212*4882a593Smuzhiyun >; 213*4882a593Smuzhiyun }; 214*4882a593Smuzhiyun 215*4882a593Smuzhiyun pinctrl_ptn5150: ptn5150grp { 216*4882a593Smuzhiyun fsl,pins = < 217*4882a593Smuzhiyun MX8MN_IOMUXC_GPIO1_IO11_GPIO1_IO11 0x16 218*4882a593Smuzhiyun >; 219*4882a593Smuzhiyun }; 220*4882a593Smuzhiyun 221*4882a593Smuzhiyun pinctrl_reg_usdhc2_vmmc: regusdhc2vmmcgrp { 222*4882a593Smuzhiyun fsl,pins = < 223*4882a593Smuzhiyun MX8MN_IOMUXC_SAI2_RXC_GPIO4_IO22 0x41 224*4882a593Smuzhiyun >; 225*4882a593Smuzhiyun }; 226*4882a593Smuzhiyun 227*4882a593Smuzhiyun pinctrl_uart1: uart1grp { 228*4882a593Smuzhiyun fsl,pins = < 229*4882a593Smuzhiyun MX8MN_IOMUXC_UART1_RXD_UART1_DCE_RX 0x140 230*4882a593Smuzhiyun MX8MN_IOMUXC_UART1_TXD_UART1_DCE_TX 0x140 231*4882a593Smuzhiyun >; 232*4882a593Smuzhiyun }; 233*4882a593Smuzhiyun 234*4882a593Smuzhiyun pinctrl_uart3: uart3grp { 235*4882a593Smuzhiyun fsl,pins = < 236*4882a593Smuzhiyun MX8MN_IOMUXC_UART3_RXD_UART3_DCE_RX 0x140 237*4882a593Smuzhiyun MX8MN_IOMUXC_UART3_TXD_UART3_DCE_TX 0x140 238*4882a593Smuzhiyun >; 239*4882a593Smuzhiyun }; 240*4882a593Smuzhiyun}; 241