1*4882a593Smuzhiyun// SPDX-License-Identifier: (GPL-2.0+ OR MIT) 2*4882a593Smuzhiyun/* 3*4882a593Smuzhiyun * Copyright 2019 NXP 4*4882a593Smuzhiyun * Copyright (C) 2020 Krzysztof Kozlowski <krzk@kernel.org> 5*4882a593Smuzhiyun */ 6*4882a593Smuzhiyun 7*4882a593Smuzhiyun#include "imx8mm.dtsi" 8*4882a593Smuzhiyun 9*4882a593Smuzhiyun/ { 10*4882a593Smuzhiyun model = "Variscite VAR-SOM-MX8MM module"; 11*4882a593Smuzhiyun compatible = "variscite,var-som-mx8mm", "fsl,imx8mm"; 12*4882a593Smuzhiyun 13*4882a593Smuzhiyun chosen { 14*4882a593Smuzhiyun stdout-path = &uart4; 15*4882a593Smuzhiyun }; 16*4882a593Smuzhiyun 17*4882a593Smuzhiyun memory@40000000 { 18*4882a593Smuzhiyun device_type = "memory"; 19*4882a593Smuzhiyun reg = <0x0 0x40000000 0 0x80000000>; 20*4882a593Smuzhiyun }; 21*4882a593Smuzhiyun 22*4882a593Smuzhiyun reg_eth_phy: regulator-eth-phy { 23*4882a593Smuzhiyun compatible = "regulator-fixed"; 24*4882a593Smuzhiyun pinctrl-names = "default"; 25*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_reg_eth_phy>; 26*4882a593Smuzhiyun regulator-name = "eth_phy_pwr"; 27*4882a593Smuzhiyun regulator-min-microvolt = <3300000>; 28*4882a593Smuzhiyun regulator-max-microvolt = <3300000>; 29*4882a593Smuzhiyun gpio = <&gpio2 9 GPIO_ACTIVE_HIGH>; 30*4882a593Smuzhiyun enable-active-high; 31*4882a593Smuzhiyun }; 32*4882a593Smuzhiyun}; 33*4882a593Smuzhiyun 34*4882a593Smuzhiyun&A53_0 { 35*4882a593Smuzhiyun cpu-supply = <&buck2_reg>; 36*4882a593Smuzhiyun}; 37*4882a593Smuzhiyun 38*4882a593Smuzhiyun&A53_1 { 39*4882a593Smuzhiyun cpu-supply = <&buck2_reg>; 40*4882a593Smuzhiyun}; 41*4882a593Smuzhiyun 42*4882a593Smuzhiyun&A53_2 { 43*4882a593Smuzhiyun cpu-supply = <&buck2_reg>; 44*4882a593Smuzhiyun}; 45*4882a593Smuzhiyun 46*4882a593Smuzhiyun&A53_3 { 47*4882a593Smuzhiyun cpu-supply = <&buck2_reg>; 48*4882a593Smuzhiyun}; 49*4882a593Smuzhiyun 50*4882a593Smuzhiyun&ddrc { 51*4882a593Smuzhiyun operating-points-v2 = <&ddrc_opp_table>; 52*4882a593Smuzhiyun 53*4882a593Smuzhiyun ddrc_opp_table: opp-table { 54*4882a593Smuzhiyun compatible = "operating-points-v2"; 55*4882a593Smuzhiyun 56*4882a593Smuzhiyun opp-25M { 57*4882a593Smuzhiyun opp-hz = /bits/ 64 <25000000>; 58*4882a593Smuzhiyun }; 59*4882a593Smuzhiyun 60*4882a593Smuzhiyun opp-100M { 61*4882a593Smuzhiyun opp-hz = /bits/ 64 <100000000>; 62*4882a593Smuzhiyun }; 63*4882a593Smuzhiyun 64*4882a593Smuzhiyun opp-750M { 65*4882a593Smuzhiyun opp-hz = /bits/ 64 <750000000>; 66*4882a593Smuzhiyun }; 67*4882a593Smuzhiyun }; 68*4882a593Smuzhiyun}; 69*4882a593Smuzhiyun 70*4882a593Smuzhiyun&ecspi1 { 71*4882a593Smuzhiyun pinctrl-names = "default"; 72*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_ecspi1>; 73*4882a593Smuzhiyun cs-gpios = <&gpio1 14 GPIO_ACTIVE_LOW>, 74*4882a593Smuzhiyun <&gpio1 0 GPIO_ACTIVE_LOW>; 75*4882a593Smuzhiyun /delete-property/ dmas; 76*4882a593Smuzhiyun /delete-property/ dma-names; 77*4882a593Smuzhiyun status = "okay"; 78*4882a593Smuzhiyun 79*4882a593Smuzhiyun /* Resistive touch controller */ 80*4882a593Smuzhiyun touchscreen@0 { 81*4882a593Smuzhiyun reg = <0>; 82*4882a593Smuzhiyun compatible = "ti,ads7846"; 83*4882a593Smuzhiyun pinctrl-names = "default"; 84*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_restouch>; 85*4882a593Smuzhiyun interrupt-parent = <&gpio1>; 86*4882a593Smuzhiyun interrupts = <3 IRQ_TYPE_EDGE_FALLING>; 87*4882a593Smuzhiyun 88*4882a593Smuzhiyun spi-max-frequency = <1500000>; 89*4882a593Smuzhiyun pendown-gpio = <&gpio1 3 GPIO_ACTIVE_LOW>; 90*4882a593Smuzhiyun 91*4882a593Smuzhiyun ti,x-min = /bits/ 16 <125>; 92*4882a593Smuzhiyun touchscreen-size-x = <4008>; 93*4882a593Smuzhiyun ti,y-min = /bits/ 16 <282>; 94*4882a593Smuzhiyun touchscreen-size-y = <3864>; 95*4882a593Smuzhiyun ti,x-plate-ohms = /bits/ 16 <180>; 96*4882a593Smuzhiyun touchscreen-max-pressure = <255>; 97*4882a593Smuzhiyun touchscreen-average-samples = <10>; 98*4882a593Smuzhiyun ti,debounce-tol = /bits/ 16 <3>; 99*4882a593Smuzhiyun ti,debounce-rep = /bits/ 16 <1>; 100*4882a593Smuzhiyun ti,settle-delay-usec = /bits/ 16 <150>; 101*4882a593Smuzhiyun ti,keep-vref-on; 102*4882a593Smuzhiyun wakeup-source; 103*4882a593Smuzhiyun }; 104*4882a593Smuzhiyun}; 105*4882a593Smuzhiyun 106*4882a593Smuzhiyun&fec1 { 107*4882a593Smuzhiyun pinctrl-names = "default"; 108*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_fec1>; 109*4882a593Smuzhiyun phy-mode = "rgmii"; 110*4882a593Smuzhiyun phy-handle = <ðphy>; 111*4882a593Smuzhiyun phy-supply = <®_eth_phy>; 112*4882a593Smuzhiyun fsl,magic-packet; 113*4882a593Smuzhiyun status = "okay"; 114*4882a593Smuzhiyun 115*4882a593Smuzhiyun mdio { 116*4882a593Smuzhiyun #address-cells = <1>; 117*4882a593Smuzhiyun #size-cells = <0>; 118*4882a593Smuzhiyun 119*4882a593Smuzhiyun ethphy: ethernet-phy@4 { 120*4882a593Smuzhiyun compatible = "ethernet-phy-ieee802.3-c22"; 121*4882a593Smuzhiyun reg = <4>; 122*4882a593Smuzhiyun reset-gpios = <&gpio1 9 GPIO_ACTIVE_LOW>; 123*4882a593Smuzhiyun reset-assert-us = <10000>; 124*4882a593Smuzhiyun reset-deassert-us = <10000>; 125*4882a593Smuzhiyun }; 126*4882a593Smuzhiyun }; 127*4882a593Smuzhiyun}; 128*4882a593Smuzhiyun 129*4882a593Smuzhiyun&i2c1 { 130*4882a593Smuzhiyun clock-frequency = <400000>; 131*4882a593Smuzhiyun pinctrl-names = "default"; 132*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_i2c1>; 133*4882a593Smuzhiyun status = "okay"; 134*4882a593Smuzhiyun 135*4882a593Smuzhiyun pmic@4b { 136*4882a593Smuzhiyun compatible = "rohm,bd71847"; 137*4882a593Smuzhiyun reg = <0x4b>; 138*4882a593Smuzhiyun pinctrl-names = "default"; 139*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_pmic>; 140*4882a593Smuzhiyun interrupt-parent = <&gpio2>; 141*4882a593Smuzhiyun interrupts = <8 IRQ_TYPE_LEVEL_LOW>; 142*4882a593Smuzhiyun rohm,reset-snvs-powered; 143*4882a593Smuzhiyun 144*4882a593Smuzhiyun #clock-cells = <0>; 145*4882a593Smuzhiyun clocks = <&osc_32k 0>; 146*4882a593Smuzhiyun clock-output-names = "clk-32k-out"; 147*4882a593Smuzhiyun 148*4882a593Smuzhiyun regulators { 149*4882a593Smuzhiyun buck1_reg: BUCK1 { 150*4882a593Smuzhiyun regulator-name = "buck1"; 151*4882a593Smuzhiyun regulator-min-microvolt = <700000>; 152*4882a593Smuzhiyun regulator-max-microvolt = <1300000>; 153*4882a593Smuzhiyun regulator-boot-on; 154*4882a593Smuzhiyun regulator-always-on; 155*4882a593Smuzhiyun regulator-ramp-delay = <1250>; 156*4882a593Smuzhiyun }; 157*4882a593Smuzhiyun 158*4882a593Smuzhiyun buck2_reg: BUCK2 { 159*4882a593Smuzhiyun regulator-name = "buck2"; 160*4882a593Smuzhiyun regulator-min-microvolt = <700000>; 161*4882a593Smuzhiyun regulator-max-microvolt = <1300000>; 162*4882a593Smuzhiyun regulator-boot-on; 163*4882a593Smuzhiyun regulator-always-on; 164*4882a593Smuzhiyun regulator-ramp-delay = <1250>; 165*4882a593Smuzhiyun rohm,dvs-run-voltage = <1000000>; 166*4882a593Smuzhiyun rohm,dvs-idle-voltage = <900000>; 167*4882a593Smuzhiyun }; 168*4882a593Smuzhiyun 169*4882a593Smuzhiyun buck3_reg: BUCK3 { 170*4882a593Smuzhiyun regulator-name = "buck3"; 171*4882a593Smuzhiyun regulator-min-microvolt = <700000>; 172*4882a593Smuzhiyun regulator-max-microvolt = <1350000>; 173*4882a593Smuzhiyun regulator-boot-on; 174*4882a593Smuzhiyun regulator-always-on; 175*4882a593Smuzhiyun }; 176*4882a593Smuzhiyun 177*4882a593Smuzhiyun buck4_reg: BUCK4 { 178*4882a593Smuzhiyun regulator-name = "buck4"; 179*4882a593Smuzhiyun regulator-min-microvolt = <3000000>; 180*4882a593Smuzhiyun regulator-max-microvolt = <3300000>; 181*4882a593Smuzhiyun regulator-boot-on; 182*4882a593Smuzhiyun regulator-always-on; 183*4882a593Smuzhiyun }; 184*4882a593Smuzhiyun 185*4882a593Smuzhiyun buck5_reg: BUCK5 { 186*4882a593Smuzhiyun regulator-name = "buck5"; 187*4882a593Smuzhiyun regulator-min-microvolt = <1605000>; 188*4882a593Smuzhiyun regulator-max-microvolt = <1995000>; 189*4882a593Smuzhiyun regulator-boot-on; 190*4882a593Smuzhiyun regulator-always-on; 191*4882a593Smuzhiyun }; 192*4882a593Smuzhiyun 193*4882a593Smuzhiyun buck6_reg: BUCK6 { 194*4882a593Smuzhiyun regulator-name = "buck6"; 195*4882a593Smuzhiyun regulator-min-microvolt = <800000>; 196*4882a593Smuzhiyun regulator-max-microvolt = <1400000>; 197*4882a593Smuzhiyun regulator-boot-on; 198*4882a593Smuzhiyun regulator-always-on; 199*4882a593Smuzhiyun }; 200*4882a593Smuzhiyun 201*4882a593Smuzhiyun ldo1_reg: LDO1 { 202*4882a593Smuzhiyun regulator-name = "ldo1"; 203*4882a593Smuzhiyun regulator-min-microvolt = <1600000>; 204*4882a593Smuzhiyun regulator-max-microvolt = <1900000>; 205*4882a593Smuzhiyun regulator-boot-on; 206*4882a593Smuzhiyun regulator-always-on; 207*4882a593Smuzhiyun }; 208*4882a593Smuzhiyun 209*4882a593Smuzhiyun ldo2_reg: LDO2 { 210*4882a593Smuzhiyun regulator-name = "ldo2"; 211*4882a593Smuzhiyun regulator-min-microvolt = <800000>; 212*4882a593Smuzhiyun regulator-max-microvolt = <900000>; 213*4882a593Smuzhiyun regulator-boot-on; 214*4882a593Smuzhiyun regulator-always-on; 215*4882a593Smuzhiyun }; 216*4882a593Smuzhiyun 217*4882a593Smuzhiyun ldo3_reg: LDO3 { 218*4882a593Smuzhiyun regulator-name = "ldo3"; 219*4882a593Smuzhiyun regulator-min-microvolt = <1800000>; 220*4882a593Smuzhiyun regulator-max-microvolt = <3300000>; 221*4882a593Smuzhiyun regulator-boot-on; 222*4882a593Smuzhiyun regulator-always-on; 223*4882a593Smuzhiyun }; 224*4882a593Smuzhiyun 225*4882a593Smuzhiyun ldo4_reg: LDO4 { 226*4882a593Smuzhiyun regulator-name = "ldo4"; 227*4882a593Smuzhiyun regulator-min-microvolt = <900000>; 228*4882a593Smuzhiyun regulator-max-microvolt = <1800000>; 229*4882a593Smuzhiyun regulator-boot-on; 230*4882a593Smuzhiyun regulator-always-on; 231*4882a593Smuzhiyun }; 232*4882a593Smuzhiyun 233*4882a593Smuzhiyun ldo5_reg: LDO5 { 234*4882a593Smuzhiyun regulator-compatible = "ldo5"; 235*4882a593Smuzhiyun regulator-min-microvolt = <1800000>; 236*4882a593Smuzhiyun regulator-max-microvolt = <1800000>; 237*4882a593Smuzhiyun regulator-always-on; 238*4882a593Smuzhiyun }; 239*4882a593Smuzhiyun 240*4882a593Smuzhiyun ldo6_reg: LDO6 { 241*4882a593Smuzhiyun regulator-name = "ldo6"; 242*4882a593Smuzhiyun regulator-min-microvolt = <900000>; 243*4882a593Smuzhiyun regulator-max-microvolt = <1800000>; 244*4882a593Smuzhiyun regulator-boot-on; 245*4882a593Smuzhiyun regulator-always-on; 246*4882a593Smuzhiyun }; 247*4882a593Smuzhiyun }; 248*4882a593Smuzhiyun }; 249*4882a593Smuzhiyun}; 250*4882a593Smuzhiyun 251*4882a593Smuzhiyun&i2c3 { 252*4882a593Smuzhiyun clock-frequency = <400000>; 253*4882a593Smuzhiyun pinctrl-names = "default"; 254*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_i2c3>; 255*4882a593Smuzhiyun status = "okay"; 256*4882a593Smuzhiyun 257*4882a593Smuzhiyun /* TODO: configure audio, as of now just put a placeholder */ 258*4882a593Smuzhiyun wm8904: codec@1a { 259*4882a593Smuzhiyun compatible = "wlf,wm8904"; 260*4882a593Smuzhiyun reg = <0x1a>; 261*4882a593Smuzhiyun status = "disabled"; 262*4882a593Smuzhiyun }; 263*4882a593Smuzhiyun}; 264*4882a593Smuzhiyun 265*4882a593Smuzhiyun&snvs_pwrkey { 266*4882a593Smuzhiyun status = "okay"; 267*4882a593Smuzhiyun}; 268*4882a593Smuzhiyun 269*4882a593Smuzhiyun/* Bluetooth */ 270*4882a593Smuzhiyun&uart2 { 271*4882a593Smuzhiyun pinctrl-names = "default"; 272*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_uart2>; 273*4882a593Smuzhiyun assigned-clocks = <&clk IMX8MM_CLK_UART2>; 274*4882a593Smuzhiyun assigned-clock-parents = <&clk IMX8MM_SYS_PLL1_80M>; 275*4882a593Smuzhiyun uart-has-rtscts; 276*4882a593Smuzhiyun status = "okay"; 277*4882a593Smuzhiyun}; 278*4882a593Smuzhiyun 279*4882a593Smuzhiyun/* Console */ 280*4882a593Smuzhiyun&uart4 { 281*4882a593Smuzhiyun pinctrl-names = "default"; 282*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_uart4>; 283*4882a593Smuzhiyun status = "okay"; 284*4882a593Smuzhiyun}; 285*4882a593Smuzhiyun 286*4882a593Smuzhiyun&usbotg1 { 287*4882a593Smuzhiyun dr_mode = "otg"; 288*4882a593Smuzhiyun usb-role-switch; 289*4882a593Smuzhiyun status = "okay"; 290*4882a593Smuzhiyun}; 291*4882a593Smuzhiyun 292*4882a593Smuzhiyun&usbotg2 { 293*4882a593Smuzhiyun dr_mode = "otg"; 294*4882a593Smuzhiyun usb-role-switch; 295*4882a593Smuzhiyun status = "okay"; 296*4882a593Smuzhiyun}; 297*4882a593Smuzhiyun 298*4882a593Smuzhiyun/* WIFI */ 299*4882a593Smuzhiyun&usdhc1 { 300*4882a593Smuzhiyun #address-cells = <1>; 301*4882a593Smuzhiyun #size-cells = <0>; 302*4882a593Smuzhiyun pinctrl-names = "default", "state_100mhz", "state_200mhz"; 303*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_usdhc1>; 304*4882a593Smuzhiyun pinctrl-1 = <&pinctrl_usdhc1_100mhz>; 305*4882a593Smuzhiyun pinctrl-2 = <&pinctrl_usdhc1_200mhz>; 306*4882a593Smuzhiyun bus-width = <4>; 307*4882a593Smuzhiyun non-removable; 308*4882a593Smuzhiyun keep-power-in-suspend; 309*4882a593Smuzhiyun status = "okay"; 310*4882a593Smuzhiyun 311*4882a593Smuzhiyun brcmf: bcrmf@1 { 312*4882a593Smuzhiyun reg = <1>; 313*4882a593Smuzhiyun compatible = "brcm,bcm4329-fmac"; 314*4882a593Smuzhiyun }; 315*4882a593Smuzhiyun}; 316*4882a593Smuzhiyun 317*4882a593Smuzhiyun/* SD */ 318*4882a593Smuzhiyun&usdhc2 { 319*4882a593Smuzhiyun assigned-clocks = <&clk IMX8MM_CLK_USDHC2>; 320*4882a593Smuzhiyun assigned-clock-rates = <200000000>; 321*4882a593Smuzhiyun pinctrl-names = "default", "state_100mhz", "state_200mhz"; 322*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_usdhc2>, <&pinctrl_usdhc2_gpio>; 323*4882a593Smuzhiyun pinctrl-1 = <&pinctrl_usdhc2_100mhz>, <&pinctrl_usdhc2_gpio>; 324*4882a593Smuzhiyun pinctrl-2 = <&pinctrl_usdhc2_200mhz>, <&pinctrl_usdhc2_gpio>; 325*4882a593Smuzhiyun cd-gpios = <&gpio1 10 GPIO_ACTIVE_LOW>; 326*4882a593Smuzhiyun bus-width = <4>; 327*4882a593Smuzhiyun vmmc-supply = <®_usdhc2_vmmc>; 328*4882a593Smuzhiyun status = "okay"; 329*4882a593Smuzhiyun}; 330*4882a593Smuzhiyun 331*4882a593Smuzhiyun/* eMMC */ 332*4882a593Smuzhiyun&usdhc3 { 333*4882a593Smuzhiyun assigned-clocks = <&clk IMX8MM_CLK_USDHC3_ROOT>; 334*4882a593Smuzhiyun assigned-clock-rates = <400000000>; 335*4882a593Smuzhiyun pinctrl-names = "default", "state_100mhz", "state_200mhz"; 336*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_usdhc3>; 337*4882a593Smuzhiyun pinctrl-1 = <&pinctrl_usdhc3_100mhz>; 338*4882a593Smuzhiyun pinctrl-2 = <&pinctrl_usdhc3_200mhz>; 339*4882a593Smuzhiyun bus-width = <8>; 340*4882a593Smuzhiyun non-removable; 341*4882a593Smuzhiyun status = "okay"; 342*4882a593Smuzhiyun}; 343*4882a593Smuzhiyun 344*4882a593Smuzhiyun&wdog1 { 345*4882a593Smuzhiyun pinctrl-names = "default"; 346*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_wdog>; 347*4882a593Smuzhiyun fsl,ext-reset-output; 348*4882a593Smuzhiyun status = "okay"; 349*4882a593Smuzhiyun}; 350*4882a593Smuzhiyun 351*4882a593Smuzhiyun&iomuxc { 352*4882a593Smuzhiyun pinctrl_ecspi1: ecspi1grp { 353*4882a593Smuzhiyun fsl,pins = < 354*4882a593Smuzhiyun MX8MM_IOMUXC_ECSPI1_SCLK_ECSPI1_SCLK 0x13 355*4882a593Smuzhiyun MX8MM_IOMUXC_ECSPI1_MOSI_ECSPI1_MOSI 0x13 356*4882a593Smuzhiyun MX8MM_IOMUXC_ECSPI1_MISO_ECSPI1_MISO 0x13 357*4882a593Smuzhiyun MX8MM_IOMUXC_GPIO1_IO14_GPIO1_IO14 0x13 358*4882a593Smuzhiyun MX8MM_IOMUXC_GPIO1_IO00_GPIO1_IO0 0x13 359*4882a593Smuzhiyun >; 360*4882a593Smuzhiyun }; 361*4882a593Smuzhiyun 362*4882a593Smuzhiyun pinctrl_fec1: fec1grp { 363*4882a593Smuzhiyun fsl,pins = < 364*4882a593Smuzhiyun MX8MM_IOMUXC_ENET_MDC_ENET1_MDC 0x3 365*4882a593Smuzhiyun MX8MM_IOMUXC_ENET_MDIO_ENET1_MDIO 0x3 366*4882a593Smuzhiyun MX8MM_IOMUXC_ENET_TD3_ENET1_RGMII_TD3 0x1f 367*4882a593Smuzhiyun MX8MM_IOMUXC_ENET_TD2_ENET1_RGMII_TD2 0x1f 368*4882a593Smuzhiyun MX8MM_IOMUXC_ENET_TD1_ENET1_RGMII_TD1 0x1f 369*4882a593Smuzhiyun MX8MM_IOMUXC_ENET_TD0_ENET1_RGMII_TD0 0x1f 370*4882a593Smuzhiyun MX8MM_IOMUXC_ENET_RD3_ENET1_RGMII_RD3 0x91 371*4882a593Smuzhiyun MX8MM_IOMUXC_ENET_RD2_ENET1_RGMII_RD2 0x91 372*4882a593Smuzhiyun MX8MM_IOMUXC_ENET_RD1_ENET1_RGMII_RD1 0x91 373*4882a593Smuzhiyun MX8MM_IOMUXC_ENET_RD0_ENET1_RGMII_RD0 0x91 374*4882a593Smuzhiyun MX8MM_IOMUXC_ENET_TXC_ENET1_RGMII_TXC 0x1f 375*4882a593Smuzhiyun MX8MM_IOMUXC_ENET_RXC_ENET1_RGMII_RXC 0x91 376*4882a593Smuzhiyun MX8MM_IOMUXC_ENET_RX_CTL_ENET1_RGMII_RX_CTL 0x91 377*4882a593Smuzhiyun MX8MM_IOMUXC_ENET_TX_CTL_ENET1_RGMII_TX_CTL 0x1f 378*4882a593Smuzhiyun MX8MM_IOMUXC_GPIO1_IO09_GPIO1_IO9 0x19 379*4882a593Smuzhiyun >; 380*4882a593Smuzhiyun }; 381*4882a593Smuzhiyun 382*4882a593Smuzhiyun pinctrl_i2c1: i2c1grp { 383*4882a593Smuzhiyun fsl,pins = < 384*4882a593Smuzhiyun MX8MM_IOMUXC_I2C1_SCL_I2C1_SCL 0x400001c3 385*4882a593Smuzhiyun MX8MM_IOMUXC_I2C1_SDA_I2C1_SDA 0x400001c3 386*4882a593Smuzhiyun >; 387*4882a593Smuzhiyun }; 388*4882a593Smuzhiyun 389*4882a593Smuzhiyun pinctrl_i2c3: i2c3grp { 390*4882a593Smuzhiyun fsl,pins = < 391*4882a593Smuzhiyun MX8MM_IOMUXC_I2C3_SCL_I2C3_SCL 0x400001c3 392*4882a593Smuzhiyun MX8MM_IOMUXC_I2C3_SDA_I2C3_SDA 0x400001c3 393*4882a593Smuzhiyun >; 394*4882a593Smuzhiyun }; 395*4882a593Smuzhiyun 396*4882a593Smuzhiyun pinctrl_pmic: pmicirqgrp { 397*4882a593Smuzhiyun fsl,pins = < 398*4882a593Smuzhiyun MX8MM_IOMUXC_SD1_DATA6_GPIO2_IO8 0x141 399*4882a593Smuzhiyun >; 400*4882a593Smuzhiyun }; 401*4882a593Smuzhiyun 402*4882a593Smuzhiyun pinctrl_reg_eth_phy: regethphygrp { 403*4882a593Smuzhiyun fsl,pins = < 404*4882a593Smuzhiyun MX8MM_IOMUXC_SD1_DATA7_GPIO2_IO9 0x41 405*4882a593Smuzhiyun >; 406*4882a593Smuzhiyun }; 407*4882a593Smuzhiyun 408*4882a593Smuzhiyun pinctrl_restouch: restouchgrp { 409*4882a593Smuzhiyun fsl,pins = < 410*4882a593Smuzhiyun MX8MM_IOMUXC_GPIO1_IO03_GPIO1_IO3 0x1c0 411*4882a593Smuzhiyun >; 412*4882a593Smuzhiyun }; 413*4882a593Smuzhiyun 414*4882a593Smuzhiyun pinctrl_uart2: uart2grp { 415*4882a593Smuzhiyun fsl,pins = < 416*4882a593Smuzhiyun MX8MM_IOMUXC_SAI3_TXFS_UART2_DCE_RX 0x140 417*4882a593Smuzhiyun MX8MM_IOMUXC_SAI3_TXC_UART2_DCE_TX 0x140 418*4882a593Smuzhiyun MX8MM_IOMUXC_SAI3_RXC_UART2_DCE_CTS_B 0x140 419*4882a593Smuzhiyun MX8MM_IOMUXC_SAI3_RXD_UART2_DCE_RTS_B 0x140 420*4882a593Smuzhiyun >; 421*4882a593Smuzhiyun }; 422*4882a593Smuzhiyun 423*4882a593Smuzhiyun pinctrl_uart4: uart4grp { 424*4882a593Smuzhiyun fsl,pins = < 425*4882a593Smuzhiyun MX8MM_IOMUXC_UART4_RXD_UART4_DCE_RX 0x140 426*4882a593Smuzhiyun MX8MM_IOMUXC_UART4_TXD_UART4_DCE_TX 0x140 427*4882a593Smuzhiyun >; 428*4882a593Smuzhiyun }; 429*4882a593Smuzhiyun 430*4882a593Smuzhiyun pinctrl_usdhc1: usdhc1grp { 431*4882a593Smuzhiyun fsl,pins = < 432*4882a593Smuzhiyun MX8MM_IOMUXC_SD1_CLK_USDHC1_CLK 0x190 433*4882a593Smuzhiyun MX8MM_IOMUXC_SD1_CMD_USDHC1_CMD 0x1d0 434*4882a593Smuzhiyun MX8MM_IOMUXC_SD1_DATA0_USDHC1_DATA0 0x1d0 435*4882a593Smuzhiyun MX8MM_IOMUXC_SD1_DATA1_USDHC1_DATA1 0x1d0 436*4882a593Smuzhiyun MX8MM_IOMUXC_SD1_DATA2_USDHC1_DATA2 0x1d0 437*4882a593Smuzhiyun MX8MM_IOMUXC_SD1_DATA3_USDHC1_DATA3 0x1d0 438*4882a593Smuzhiyun >; 439*4882a593Smuzhiyun }; 440*4882a593Smuzhiyun 441*4882a593Smuzhiyun pinctrl_usdhc1_100mhz: usdhc1-100mhzgrp { 442*4882a593Smuzhiyun fsl,pins = < 443*4882a593Smuzhiyun MX8MM_IOMUXC_SD1_CLK_USDHC1_CLK 0x194 444*4882a593Smuzhiyun MX8MM_IOMUXC_SD1_CMD_USDHC1_CMD 0x1d4 445*4882a593Smuzhiyun MX8MM_IOMUXC_SD1_DATA0_USDHC1_DATA0 0x1d4 446*4882a593Smuzhiyun MX8MM_IOMUXC_SD1_DATA1_USDHC1_DATA1 0x1d4 447*4882a593Smuzhiyun MX8MM_IOMUXC_SD1_DATA2_USDHC1_DATA2 0x1d4 448*4882a593Smuzhiyun MX8MM_IOMUXC_SD1_DATA3_USDHC1_DATA3 0x1d4 449*4882a593Smuzhiyun >; 450*4882a593Smuzhiyun }; 451*4882a593Smuzhiyun 452*4882a593Smuzhiyun pinctrl_usdhc1_200mhz: usdhc1-200mhzgrp { 453*4882a593Smuzhiyun fsl,pins = < 454*4882a593Smuzhiyun MX8MM_IOMUXC_SD1_CLK_USDHC1_CLK 0x196 455*4882a593Smuzhiyun MX8MM_IOMUXC_SD1_CMD_USDHC1_CMD 0x1d6 456*4882a593Smuzhiyun MX8MM_IOMUXC_SD1_DATA0_USDHC1_DATA0 0x1d6 457*4882a593Smuzhiyun MX8MM_IOMUXC_SD1_DATA1_USDHC1_DATA1 0x1d6 458*4882a593Smuzhiyun MX8MM_IOMUXC_SD1_DATA2_USDHC1_DATA2 0x1d6 459*4882a593Smuzhiyun MX8MM_IOMUXC_SD1_DATA3_USDHC1_DATA3 0x1d6 460*4882a593Smuzhiyun >; 461*4882a593Smuzhiyun }; 462*4882a593Smuzhiyun 463*4882a593Smuzhiyun pinctrl_usdhc2_gpio: usdhc2gpiogrp { 464*4882a593Smuzhiyun fsl,pins = < 465*4882a593Smuzhiyun MX8MM_IOMUXC_GPIO1_IO10_GPIO1_IO10 0xc1 466*4882a593Smuzhiyun >; 467*4882a593Smuzhiyun }; 468*4882a593Smuzhiyun 469*4882a593Smuzhiyun pinctrl_usdhc2: usdhc2grp { 470*4882a593Smuzhiyun fsl,pins = < 471*4882a593Smuzhiyun MX8MM_IOMUXC_SD2_CLK_USDHC2_CLK 0x190 472*4882a593Smuzhiyun MX8MM_IOMUXC_SD2_CMD_USDHC2_CMD 0x1d0 473*4882a593Smuzhiyun MX8MM_IOMUXC_SD2_DATA0_USDHC2_DATA0 0x1d0 474*4882a593Smuzhiyun MX8MM_IOMUXC_SD2_DATA1_USDHC2_DATA1 0x1d0 475*4882a593Smuzhiyun MX8MM_IOMUXC_SD2_DATA2_USDHC2_DATA2 0x1d0 476*4882a593Smuzhiyun MX8MM_IOMUXC_SD2_DATA3_USDHC2_DATA3 0x1d0 477*4882a593Smuzhiyun MX8MM_IOMUXC_GPIO1_IO04_USDHC2_VSELECT 0x1d0 478*4882a593Smuzhiyun >; 479*4882a593Smuzhiyun }; 480*4882a593Smuzhiyun 481*4882a593Smuzhiyun pinctrl_usdhc2_100mhz: usdhc2-100mhzgrp { 482*4882a593Smuzhiyun fsl,pins = < 483*4882a593Smuzhiyun MX8MM_IOMUXC_SD2_CLK_USDHC2_CLK 0x194 484*4882a593Smuzhiyun MX8MM_IOMUXC_SD2_CMD_USDHC2_CMD 0x1d4 485*4882a593Smuzhiyun MX8MM_IOMUXC_SD2_DATA0_USDHC2_DATA0 0x1d4 486*4882a593Smuzhiyun MX8MM_IOMUXC_SD2_DATA1_USDHC2_DATA1 0x1d4 487*4882a593Smuzhiyun MX8MM_IOMUXC_SD2_DATA2_USDHC2_DATA2 0x1d4 488*4882a593Smuzhiyun MX8MM_IOMUXC_SD2_DATA3_USDHC2_DATA3 0x1d4 489*4882a593Smuzhiyun MX8MM_IOMUXC_GPIO1_IO04_USDHC2_VSELECT 0x1d0 490*4882a593Smuzhiyun >; 491*4882a593Smuzhiyun }; 492*4882a593Smuzhiyun 493*4882a593Smuzhiyun pinctrl_usdhc2_200mhz: usdhc2-200mhzgrp { 494*4882a593Smuzhiyun fsl,pins = < 495*4882a593Smuzhiyun MX8MM_IOMUXC_SD2_CLK_USDHC2_CLK 0x196 496*4882a593Smuzhiyun MX8MM_IOMUXC_SD2_CMD_USDHC2_CMD 0x1d6 497*4882a593Smuzhiyun MX8MM_IOMUXC_SD2_DATA0_USDHC2_DATA0 0x1d6 498*4882a593Smuzhiyun MX8MM_IOMUXC_SD2_DATA1_USDHC2_DATA1 0x1d6 499*4882a593Smuzhiyun MX8MM_IOMUXC_SD2_DATA2_USDHC2_DATA2 0x1d6 500*4882a593Smuzhiyun MX8MM_IOMUXC_SD2_DATA3_USDHC2_DATA3 0x1d6 501*4882a593Smuzhiyun MX8MM_IOMUXC_GPIO1_IO04_USDHC2_VSELECT 0x1d0 502*4882a593Smuzhiyun >; 503*4882a593Smuzhiyun }; 504*4882a593Smuzhiyun 505*4882a593Smuzhiyun pinctrl_usdhc3: usdhc3grp { 506*4882a593Smuzhiyun fsl,pins = < 507*4882a593Smuzhiyun MX8MM_IOMUXC_NAND_WE_B_USDHC3_CLK 0x190 508*4882a593Smuzhiyun MX8MM_IOMUXC_NAND_WP_B_USDHC3_CMD 0x1d0 509*4882a593Smuzhiyun MX8MM_IOMUXC_NAND_DATA04_USDHC3_DATA0 0x1d0 510*4882a593Smuzhiyun MX8MM_IOMUXC_NAND_DATA05_USDHC3_DATA1 0x1d0 511*4882a593Smuzhiyun MX8MM_IOMUXC_NAND_DATA06_USDHC3_DATA2 0x1d0 512*4882a593Smuzhiyun MX8MM_IOMUXC_NAND_DATA07_USDHC3_DATA3 0x1d0 513*4882a593Smuzhiyun MX8MM_IOMUXC_NAND_RE_B_USDHC3_DATA4 0x1d0 514*4882a593Smuzhiyun MX8MM_IOMUXC_NAND_CE2_B_USDHC3_DATA5 0x1d0 515*4882a593Smuzhiyun MX8MM_IOMUXC_NAND_CE3_B_USDHC3_DATA6 0x1d0 516*4882a593Smuzhiyun MX8MM_IOMUXC_NAND_CLE_USDHC3_DATA7 0x1d0 517*4882a593Smuzhiyun MX8MM_IOMUXC_NAND_CE1_B_USDHC3_STROBE 0x190 518*4882a593Smuzhiyun >; 519*4882a593Smuzhiyun }; 520*4882a593Smuzhiyun 521*4882a593Smuzhiyun pinctrl_usdhc3_100mhz: usdhc3-100mhzgrp { 522*4882a593Smuzhiyun fsl,pins = < 523*4882a593Smuzhiyun MX8MM_IOMUXC_NAND_WE_B_USDHC3_CLK 0x194 524*4882a593Smuzhiyun MX8MM_IOMUXC_NAND_WP_B_USDHC3_CMD 0x1d4 525*4882a593Smuzhiyun MX8MM_IOMUXC_NAND_DATA04_USDHC3_DATA0 0x1d4 526*4882a593Smuzhiyun MX8MM_IOMUXC_NAND_DATA05_USDHC3_DATA1 0x1d4 527*4882a593Smuzhiyun MX8MM_IOMUXC_NAND_DATA06_USDHC3_DATA2 0x1d4 528*4882a593Smuzhiyun MX8MM_IOMUXC_NAND_DATA07_USDHC3_DATA3 0x1d4 529*4882a593Smuzhiyun MX8MM_IOMUXC_NAND_RE_B_USDHC3_DATA4 0x1d4 530*4882a593Smuzhiyun MX8MM_IOMUXC_NAND_CE2_B_USDHC3_DATA5 0x1d4 531*4882a593Smuzhiyun MX8MM_IOMUXC_NAND_CE3_B_USDHC3_DATA6 0x1d4 532*4882a593Smuzhiyun MX8MM_IOMUXC_NAND_CLE_USDHC3_DATA7 0x1d4 533*4882a593Smuzhiyun MX8MM_IOMUXC_NAND_CE1_B_USDHC3_STROBE 0x194 534*4882a593Smuzhiyun >; 535*4882a593Smuzhiyun }; 536*4882a593Smuzhiyun 537*4882a593Smuzhiyun pinctrl_usdhc3_200mhz: usdhc3-200mhzgrp { 538*4882a593Smuzhiyun fsl,pins = < 539*4882a593Smuzhiyun MX8MM_IOMUXC_NAND_WE_B_USDHC3_CLK 0x196 540*4882a593Smuzhiyun MX8MM_IOMUXC_NAND_WP_B_USDHC3_CMD 0x1d6 541*4882a593Smuzhiyun MX8MM_IOMUXC_NAND_DATA04_USDHC3_DATA0 0x1d6 542*4882a593Smuzhiyun MX8MM_IOMUXC_NAND_DATA05_USDHC3_DATA1 0x1d6 543*4882a593Smuzhiyun MX8MM_IOMUXC_NAND_DATA06_USDHC3_DATA2 0x1d6 544*4882a593Smuzhiyun MX8MM_IOMUXC_NAND_DATA07_USDHC3_DATA3 0x1d6 545*4882a593Smuzhiyun MX8MM_IOMUXC_NAND_RE_B_USDHC3_DATA4 0x1d6 546*4882a593Smuzhiyun MX8MM_IOMUXC_NAND_CE2_B_USDHC3_DATA5 0x1d6 547*4882a593Smuzhiyun MX8MM_IOMUXC_NAND_CE3_B_USDHC3_DATA6 0x1d6 548*4882a593Smuzhiyun MX8MM_IOMUXC_NAND_CLE_USDHC3_DATA7 0x1d6 549*4882a593Smuzhiyun MX8MM_IOMUXC_NAND_CE1_B_USDHC3_STROBE 0x196 550*4882a593Smuzhiyun >; 551*4882a593Smuzhiyun }; 552*4882a593Smuzhiyun 553*4882a593Smuzhiyun pinctrl_wdog: wdoggrp { 554*4882a593Smuzhiyun fsl,pins = < 555*4882a593Smuzhiyun MX8MM_IOMUXC_GPIO1_IO02_WDOG1_WDOG_B 0xc6 556*4882a593Smuzhiyun >; 557*4882a593Smuzhiyun }; 558*4882a593Smuzhiyun}; 559