1*4882a593Smuzhiyun// SPDX-License-Identifier: (GPL-2.0+ OR MIT) 2*4882a593Smuzhiyun/* 3*4882a593Smuzhiyun * Copyright (C) 2020 Krzysztof Kozlowski <krzk@kernel.org> 4*4882a593Smuzhiyun */ 5*4882a593Smuzhiyun 6*4882a593Smuzhiyun/dts-v1/; 7*4882a593Smuzhiyun 8*4882a593Smuzhiyun#include "imx8mm-var-som.dtsi" 9*4882a593Smuzhiyun 10*4882a593Smuzhiyun/ { 11*4882a593Smuzhiyun model = "Variscite VAR-SOM-MX8MM Symphony evaluation board"; 12*4882a593Smuzhiyun compatible = "variscite,var-som-mx8mm-symphony", "variscite,var-som-mx8mm", "fsl,imx8mm"; 13*4882a593Smuzhiyun 14*4882a593Smuzhiyun reg_usdhc2_vmmc: regulator-usdhc2-vmmc { 15*4882a593Smuzhiyun compatible = "regulator-fixed"; 16*4882a593Smuzhiyun pinctrl-names = "default"; 17*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_reg_usdhc2_vmmc>; 18*4882a593Smuzhiyun regulator-name = "VSD_3V3"; 19*4882a593Smuzhiyun regulator-min-microvolt = <3300000>; 20*4882a593Smuzhiyun regulator-max-microvolt = <3300000>; 21*4882a593Smuzhiyun gpio = <&gpio2 19 GPIO_ACTIVE_HIGH>; 22*4882a593Smuzhiyun enable-active-high; 23*4882a593Smuzhiyun }; 24*4882a593Smuzhiyun 25*4882a593Smuzhiyun reg_usb_otg2_vbus: regulator-usb-otg2-vbus { 26*4882a593Smuzhiyun compatible = "regulator-fixed"; 27*4882a593Smuzhiyun pinctrl-names = "default"; 28*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_reg_usb_otg2_vbus>; 29*4882a593Smuzhiyun regulator-name = "usb_otg2_vbus"; 30*4882a593Smuzhiyun regulator-min-microvolt = <5000000>; 31*4882a593Smuzhiyun regulator-max-microvolt = <5000000>; 32*4882a593Smuzhiyun gpio = <&gpio5 1 GPIO_ACTIVE_HIGH>; 33*4882a593Smuzhiyun enable-active-high; 34*4882a593Smuzhiyun }; 35*4882a593Smuzhiyun 36*4882a593Smuzhiyun gpio-keys { 37*4882a593Smuzhiyun compatible = "gpio-keys"; 38*4882a593Smuzhiyun 39*4882a593Smuzhiyun back { 40*4882a593Smuzhiyun label = "Back"; 41*4882a593Smuzhiyun gpios = <&pca9534 1 GPIO_ACTIVE_LOW>; 42*4882a593Smuzhiyun linux,code = <KEY_BACK>; 43*4882a593Smuzhiyun }; 44*4882a593Smuzhiyun 45*4882a593Smuzhiyun home { 46*4882a593Smuzhiyun label = "Home"; 47*4882a593Smuzhiyun gpios = <&pca9534 2 GPIO_ACTIVE_LOW>; 48*4882a593Smuzhiyun linux,code = <KEY_HOME>; 49*4882a593Smuzhiyun }; 50*4882a593Smuzhiyun 51*4882a593Smuzhiyun menu { 52*4882a593Smuzhiyun label = "Menu"; 53*4882a593Smuzhiyun gpios = <&pca9534 3 GPIO_ACTIVE_LOW>; 54*4882a593Smuzhiyun linux,code = <KEY_MENU>; 55*4882a593Smuzhiyun }; 56*4882a593Smuzhiyun }; 57*4882a593Smuzhiyun 58*4882a593Smuzhiyun leds { 59*4882a593Smuzhiyun compatible = "gpio-leds"; 60*4882a593Smuzhiyun 61*4882a593Smuzhiyun led { 62*4882a593Smuzhiyun label = "Heartbeat"; 63*4882a593Smuzhiyun gpios = <&pca9534 0 GPIO_ACTIVE_LOW>; 64*4882a593Smuzhiyun linux,default-trigger = "heartbeat"; 65*4882a593Smuzhiyun }; 66*4882a593Smuzhiyun }; 67*4882a593Smuzhiyun}; 68*4882a593Smuzhiyun 69*4882a593Smuzhiyunðphy { 70*4882a593Smuzhiyun reset-gpios = <&pca9534 5 GPIO_ACTIVE_HIGH>; 71*4882a593Smuzhiyun}; 72*4882a593Smuzhiyun 73*4882a593Smuzhiyun&i2c2 { 74*4882a593Smuzhiyun clock-frequency = <400000>; 75*4882a593Smuzhiyun pinctrl-names = "default"; 76*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_i2c2>; 77*4882a593Smuzhiyun status = "okay"; 78*4882a593Smuzhiyun 79*4882a593Smuzhiyun pca9534: gpio@20 { 80*4882a593Smuzhiyun compatible = "nxp,pca9534"; 81*4882a593Smuzhiyun reg = <0x20>; 82*4882a593Smuzhiyun gpio-controller; 83*4882a593Smuzhiyun pinctrl-names = "default"; 84*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_pca9534>; 85*4882a593Smuzhiyun interrupt-parent = <&gpio1>; 86*4882a593Smuzhiyun interrupts = <7 IRQ_TYPE_EDGE_FALLING>; 87*4882a593Smuzhiyun #gpio-cells = <2>; 88*4882a593Smuzhiyun wakeup-source; 89*4882a593Smuzhiyun 90*4882a593Smuzhiyun /* USB 3.0 OTG (usbotg1) / SATA port switch, set to USB 3.0 */ 91*4882a593Smuzhiyun usb3-sata-sel-hog { 92*4882a593Smuzhiyun gpio-hog; 93*4882a593Smuzhiyun gpios = <4 GPIO_ACTIVE_HIGH>; 94*4882a593Smuzhiyun output-low; 95*4882a593Smuzhiyun line-name = "usb3_sata_sel"; 96*4882a593Smuzhiyun }; 97*4882a593Smuzhiyun 98*4882a593Smuzhiyun som-vselect-hog { 99*4882a593Smuzhiyun gpio-hog; 100*4882a593Smuzhiyun gpios = <6 GPIO_ACTIVE_HIGH>; 101*4882a593Smuzhiyun output-low; 102*4882a593Smuzhiyun line-name = "som_vselect"; 103*4882a593Smuzhiyun }; 104*4882a593Smuzhiyun 105*4882a593Smuzhiyun enet-sel-hog { 106*4882a593Smuzhiyun gpio-hog; 107*4882a593Smuzhiyun gpios = <7 GPIO_ACTIVE_HIGH>; 108*4882a593Smuzhiyun output-low; 109*4882a593Smuzhiyun line-name = "enet_sel"; 110*4882a593Smuzhiyun }; 111*4882a593Smuzhiyun }; 112*4882a593Smuzhiyun 113*4882a593Smuzhiyun extcon_usbotg1: typec@3d { 114*4882a593Smuzhiyun compatible = "nxp,ptn5150"; 115*4882a593Smuzhiyun reg = <0x3d>; 116*4882a593Smuzhiyun interrupt-parent = <&gpio1>; 117*4882a593Smuzhiyun interrupts = <11 IRQ_TYPE_LEVEL_LOW>; 118*4882a593Smuzhiyun pinctrl-names = "default"; 119*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_ptn5150>; 120*4882a593Smuzhiyun status = "okay"; 121*4882a593Smuzhiyun }; 122*4882a593Smuzhiyun}; 123*4882a593Smuzhiyun 124*4882a593Smuzhiyun&i2c3 { 125*4882a593Smuzhiyun /* Capacitive touch controller */ 126*4882a593Smuzhiyun ft5x06_ts: touchscreen@38 { 127*4882a593Smuzhiyun compatible = "edt,edt-ft5406"; 128*4882a593Smuzhiyun reg = <0x38>; 129*4882a593Smuzhiyun pinctrl-names = "default"; 130*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_captouch>; 131*4882a593Smuzhiyun interrupt-parent = <&gpio5>; 132*4882a593Smuzhiyun interrupts = <4 IRQ_TYPE_LEVEL_HIGH>; 133*4882a593Smuzhiyun 134*4882a593Smuzhiyun touchscreen-size-x = <800>; 135*4882a593Smuzhiyun touchscreen-size-y = <480>; 136*4882a593Smuzhiyun touchscreen-inverted-x; 137*4882a593Smuzhiyun touchscreen-inverted-y; 138*4882a593Smuzhiyun }; 139*4882a593Smuzhiyun 140*4882a593Smuzhiyun rtc@68 { 141*4882a593Smuzhiyun compatible = "dallas,ds1337"; 142*4882a593Smuzhiyun reg = <0x68>; 143*4882a593Smuzhiyun }; 144*4882a593Smuzhiyun}; 145*4882a593Smuzhiyun 146*4882a593Smuzhiyun/* Header */ 147*4882a593Smuzhiyun&uart1 { 148*4882a593Smuzhiyun pinctrl-names = "default"; 149*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_uart1>; 150*4882a593Smuzhiyun status = "okay"; 151*4882a593Smuzhiyun}; 152*4882a593Smuzhiyun 153*4882a593Smuzhiyun/* Header */ 154*4882a593Smuzhiyun&uart3 { 155*4882a593Smuzhiyun pinctrl-names = "default"; 156*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_uart3>; 157*4882a593Smuzhiyun status = "okay"; 158*4882a593Smuzhiyun}; 159*4882a593Smuzhiyun 160*4882a593Smuzhiyun&usbotg1 { 161*4882a593Smuzhiyun disable-over-current; 162*4882a593Smuzhiyun extcon = <&extcon_usbotg1>, <&extcon_usbotg1>; 163*4882a593Smuzhiyun}; 164*4882a593Smuzhiyun 165*4882a593Smuzhiyun&usbotg2 { 166*4882a593Smuzhiyun dr_mode = "host"; 167*4882a593Smuzhiyun vbus-supply = <®_usb_otg2_vbus>; 168*4882a593Smuzhiyun srp-disable; 169*4882a593Smuzhiyun hnp-disable; 170*4882a593Smuzhiyun adp-disable; 171*4882a593Smuzhiyun disable-over-current; 172*4882a593Smuzhiyun /delete-property/ usb-role-switch; 173*4882a593Smuzhiyun /* 174*4882a593Smuzhiyun * FIXME: having USB2 enabled hangs the boot just after: 175*4882a593Smuzhiyun * [ 1.943365] ci_hdrc ci_hdrc.1: EHCI Host Controller 176*4882a593Smuzhiyun * [ 1.948287] ci_hdrc ci_hdrc.1: new USB bus registered, assigned bus number 1 177*4882a593Smuzhiyun * [ 1.971006] ci_hdrc ci_hdrc.1: USB 2.0 started, EHCI 1.00 178*4882a593Smuzhiyun * [ 1.977203] hub 1-0:1.0: USB hub found 179*4882a593Smuzhiyun * [ 1.980987] hub 1-0:1.0: 1 port detected 180*4882a593Smuzhiyun */ 181*4882a593Smuzhiyun status = "disabled"; 182*4882a593Smuzhiyun}; 183*4882a593Smuzhiyun 184*4882a593Smuzhiyun&pinctrl_fec1 { 185*4882a593Smuzhiyun fsl,pins = < 186*4882a593Smuzhiyun MX8MM_IOMUXC_ENET_MDC_ENET1_MDC 0x3 187*4882a593Smuzhiyun MX8MM_IOMUXC_ENET_MDIO_ENET1_MDIO 0x3 188*4882a593Smuzhiyun MX8MM_IOMUXC_ENET_TD3_ENET1_RGMII_TD3 0x1f 189*4882a593Smuzhiyun MX8MM_IOMUXC_ENET_TD2_ENET1_RGMII_TD2 0x1f 190*4882a593Smuzhiyun MX8MM_IOMUXC_ENET_TD1_ENET1_RGMII_TD1 0x1f 191*4882a593Smuzhiyun MX8MM_IOMUXC_ENET_TD0_ENET1_RGMII_TD0 0x1f 192*4882a593Smuzhiyun MX8MM_IOMUXC_ENET_RD3_ENET1_RGMII_RD3 0x91 193*4882a593Smuzhiyun MX8MM_IOMUXC_ENET_RD2_ENET1_RGMII_RD2 0x91 194*4882a593Smuzhiyun MX8MM_IOMUXC_ENET_RD1_ENET1_RGMII_RD1 0x91 195*4882a593Smuzhiyun MX8MM_IOMUXC_ENET_RD0_ENET1_RGMII_RD0 0x91 196*4882a593Smuzhiyun MX8MM_IOMUXC_ENET_TXC_ENET1_RGMII_TXC 0x1f 197*4882a593Smuzhiyun MX8MM_IOMUXC_ENET_RXC_ENET1_RGMII_RXC 0x91 198*4882a593Smuzhiyun MX8MM_IOMUXC_ENET_RX_CTL_ENET1_RGMII_RX_CTL 0x91 199*4882a593Smuzhiyun MX8MM_IOMUXC_ENET_TX_CTL_ENET1_RGMII_TX_CTL 0x1f 200*4882a593Smuzhiyun /* Remove the MX8MM_IOMUXC_GPIO1_IO09_GPIO1_IO9 as not used */ 201*4882a593Smuzhiyun >; 202*4882a593Smuzhiyun}; 203*4882a593Smuzhiyun 204*4882a593Smuzhiyun&iomuxc { 205*4882a593Smuzhiyun pinctrl_captouch: captouchgrp { 206*4882a593Smuzhiyun fsl,pins = < 207*4882a593Smuzhiyun MX8MM_IOMUXC_SPDIF_RX_GPIO5_IO4 0x16 208*4882a593Smuzhiyun >; 209*4882a593Smuzhiyun }; 210*4882a593Smuzhiyun 211*4882a593Smuzhiyun pinctrl_i2c2: i2c2grp { 212*4882a593Smuzhiyun fsl,pins = < 213*4882a593Smuzhiyun MX8MM_IOMUXC_I2C2_SCL_I2C2_SCL 0x400001c3 214*4882a593Smuzhiyun MX8MM_IOMUXC_I2C2_SDA_I2C2_SDA 0x400001c3 215*4882a593Smuzhiyun >; 216*4882a593Smuzhiyun }; 217*4882a593Smuzhiyun 218*4882a593Smuzhiyun pinctrl_pca9534: pca9534grp { 219*4882a593Smuzhiyun fsl,pins = < 220*4882a593Smuzhiyun MX8MM_IOMUXC_GPIO1_IO07_GPIO1_IO7 0x16 221*4882a593Smuzhiyun >; 222*4882a593Smuzhiyun }; 223*4882a593Smuzhiyun 224*4882a593Smuzhiyun pinctrl_ptn5150: ptn5150grp { 225*4882a593Smuzhiyun fsl,pins = < 226*4882a593Smuzhiyun MX8MM_IOMUXC_GPIO1_IO11_GPIO1_IO11 0x16 227*4882a593Smuzhiyun >; 228*4882a593Smuzhiyun }; 229*4882a593Smuzhiyun 230*4882a593Smuzhiyun pinctrl_reg_usb_otg2_vbus: regusbotg2vbusgrp { 231*4882a593Smuzhiyun fsl,pins = < 232*4882a593Smuzhiyun MX8MM_IOMUXC_SAI3_TXD_GPIO5_IO1 0x16 233*4882a593Smuzhiyun >; 234*4882a593Smuzhiyun }; 235*4882a593Smuzhiyun 236*4882a593Smuzhiyun pinctrl_reg_usdhc2_vmmc: regusdhc2vmmcgrp { 237*4882a593Smuzhiyun fsl,pins = < 238*4882a593Smuzhiyun MX8MM_IOMUXC_SD2_RESET_B_GPIO2_IO19 0x41 239*4882a593Smuzhiyun >; 240*4882a593Smuzhiyun }; 241*4882a593Smuzhiyun 242*4882a593Smuzhiyun pinctrl_uart1: uart1grp { 243*4882a593Smuzhiyun fsl,pins = < 244*4882a593Smuzhiyun MX8MM_IOMUXC_UART1_RXD_UART1_DCE_RX 0x140 245*4882a593Smuzhiyun MX8MM_IOMUXC_UART1_TXD_UART1_DCE_TX 0x140 246*4882a593Smuzhiyun >; 247*4882a593Smuzhiyun }; 248*4882a593Smuzhiyun 249*4882a593Smuzhiyun pinctrl_uart3: uart3grp { 250*4882a593Smuzhiyun fsl,pins = < 251*4882a593Smuzhiyun MX8MM_IOMUXC_UART3_RXD_UART3_DCE_RX 0x140 252*4882a593Smuzhiyun MX8MM_IOMUXC_UART3_TXD_UART3_DCE_TX 0x140 253*4882a593Smuzhiyun >; 254*4882a593Smuzhiyun }; 255*4882a593Smuzhiyun}; 256