xref: /OK3568_Linux_fs/kernel/arch/arm64/boot/dts/freescale/fsl-lx2160a.dtsi (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun// SPDX-License-Identifier: (GPL-2.0 OR MIT)
2*4882a593Smuzhiyun//
3*4882a593Smuzhiyun// Device Tree Include file for Layerscape-LX2160A family SoC.
4*4882a593Smuzhiyun//
5*4882a593Smuzhiyun// Copyright 2018-2020 NXP
6*4882a593Smuzhiyun
7*4882a593Smuzhiyun#include <dt-bindings/gpio/gpio.h>
8*4882a593Smuzhiyun#include <dt-bindings/interrupt-controller/arm-gic.h>
9*4882a593Smuzhiyun#include <dt-bindings/thermal/thermal.h>
10*4882a593Smuzhiyun
11*4882a593Smuzhiyun/memreserve/ 0x80000000 0x00010000;
12*4882a593Smuzhiyun
13*4882a593Smuzhiyun/ {
14*4882a593Smuzhiyun	compatible = "fsl,lx2160a";
15*4882a593Smuzhiyun	interrupt-parent = <&gic>;
16*4882a593Smuzhiyun	#address-cells = <2>;
17*4882a593Smuzhiyun	#size-cells = <2>;
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun	aliases {
20*4882a593Smuzhiyun		rtc1 = &ftm_alarm0;
21*4882a593Smuzhiyun	};
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun	cpus {
24*4882a593Smuzhiyun		#address-cells = <1>;
25*4882a593Smuzhiyun		#size-cells = <0>;
26*4882a593Smuzhiyun
27*4882a593Smuzhiyun		// 8 clusters having 2 Cortex-A72 cores each
28*4882a593Smuzhiyun		cpu0: cpu@0 {
29*4882a593Smuzhiyun			device_type = "cpu";
30*4882a593Smuzhiyun			compatible = "arm,cortex-a72";
31*4882a593Smuzhiyun			enable-method = "psci";
32*4882a593Smuzhiyun			reg = <0x0>;
33*4882a593Smuzhiyun			clocks = <&clockgen 1 0>;
34*4882a593Smuzhiyun			d-cache-size = <0x8000>;
35*4882a593Smuzhiyun			d-cache-line-size = <64>;
36*4882a593Smuzhiyun			d-cache-sets = <128>;
37*4882a593Smuzhiyun			i-cache-size = <0xC000>;
38*4882a593Smuzhiyun			i-cache-line-size = <64>;
39*4882a593Smuzhiyun			i-cache-sets = <192>;
40*4882a593Smuzhiyun			next-level-cache = <&cluster0_l2>;
41*4882a593Smuzhiyun			cpu-idle-states = <&cpu_pw15>;
42*4882a593Smuzhiyun			#cooling-cells = <2>;
43*4882a593Smuzhiyun		};
44*4882a593Smuzhiyun
45*4882a593Smuzhiyun		cpu1: cpu@1 {
46*4882a593Smuzhiyun			device_type = "cpu";
47*4882a593Smuzhiyun			compatible = "arm,cortex-a72";
48*4882a593Smuzhiyun			enable-method = "psci";
49*4882a593Smuzhiyun			reg = <0x1>;
50*4882a593Smuzhiyun			clocks = <&clockgen 1 0>;
51*4882a593Smuzhiyun			d-cache-size = <0x8000>;
52*4882a593Smuzhiyun			d-cache-line-size = <64>;
53*4882a593Smuzhiyun			d-cache-sets = <128>;
54*4882a593Smuzhiyun			i-cache-size = <0xC000>;
55*4882a593Smuzhiyun			i-cache-line-size = <64>;
56*4882a593Smuzhiyun			i-cache-sets = <192>;
57*4882a593Smuzhiyun			next-level-cache = <&cluster0_l2>;
58*4882a593Smuzhiyun			cpu-idle-states = <&cpu_pw15>;
59*4882a593Smuzhiyun			#cooling-cells = <2>;
60*4882a593Smuzhiyun		};
61*4882a593Smuzhiyun
62*4882a593Smuzhiyun		cpu100: cpu@100 {
63*4882a593Smuzhiyun			device_type = "cpu";
64*4882a593Smuzhiyun			compatible = "arm,cortex-a72";
65*4882a593Smuzhiyun			enable-method = "psci";
66*4882a593Smuzhiyun			reg = <0x100>;
67*4882a593Smuzhiyun			clocks = <&clockgen 1 1>;
68*4882a593Smuzhiyun			d-cache-size = <0x8000>;
69*4882a593Smuzhiyun			d-cache-line-size = <64>;
70*4882a593Smuzhiyun			d-cache-sets = <128>;
71*4882a593Smuzhiyun			i-cache-size = <0xC000>;
72*4882a593Smuzhiyun			i-cache-line-size = <64>;
73*4882a593Smuzhiyun			i-cache-sets = <192>;
74*4882a593Smuzhiyun			next-level-cache = <&cluster1_l2>;
75*4882a593Smuzhiyun			cpu-idle-states = <&cpu_pw15>;
76*4882a593Smuzhiyun			#cooling-cells = <2>;
77*4882a593Smuzhiyun		};
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun		cpu101: cpu@101 {
80*4882a593Smuzhiyun			device_type = "cpu";
81*4882a593Smuzhiyun			compatible = "arm,cortex-a72";
82*4882a593Smuzhiyun			enable-method = "psci";
83*4882a593Smuzhiyun			reg = <0x101>;
84*4882a593Smuzhiyun			clocks = <&clockgen 1 1>;
85*4882a593Smuzhiyun			d-cache-size = <0x8000>;
86*4882a593Smuzhiyun			d-cache-line-size = <64>;
87*4882a593Smuzhiyun			d-cache-sets = <128>;
88*4882a593Smuzhiyun			i-cache-size = <0xC000>;
89*4882a593Smuzhiyun			i-cache-line-size = <64>;
90*4882a593Smuzhiyun			i-cache-sets = <192>;
91*4882a593Smuzhiyun			next-level-cache = <&cluster1_l2>;
92*4882a593Smuzhiyun			cpu-idle-states = <&cpu_pw15>;
93*4882a593Smuzhiyun			#cooling-cells = <2>;
94*4882a593Smuzhiyun		};
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun		cpu200: cpu@200 {
97*4882a593Smuzhiyun			device_type = "cpu";
98*4882a593Smuzhiyun			compatible = "arm,cortex-a72";
99*4882a593Smuzhiyun			enable-method = "psci";
100*4882a593Smuzhiyun			reg = <0x200>;
101*4882a593Smuzhiyun			clocks = <&clockgen 1 2>;
102*4882a593Smuzhiyun			d-cache-size = <0x8000>;
103*4882a593Smuzhiyun			d-cache-line-size = <64>;
104*4882a593Smuzhiyun			d-cache-sets = <128>;
105*4882a593Smuzhiyun			i-cache-size = <0xC000>;
106*4882a593Smuzhiyun			i-cache-line-size = <64>;
107*4882a593Smuzhiyun			i-cache-sets = <192>;
108*4882a593Smuzhiyun			next-level-cache = <&cluster2_l2>;
109*4882a593Smuzhiyun			cpu-idle-states = <&cpu_pw15>;
110*4882a593Smuzhiyun			#cooling-cells = <2>;
111*4882a593Smuzhiyun		};
112*4882a593Smuzhiyun
113*4882a593Smuzhiyun		cpu201: cpu@201 {
114*4882a593Smuzhiyun			device_type = "cpu";
115*4882a593Smuzhiyun			compatible = "arm,cortex-a72";
116*4882a593Smuzhiyun			enable-method = "psci";
117*4882a593Smuzhiyun			reg = <0x201>;
118*4882a593Smuzhiyun			clocks = <&clockgen 1 2>;
119*4882a593Smuzhiyun			d-cache-size = <0x8000>;
120*4882a593Smuzhiyun			d-cache-line-size = <64>;
121*4882a593Smuzhiyun			d-cache-sets = <128>;
122*4882a593Smuzhiyun			i-cache-size = <0xC000>;
123*4882a593Smuzhiyun			i-cache-line-size = <64>;
124*4882a593Smuzhiyun			i-cache-sets = <192>;
125*4882a593Smuzhiyun			next-level-cache = <&cluster2_l2>;
126*4882a593Smuzhiyun			cpu-idle-states = <&cpu_pw15>;
127*4882a593Smuzhiyun			#cooling-cells = <2>;
128*4882a593Smuzhiyun		};
129*4882a593Smuzhiyun
130*4882a593Smuzhiyun		cpu300: cpu@300 {
131*4882a593Smuzhiyun			device_type = "cpu";
132*4882a593Smuzhiyun			compatible = "arm,cortex-a72";
133*4882a593Smuzhiyun			enable-method = "psci";
134*4882a593Smuzhiyun			reg = <0x300>;
135*4882a593Smuzhiyun			clocks = <&clockgen 1 3>;
136*4882a593Smuzhiyun			d-cache-size = <0x8000>;
137*4882a593Smuzhiyun			d-cache-line-size = <64>;
138*4882a593Smuzhiyun			d-cache-sets = <128>;
139*4882a593Smuzhiyun			i-cache-size = <0xC000>;
140*4882a593Smuzhiyun			i-cache-line-size = <64>;
141*4882a593Smuzhiyun			i-cache-sets = <192>;
142*4882a593Smuzhiyun			next-level-cache = <&cluster3_l2>;
143*4882a593Smuzhiyun			cpu-idle-states = <&cpu_pw15>;
144*4882a593Smuzhiyun			#cooling-cells = <2>;
145*4882a593Smuzhiyun		};
146*4882a593Smuzhiyun
147*4882a593Smuzhiyun		cpu301: cpu@301 {
148*4882a593Smuzhiyun			device_type = "cpu";
149*4882a593Smuzhiyun			compatible = "arm,cortex-a72";
150*4882a593Smuzhiyun			enable-method = "psci";
151*4882a593Smuzhiyun			reg = <0x301>;
152*4882a593Smuzhiyun			clocks = <&clockgen 1 3>;
153*4882a593Smuzhiyun			d-cache-size = <0x8000>;
154*4882a593Smuzhiyun			d-cache-line-size = <64>;
155*4882a593Smuzhiyun			d-cache-sets = <128>;
156*4882a593Smuzhiyun			i-cache-size = <0xC000>;
157*4882a593Smuzhiyun			i-cache-line-size = <64>;
158*4882a593Smuzhiyun			i-cache-sets = <192>;
159*4882a593Smuzhiyun			next-level-cache = <&cluster3_l2>;
160*4882a593Smuzhiyun			cpu-idle-states = <&cpu_pw15>;
161*4882a593Smuzhiyun			#cooling-cells = <2>;
162*4882a593Smuzhiyun		};
163*4882a593Smuzhiyun
164*4882a593Smuzhiyun		cpu400: cpu@400 {
165*4882a593Smuzhiyun			device_type = "cpu";
166*4882a593Smuzhiyun			compatible = "arm,cortex-a72";
167*4882a593Smuzhiyun			enable-method = "psci";
168*4882a593Smuzhiyun			reg = <0x400>;
169*4882a593Smuzhiyun			clocks = <&clockgen 1 4>;
170*4882a593Smuzhiyun			d-cache-size = <0x8000>;
171*4882a593Smuzhiyun			d-cache-line-size = <64>;
172*4882a593Smuzhiyun			d-cache-sets = <128>;
173*4882a593Smuzhiyun			i-cache-size = <0xC000>;
174*4882a593Smuzhiyun			i-cache-line-size = <64>;
175*4882a593Smuzhiyun			i-cache-sets = <192>;
176*4882a593Smuzhiyun			next-level-cache = <&cluster4_l2>;
177*4882a593Smuzhiyun			cpu-idle-states = <&cpu_pw15>;
178*4882a593Smuzhiyun			#cooling-cells = <2>;
179*4882a593Smuzhiyun		};
180*4882a593Smuzhiyun
181*4882a593Smuzhiyun		cpu401: cpu@401 {
182*4882a593Smuzhiyun			device_type = "cpu";
183*4882a593Smuzhiyun			compatible = "arm,cortex-a72";
184*4882a593Smuzhiyun			enable-method = "psci";
185*4882a593Smuzhiyun			reg = <0x401>;
186*4882a593Smuzhiyun			clocks = <&clockgen 1 4>;
187*4882a593Smuzhiyun			d-cache-size = <0x8000>;
188*4882a593Smuzhiyun			d-cache-line-size = <64>;
189*4882a593Smuzhiyun			d-cache-sets = <128>;
190*4882a593Smuzhiyun			i-cache-size = <0xC000>;
191*4882a593Smuzhiyun			i-cache-line-size = <64>;
192*4882a593Smuzhiyun			i-cache-sets = <192>;
193*4882a593Smuzhiyun			next-level-cache = <&cluster4_l2>;
194*4882a593Smuzhiyun			cpu-idle-states = <&cpu_pw15>;
195*4882a593Smuzhiyun			#cooling-cells = <2>;
196*4882a593Smuzhiyun		};
197*4882a593Smuzhiyun
198*4882a593Smuzhiyun		cpu500: cpu@500 {
199*4882a593Smuzhiyun			device_type = "cpu";
200*4882a593Smuzhiyun			compatible = "arm,cortex-a72";
201*4882a593Smuzhiyun			enable-method = "psci";
202*4882a593Smuzhiyun			reg = <0x500>;
203*4882a593Smuzhiyun			clocks = <&clockgen 1 5>;
204*4882a593Smuzhiyun			d-cache-size = <0x8000>;
205*4882a593Smuzhiyun			d-cache-line-size = <64>;
206*4882a593Smuzhiyun			d-cache-sets = <128>;
207*4882a593Smuzhiyun			i-cache-size = <0xC000>;
208*4882a593Smuzhiyun			i-cache-line-size = <64>;
209*4882a593Smuzhiyun			i-cache-sets = <192>;
210*4882a593Smuzhiyun			next-level-cache = <&cluster5_l2>;
211*4882a593Smuzhiyun			cpu-idle-states = <&cpu_pw15>;
212*4882a593Smuzhiyun			#cooling-cells = <2>;
213*4882a593Smuzhiyun		};
214*4882a593Smuzhiyun
215*4882a593Smuzhiyun		cpu501: cpu@501 {
216*4882a593Smuzhiyun			device_type = "cpu";
217*4882a593Smuzhiyun			compatible = "arm,cortex-a72";
218*4882a593Smuzhiyun			enable-method = "psci";
219*4882a593Smuzhiyun			reg = <0x501>;
220*4882a593Smuzhiyun			clocks = <&clockgen 1 5>;
221*4882a593Smuzhiyun			d-cache-size = <0x8000>;
222*4882a593Smuzhiyun			d-cache-line-size = <64>;
223*4882a593Smuzhiyun			d-cache-sets = <128>;
224*4882a593Smuzhiyun			i-cache-size = <0xC000>;
225*4882a593Smuzhiyun			i-cache-line-size = <64>;
226*4882a593Smuzhiyun			i-cache-sets = <192>;
227*4882a593Smuzhiyun			next-level-cache = <&cluster5_l2>;
228*4882a593Smuzhiyun			cpu-idle-states = <&cpu_pw15>;
229*4882a593Smuzhiyun			#cooling-cells = <2>;
230*4882a593Smuzhiyun		};
231*4882a593Smuzhiyun
232*4882a593Smuzhiyun		cpu600: cpu@600 {
233*4882a593Smuzhiyun			device_type = "cpu";
234*4882a593Smuzhiyun			compatible = "arm,cortex-a72";
235*4882a593Smuzhiyun			enable-method = "psci";
236*4882a593Smuzhiyun			reg = <0x600>;
237*4882a593Smuzhiyun			clocks = <&clockgen 1 6>;
238*4882a593Smuzhiyun			d-cache-size = <0x8000>;
239*4882a593Smuzhiyun			d-cache-line-size = <64>;
240*4882a593Smuzhiyun			d-cache-sets = <128>;
241*4882a593Smuzhiyun			i-cache-size = <0xC000>;
242*4882a593Smuzhiyun			i-cache-line-size = <64>;
243*4882a593Smuzhiyun			i-cache-sets = <192>;
244*4882a593Smuzhiyun			next-level-cache = <&cluster6_l2>;
245*4882a593Smuzhiyun			cpu-idle-states = <&cpu_pw15>;
246*4882a593Smuzhiyun			#cooling-cells = <2>;
247*4882a593Smuzhiyun		};
248*4882a593Smuzhiyun
249*4882a593Smuzhiyun		cpu601: cpu@601 {
250*4882a593Smuzhiyun			device_type = "cpu";
251*4882a593Smuzhiyun			compatible = "arm,cortex-a72";
252*4882a593Smuzhiyun			enable-method = "psci";
253*4882a593Smuzhiyun			reg = <0x601>;
254*4882a593Smuzhiyun			clocks = <&clockgen 1 6>;
255*4882a593Smuzhiyun			d-cache-size = <0x8000>;
256*4882a593Smuzhiyun			d-cache-line-size = <64>;
257*4882a593Smuzhiyun			d-cache-sets = <128>;
258*4882a593Smuzhiyun			i-cache-size = <0xC000>;
259*4882a593Smuzhiyun			i-cache-line-size = <64>;
260*4882a593Smuzhiyun			i-cache-sets = <192>;
261*4882a593Smuzhiyun			next-level-cache = <&cluster6_l2>;
262*4882a593Smuzhiyun			cpu-idle-states = <&cpu_pw15>;
263*4882a593Smuzhiyun			#cooling-cells = <2>;
264*4882a593Smuzhiyun		};
265*4882a593Smuzhiyun
266*4882a593Smuzhiyun		cpu700: cpu@700 {
267*4882a593Smuzhiyun			device_type = "cpu";
268*4882a593Smuzhiyun			compatible = "arm,cortex-a72";
269*4882a593Smuzhiyun			enable-method = "psci";
270*4882a593Smuzhiyun			reg = <0x700>;
271*4882a593Smuzhiyun			clocks = <&clockgen 1 7>;
272*4882a593Smuzhiyun			d-cache-size = <0x8000>;
273*4882a593Smuzhiyun			d-cache-line-size = <64>;
274*4882a593Smuzhiyun			d-cache-sets = <128>;
275*4882a593Smuzhiyun			i-cache-size = <0xC000>;
276*4882a593Smuzhiyun			i-cache-line-size = <64>;
277*4882a593Smuzhiyun			i-cache-sets = <192>;
278*4882a593Smuzhiyun			next-level-cache = <&cluster7_l2>;
279*4882a593Smuzhiyun			cpu-idle-states = <&cpu_pw15>;
280*4882a593Smuzhiyun			#cooling-cells = <2>;
281*4882a593Smuzhiyun		};
282*4882a593Smuzhiyun
283*4882a593Smuzhiyun		cpu701: cpu@701 {
284*4882a593Smuzhiyun			device_type = "cpu";
285*4882a593Smuzhiyun			compatible = "arm,cortex-a72";
286*4882a593Smuzhiyun			enable-method = "psci";
287*4882a593Smuzhiyun			reg = <0x701>;
288*4882a593Smuzhiyun			clocks = <&clockgen 1 7>;
289*4882a593Smuzhiyun			d-cache-size = <0x8000>;
290*4882a593Smuzhiyun			d-cache-line-size = <64>;
291*4882a593Smuzhiyun			d-cache-sets = <128>;
292*4882a593Smuzhiyun			i-cache-size = <0xC000>;
293*4882a593Smuzhiyun			i-cache-line-size = <64>;
294*4882a593Smuzhiyun			i-cache-sets = <192>;
295*4882a593Smuzhiyun			next-level-cache = <&cluster7_l2>;
296*4882a593Smuzhiyun			cpu-idle-states = <&cpu_pw15>;
297*4882a593Smuzhiyun			#cooling-cells = <2>;
298*4882a593Smuzhiyun		};
299*4882a593Smuzhiyun
300*4882a593Smuzhiyun		cluster0_l2: l2-cache0 {
301*4882a593Smuzhiyun			compatible = "cache";
302*4882a593Smuzhiyun			cache-size = <0x100000>;
303*4882a593Smuzhiyun			cache-line-size = <64>;
304*4882a593Smuzhiyun			cache-sets = <1024>;
305*4882a593Smuzhiyun			cache-level = <2>;
306*4882a593Smuzhiyun		};
307*4882a593Smuzhiyun
308*4882a593Smuzhiyun		cluster1_l2: l2-cache1 {
309*4882a593Smuzhiyun			compatible = "cache";
310*4882a593Smuzhiyun			cache-size = <0x100000>;
311*4882a593Smuzhiyun			cache-line-size = <64>;
312*4882a593Smuzhiyun			cache-sets = <1024>;
313*4882a593Smuzhiyun			cache-level = <2>;
314*4882a593Smuzhiyun		};
315*4882a593Smuzhiyun
316*4882a593Smuzhiyun		cluster2_l2: l2-cache2 {
317*4882a593Smuzhiyun			compatible = "cache";
318*4882a593Smuzhiyun			cache-size = <0x100000>;
319*4882a593Smuzhiyun			cache-line-size = <64>;
320*4882a593Smuzhiyun			cache-sets = <1024>;
321*4882a593Smuzhiyun			cache-level = <2>;
322*4882a593Smuzhiyun		};
323*4882a593Smuzhiyun
324*4882a593Smuzhiyun		cluster3_l2: l2-cache3 {
325*4882a593Smuzhiyun			compatible = "cache";
326*4882a593Smuzhiyun			cache-size = <0x100000>;
327*4882a593Smuzhiyun			cache-line-size = <64>;
328*4882a593Smuzhiyun			cache-sets = <1024>;
329*4882a593Smuzhiyun			cache-level = <2>;
330*4882a593Smuzhiyun		};
331*4882a593Smuzhiyun
332*4882a593Smuzhiyun		cluster4_l2: l2-cache4 {
333*4882a593Smuzhiyun			compatible = "cache";
334*4882a593Smuzhiyun			cache-size = <0x100000>;
335*4882a593Smuzhiyun			cache-line-size = <64>;
336*4882a593Smuzhiyun			cache-sets = <1024>;
337*4882a593Smuzhiyun			cache-level = <2>;
338*4882a593Smuzhiyun		};
339*4882a593Smuzhiyun
340*4882a593Smuzhiyun		cluster5_l2: l2-cache5 {
341*4882a593Smuzhiyun			compatible = "cache";
342*4882a593Smuzhiyun			cache-size = <0x100000>;
343*4882a593Smuzhiyun			cache-line-size = <64>;
344*4882a593Smuzhiyun			cache-sets = <1024>;
345*4882a593Smuzhiyun			cache-level = <2>;
346*4882a593Smuzhiyun		};
347*4882a593Smuzhiyun
348*4882a593Smuzhiyun		cluster6_l2: l2-cache6 {
349*4882a593Smuzhiyun			compatible = "cache";
350*4882a593Smuzhiyun			cache-size = <0x100000>;
351*4882a593Smuzhiyun			cache-line-size = <64>;
352*4882a593Smuzhiyun			cache-sets = <1024>;
353*4882a593Smuzhiyun			cache-level = <2>;
354*4882a593Smuzhiyun		};
355*4882a593Smuzhiyun
356*4882a593Smuzhiyun		cluster7_l2: l2-cache7 {
357*4882a593Smuzhiyun			compatible = "cache";
358*4882a593Smuzhiyun			cache-size = <0x100000>;
359*4882a593Smuzhiyun			cache-line-size = <64>;
360*4882a593Smuzhiyun			cache-sets = <1024>;
361*4882a593Smuzhiyun			cache-level = <2>;
362*4882a593Smuzhiyun		};
363*4882a593Smuzhiyun
364*4882a593Smuzhiyun		cpu_pw15: cpu-pw15 {
365*4882a593Smuzhiyun			compatible = "arm,idle-state";
366*4882a593Smuzhiyun			idle-state-name = "PW15";
367*4882a593Smuzhiyun			arm,psci-suspend-param = <0x0>;
368*4882a593Smuzhiyun			entry-latency-us = <2000>;
369*4882a593Smuzhiyun			exit-latency-us = <2000>;
370*4882a593Smuzhiyun			min-residency-us = <6000>;
371*4882a593Smuzhiyun		  };
372*4882a593Smuzhiyun	};
373*4882a593Smuzhiyun
374*4882a593Smuzhiyun	gic: interrupt-controller@6000000 {
375*4882a593Smuzhiyun		compatible = "arm,gic-v3";
376*4882a593Smuzhiyun		reg = <0x0 0x06000000 0 0x10000>, // GIC Dist
377*4882a593Smuzhiyun			<0x0 0x06200000 0 0x200000>, // GICR (RD_base +
378*4882a593Smuzhiyun						     // SGI_base)
379*4882a593Smuzhiyun			<0x0 0x0c0c0000 0 0x2000>, // GICC
380*4882a593Smuzhiyun			<0x0 0x0c0d0000 0 0x1000>, // GICH
381*4882a593Smuzhiyun			<0x0 0x0c0e0000 0 0x20000>; // GICV
382*4882a593Smuzhiyun		#interrupt-cells = <3>;
383*4882a593Smuzhiyun		#address-cells = <2>;
384*4882a593Smuzhiyun		#size-cells = <2>;
385*4882a593Smuzhiyun		ranges;
386*4882a593Smuzhiyun		interrupt-controller;
387*4882a593Smuzhiyun		interrupts = <GIC_PPI 9 IRQ_TYPE_LEVEL_HIGH>;
388*4882a593Smuzhiyun
389*4882a593Smuzhiyun		its: gic-its@6020000 {
390*4882a593Smuzhiyun			compatible = "arm,gic-v3-its";
391*4882a593Smuzhiyun			msi-controller;
392*4882a593Smuzhiyun			reg = <0x0 0x6020000 0 0x20000>;
393*4882a593Smuzhiyun		};
394*4882a593Smuzhiyun	};
395*4882a593Smuzhiyun
396*4882a593Smuzhiyun	timer {
397*4882a593Smuzhiyun		compatible = "arm,armv8-timer";
398*4882a593Smuzhiyun		interrupts = <GIC_PPI 13 IRQ_TYPE_LEVEL_HIGH>,
399*4882a593Smuzhiyun			     <GIC_PPI 14 IRQ_TYPE_LEVEL_HIGH>,
400*4882a593Smuzhiyun			     <GIC_PPI 11 IRQ_TYPE_LEVEL_HIGH>,
401*4882a593Smuzhiyun			     <GIC_PPI 10 IRQ_TYPE_LEVEL_HIGH>;
402*4882a593Smuzhiyun	};
403*4882a593Smuzhiyun
404*4882a593Smuzhiyun	pmu {
405*4882a593Smuzhiyun		compatible = "arm,cortex-a72-pmu";
406*4882a593Smuzhiyun		interrupts = <GIC_PPI 7 IRQ_TYPE_LEVEL_LOW>;
407*4882a593Smuzhiyun	};
408*4882a593Smuzhiyun
409*4882a593Smuzhiyun	psci {
410*4882a593Smuzhiyun		compatible = "arm,psci-0.2";
411*4882a593Smuzhiyun		method = "smc";
412*4882a593Smuzhiyun	};
413*4882a593Smuzhiyun
414*4882a593Smuzhiyun	memory@80000000 {
415*4882a593Smuzhiyun		// DRAM space - 1, size : 2 GB DRAM
416*4882a593Smuzhiyun		device_type = "memory";
417*4882a593Smuzhiyun		reg = <0x00000000 0x80000000 0 0x80000000>;
418*4882a593Smuzhiyun	};
419*4882a593Smuzhiyun
420*4882a593Smuzhiyun	ddr1: memory-controller@1080000 {
421*4882a593Smuzhiyun		compatible = "fsl,qoriq-memory-controller";
422*4882a593Smuzhiyun		reg = <0x0 0x1080000 0x0 0x1000>;
423*4882a593Smuzhiyun		interrupts = <GIC_SPI 17 IRQ_TYPE_LEVEL_HIGH>;
424*4882a593Smuzhiyun		little-endian;
425*4882a593Smuzhiyun	};
426*4882a593Smuzhiyun
427*4882a593Smuzhiyun	ddr2: memory-controller@1090000 {
428*4882a593Smuzhiyun		compatible = "fsl,qoriq-memory-controller";
429*4882a593Smuzhiyun		reg = <0x0 0x1090000 0x0 0x1000>;
430*4882a593Smuzhiyun		interrupts = <GIC_SPI 18 IRQ_TYPE_LEVEL_HIGH>;
431*4882a593Smuzhiyun		little-endian;
432*4882a593Smuzhiyun	};
433*4882a593Smuzhiyun
434*4882a593Smuzhiyun	// One clock unit-sysclk node which bootloader require during DT fix-up
435*4882a593Smuzhiyun	sysclk: sysclk {
436*4882a593Smuzhiyun		compatible = "fixed-clock";
437*4882a593Smuzhiyun		#clock-cells = <0>;
438*4882a593Smuzhiyun		clock-frequency = <100000000>; // fixed up by bootloader
439*4882a593Smuzhiyun		clock-output-names = "sysclk";
440*4882a593Smuzhiyun	};
441*4882a593Smuzhiyun
442*4882a593Smuzhiyun	thermal-zones {
443*4882a593Smuzhiyun		cluster6-7 {
444*4882a593Smuzhiyun			polling-delay-passive = <1000>;
445*4882a593Smuzhiyun			polling-delay = <5000>;
446*4882a593Smuzhiyun			thermal-sensors = <&tmu 0>;
447*4882a593Smuzhiyun
448*4882a593Smuzhiyun			trips {
449*4882a593Smuzhiyun				cluster6_7_alert: cluster6-7-alert {
450*4882a593Smuzhiyun					temperature = <85000>;
451*4882a593Smuzhiyun					hysteresis = <2000>;
452*4882a593Smuzhiyun					type = "passive";
453*4882a593Smuzhiyun				};
454*4882a593Smuzhiyun
455*4882a593Smuzhiyun				cluster6_7_crit: cluster6-7-crit {
456*4882a593Smuzhiyun					temperature = <95000>;
457*4882a593Smuzhiyun					hysteresis = <2000>;
458*4882a593Smuzhiyun					type = "critical";
459*4882a593Smuzhiyun				};
460*4882a593Smuzhiyun			};
461*4882a593Smuzhiyun
462*4882a593Smuzhiyun			cooling-maps {
463*4882a593Smuzhiyun				map0 {
464*4882a593Smuzhiyun					trip = <&cluster6_7_alert>;
465*4882a593Smuzhiyun					cooling-device =
466*4882a593Smuzhiyun						<&cpu0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
467*4882a593Smuzhiyun						<&cpu1 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
468*4882a593Smuzhiyun						<&cpu100 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
469*4882a593Smuzhiyun						<&cpu101 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
470*4882a593Smuzhiyun						<&cpu200 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
471*4882a593Smuzhiyun						<&cpu201 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
472*4882a593Smuzhiyun						<&cpu300 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
473*4882a593Smuzhiyun						<&cpu301 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
474*4882a593Smuzhiyun						<&cpu400 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
475*4882a593Smuzhiyun						<&cpu401 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
476*4882a593Smuzhiyun						<&cpu500 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
477*4882a593Smuzhiyun						<&cpu501 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
478*4882a593Smuzhiyun						<&cpu600 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
479*4882a593Smuzhiyun						<&cpu601 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
480*4882a593Smuzhiyun						<&cpu700 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
481*4882a593Smuzhiyun						<&cpu701 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
482*4882a593Smuzhiyun				};
483*4882a593Smuzhiyun			};
484*4882a593Smuzhiyun		};
485*4882a593Smuzhiyun
486*4882a593Smuzhiyun		ddr-cluster5 {
487*4882a593Smuzhiyun			polling-delay-passive = <1000>;
488*4882a593Smuzhiyun			polling-delay = <5000>;
489*4882a593Smuzhiyun			thermal-sensors = <&tmu 1>;
490*4882a593Smuzhiyun
491*4882a593Smuzhiyun			trips {
492*4882a593Smuzhiyun				ddr-cluster5-alert {
493*4882a593Smuzhiyun					temperature = <85000>;
494*4882a593Smuzhiyun					hysteresis = <2000>;
495*4882a593Smuzhiyun					type = "passive";
496*4882a593Smuzhiyun				};
497*4882a593Smuzhiyun
498*4882a593Smuzhiyun				ddr-cluster5-crit {
499*4882a593Smuzhiyun					temperature = <95000>;
500*4882a593Smuzhiyun					hysteresis = <2000>;
501*4882a593Smuzhiyun					type = "critical";
502*4882a593Smuzhiyun				};
503*4882a593Smuzhiyun			};
504*4882a593Smuzhiyun		};
505*4882a593Smuzhiyun
506*4882a593Smuzhiyun		wriop {
507*4882a593Smuzhiyun			polling-delay-passive = <1000>;
508*4882a593Smuzhiyun			polling-delay = <5000>;
509*4882a593Smuzhiyun			thermal-sensors = <&tmu 2>;
510*4882a593Smuzhiyun
511*4882a593Smuzhiyun			trips {
512*4882a593Smuzhiyun				wriop-alert {
513*4882a593Smuzhiyun					temperature = <85000>;
514*4882a593Smuzhiyun					hysteresis = <2000>;
515*4882a593Smuzhiyun					type = "passive";
516*4882a593Smuzhiyun				};
517*4882a593Smuzhiyun
518*4882a593Smuzhiyun				wriop-crit {
519*4882a593Smuzhiyun					temperature = <95000>;
520*4882a593Smuzhiyun					hysteresis = <2000>;
521*4882a593Smuzhiyun					type = "critical";
522*4882a593Smuzhiyun				};
523*4882a593Smuzhiyun			};
524*4882a593Smuzhiyun		};
525*4882a593Smuzhiyun
526*4882a593Smuzhiyun		dce-qbman-hsio2 {
527*4882a593Smuzhiyun			polling-delay-passive = <1000>;
528*4882a593Smuzhiyun			polling-delay = <5000>;
529*4882a593Smuzhiyun			thermal-sensors = <&tmu 3>;
530*4882a593Smuzhiyun
531*4882a593Smuzhiyun			trips {
532*4882a593Smuzhiyun				dce-qbman-alert {
533*4882a593Smuzhiyun					temperature = <85000>;
534*4882a593Smuzhiyun					hysteresis = <2000>;
535*4882a593Smuzhiyun					type = "passive";
536*4882a593Smuzhiyun				};
537*4882a593Smuzhiyun
538*4882a593Smuzhiyun				dce-qbman-crit {
539*4882a593Smuzhiyun					temperature = <95000>;
540*4882a593Smuzhiyun					hysteresis = <2000>;
541*4882a593Smuzhiyun					type = "critical";
542*4882a593Smuzhiyun				};
543*4882a593Smuzhiyun			};
544*4882a593Smuzhiyun		};
545*4882a593Smuzhiyun
546*4882a593Smuzhiyun		ccn-dpaa-tbu {
547*4882a593Smuzhiyun			polling-delay-passive = <1000>;
548*4882a593Smuzhiyun			polling-delay = <5000>;
549*4882a593Smuzhiyun			thermal-sensors = <&tmu 4>;
550*4882a593Smuzhiyun
551*4882a593Smuzhiyun			trips {
552*4882a593Smuzhiyun				ccn-dpaa-alert {
553*4882a593Smuzhiyun					temperature = <85000>;
554*4882a593Smuzhiyun					hysteresis = <2000>;
555*4882a593Smuzhiyun					type = "passive";
556*4882a593Smuzhiyun				};
557*4882a593Smuzhiyun
558*4882a593Smuzhiyun				ccn-dpaa-crit {
559*4882a593Smuzhiyun					temperature = <95000>;
560*4882a593Smuzhiyun					hysteresis = <2000>;
561*4882a593Smuzhiyun					type = "critical";
562*4882a593Smuzhiyun				};
563*4882a593Smuzhiyun			};
564*4882a593Smuzhiyun		};
565*4882a593Smuzhiyun
566*4882a593Smuzhiyun		cluster4-hsio3 {
567*4882a593Smuzhiyun			polling-delay-passive = <1000>;
568*4882a593Smuzhiyun			polling-delay = <5000>;
569*4882a593Smuzhiyun			thermal-sensors = <&tmu 5>;
570*4882a593Smuzhiyun
571*4882a593Smuzhiyun			trips {
572*4882a593Smuzhiyun				clust4-hsio3-alert {
573*4882a593Smuzhiyun					temperature = <85000>;
574*4882a593Smuzhiyun					hysteresis = <2000>;
575*4882a593Smuzhiyun					type = "passive";
576*4882a593Smuzhiyun				};
577*4882a593Smuzhiyun
578*4882a593Smuzhiyun				clust4-hsio3-crit {
579*4882a593Smuzhiyun					temperature = <95000>;
580*4882a593Smuzhiyun					hysteresis = <2000>;
581*4882a593Smuzhiyun					type = "critical";
582*4882a593Smuzhiyun				};
583*4882a593Smuzhiyun			};
584*4882a593Smuzhiyun		};
585*4882a593Smuzhiyun
586*4882a593Smuzhiyun		cluster2-3 {
587*4882a593Smuzhiyun			polling-delay-passive = <1000>;
588*4882a593Smuzhiyun			polling-delay = <5000>;
589*4882a593Smuzhiyun			thermal-sensors = <&tmu 6>;
590*4882a593Smuzhiyun
591*4882a593Smuzhiyun			trips {
592*4882a593Smuzhiyun				cluster2-3-alert {
593*4882a593Smuzhiyun					temperature = <85000>;
594*4882a593Smuzhiyun					hysteresis = <2000>;
595*4882a593Smuzhiyun					type = "passive";
596*4882a593Smuzhiyun				};
597*4882a593Smuzhiyun
598*4882a593Smuzhiyun				cluster2-3-crit {
599*4882a593Smuzhiyun					temperature = <95000>;
600*4882a593Smuzhiyun					hysteresis = <2000>;
601*4882a593Smuzhiyun					type = "critical";
602*4882a593Smuzhiyun				};
603*4882a593Smuzhiyun			};
604*4882a593Smuzhiyun		};
605*4882a593Smuzhiyun	};
606*4882a593Smuzhiyun
607*4882a593Smuzhiyun	soc {
608*4882a593Smuzhiyun		compatible = "simple-bus";
609*4882a593Smuzhiyun		#address-cells = <2>;
610*4882a593Smuzhiyun		#size-cells = <2>;
611*4882a593Smuzhiyun		ranges;
612*4882a593Smuzhiyun		dma-ranges = <0x0 0x0 0x0 0x0 0x10000 0x00000000>;
613*4882a593Smuzhiyun
614*4882a593Smuzhiyun		crypto: crypto@8000000 {
615*4882a593Smuzhiyun			compatible = "fsl,sec-v5.0", "fsl,sec-v4.0";
616*4882a593Smuzhiyun			fsl,sec-era = <10>;
617*4882a593Smuzhiyun			#address-cells = <1>;
618*4882a593Smuzhiyun			#size-cells = <1>;
619*4882a593Smuzhiyun			ranges = <0x0 0x00 0x8000000 0x100000>;
620*4882a593Smuzhiyun			reg = <0x00 0x8000000 0x0 0x100000>;
621*4882a593Smuzhiyun			interrupts = <GIC_SPI 139 IRQ_TYPE_LEVEL_HIGH>;
622*4882a593Smuzhiyun			dma-coherent;
623*4882a593Smuzhiyun			status = "disabled";
624*4882a593Smuzhiyun
625*4882a593Smuzhiyun			sec_jr0: jr@10000 {
626*4882a593Smuzhiyun				compatible = "fsl,sec-v5.0-job-ring",
627*4882a593Smuzhiyun					     "fsl,sec-v4.0-job-ring";
628*4882a593Smuzhiyun				reg        = <0x10000 0x10000>;
629*4882a593Smuzhiyun				interrupts = <GIC_SPI 140 IRQ_TYPE_LEVEL_HIGH>;
630*4882a593Smuzhiyun			};
631*4882a593Smuzhiyun
632*4882a593Smuzhiyun			sec_jr1: jr@20000 {
633*4882a593Smuzhiyun				compatible = "fsl,sec-v5.0-job-ring",
634*4882a593Smuzhiyun					     "fsl,sec-v4.0-job-ring";
635*4882a593Smuzhiyun				reg        = <0x20000 0x10000>;
636*4882a593Smuzhiyun				interrupts = <GIC_SPI 141 IRQ_TYPE_LEVEL_HIGH>;
637*4882a593Smuzhiyun			};
638*4882a593Smuzhiyun
639*4882a593Smuzhiyun			sec_jr2: jr@30000 {
640*4882a593Smuzhiyun				compatible = "fsl,sec-v5.0-job-ring",
641*4882a593Smuzhiyun					     "fsl,sec-v4.0-job-ring";
642*4882a593Smuzhiyun				reg        = <0x30000 0x10000>;
643*4882a593Smuzhiyun				interrupts = <GIC_SPI 142 IRQ_TYPE_LEVEL_HIGH>;
644*4882a593Smuzhiyun			};
645*4882a593Smuzhiyun
646*4882a593Smuzhiyun			sec_jr3: jr@40000 {
647*4882a593Smuzhiyun				compatible = "fsl,sec-v5.0-job-ring",
648*4882a593Smuzhiyun					     "fsl,sec-v4.0-job-ring";
649*4882a593Smuzhiyun				reg        = <0x40000 0x10000>;
650*4882a593Smuzhiyun				interrupts = <GIC_SPI 143 IRQ_TYPE_LEVEL_HIGH>;
651*4882a593Smuzhiyun			};
652*4882a593Smuzhiyun		};
653*4882a593Smuzhiyun
654*4882a593Smuzhiyun		clockgen: clock-controller@1300000 {
655*4882a593Smuzhiyun			compatible = "fsl,lx2160a-clockgen";
656*4882a593Smuzhiyun			reg = <0 0x1300000 0 0xa0000>;
657*4882a593Smuzhiyun			#clock-cells = <2>;
658*4882a593Smuzhiyun			clocks = <&sysclk>;
659*4882a593Smuzhiyun		};
660*4882a593Smuzhiyun
661*4882a593Smuzhiyun		dcfg: syscon@1e00000 {
662*4882a593Smuzhiyun			compatible = "fsl,lx2160a-dcfg", "syscon";
663*4882a593Smuzhiyun			reg = <0x0 0x1e00000 0x0 0x10000>;
664*4882a593Smuzhiyun			little-endian;
665*4882a593Smuzhiyun		};
666*4882a593Smuzhiyun
667*4882a593Smuzhiyun		tmu: tmu@1f80000 {
668*4882a593Smuzhiyun			compatible = "fsl,qoriq-tmu";
669*4882a593Smuzhiyun			reg = <0x0 0x1f80000 0x0 0x10000>;
670*4882a593Smuzhiyun			interrupts = <GIC_SPI 23 IRQ_TYPE_LEVEL_HIGH>;
671*4882a593Smuzhiyun			fsl,tmu-range = <0x800000e6 0x8001017d>;
672*4882a593Smuzhiyun			fsl,tmu-calibration =
673*4882a593Smuzhiyun				/* Calibration data group 1 */
674*4882a593Smuzhiyun				<0x00000000 0x00000035
675*4882a593Smuzhiyun				/* Calibration data group 2 */
676*4882a593Smuzhiyun				0x00000001 0x00000154>;
677*4882a593Smuzhiyun			little-endian;
678*4882a593Smuzhiyun			#thermal-sensor-cells = <1>;
679*4882a593Smuzhiyun		};
680*4882a593Smuzhiyun
681*4882a593Smuzhiyun		i2c0: i2c@2000000 {
682*4882a593Smuzhiyun			compatible = "fsl,vf610-i2c";
683*4882a593Smuzhiyun			#address-cells = <1>;
684*4882a593Smuzhiyun			#size-cells = <0>;
685*4882a593Smuzhiyun			reg = <0x0 0x2000000 0x0 0x10000>;
686*4882a593Smuzhiyun			interrupts = <GIC_SPI 34 IRQ_TYPE_LEVEL_HIGH>;
687*4882a593Smuzhiyun			clock-names = "i2c";
688*4882a593Smuzhiyun			clocks = <&clockgen 4 15>;
689*4882a593Smuzhiyun			scl-gpio = <&gpio2 15 GPIO_ACTIVE_HIGH>;
690*4882a593Smuzhiyun			status = "disabled";
691*4882a593Smuzhiyun		};
692*4882a593Smuzhiyun
693*4882a593Smuzhiyun		i2c1: i2c@2010000 {
694*4882a593Smuzhiyun			compatible = "fsl,vf610-i2c";
695*4882a593Smuzhiyun			#address-cells = <1>;
696*4882a593Smuzhiyun			#size-cells = <0>;
697*4882a593Smuzhiyun			reg = <0x0 0x2010000 0x0 0x10000>;
698*4882a593Smuzhiyun			interrupts = <GIC_SPI 34 IRQ_TYPE_LEVEL_HIGH>;
699*4882a593Smuzhiyun			clock-names = "i2c";
700*4882a593Smuzhiyun			clocks = <&clockgen 4 15>;
701*4882a593Smuzhiyun			status = "disabled";
702*4882a593Smuzhiyun		};
703*4882a593Smuzhiyun
704*4882a593Smuzhiyun		i2c2: i2c@2020000 {
705*4882a593Smuzhiyun			compatible = "fsl,vf610-i2c";
706*4882a593Smuzhiyun			#address-cells = <1>;
707*4882a593Smuzhiyun			#size-cells = <0>;
708*4882a593Smuzhiyun			reg = <0x0 0x2020000 0x0 0x10000>;
709*4882a593Smuzhiyun			interrupts = <GIC_SPI 35 IRQ_TYPE_LEVEL_HIGH>;
710*4882a593Smuzhiyun			clock-names = "i2c";
711*4882a593Smuzhiyun			clocks = <&clockgen 4 15>;
712*4882a593Smuzhiyun			status = "disabled";
713*4882a593Smuzhiyun		};
714*4882a593Smuzhiyun
715*4882a593Smuzhiyun		i2c3: i2c@2030000 {
716*4882a593Smuzhiyun			compatible = "fsl,vf610-i2c";
717*4882a593Smuzhiyun			#address-cells = <1>;
718*4882a593Smuzhiyun			#size-cells = <0>;
719*4882a593Smuzhiyun			reg = <0x0 0x2030000 0x0 0x10000>;
720*4882a593Smuzhiyun			interrupts = <GIC_SPI 35 IRQ_TYPE_LEVEL_HIGH>;
721*4882a593Smuzhiyun			clock-names = "i2c";
722*4882a593Smuzhiyun			clocks = <&clockgen 4 15>;
723*4882a593Smuzhiyun			status = "disabled";
724*4882a593Smuzhiyun		};
725*4882a593Smuzhiyun
726*4882a593Smuzhiyun		i2c4: i2c@2040000 {
727*4882a593Smuzhiyun			compatible = "fsl,vf610-i2c";
728*4882a593Smuzhiyun			#address-cells = <1>;
729*4882a593Smuzhiyun			#size-cells = <0>;
730*4882a593Smuzhiyun			reg = <0x0 0x2040000 0x0 0x10000>;
731*4882a593Smuzhiyun			interrupts = <GIC_SPI 74 IRQ_TYPE_LEVEL_HIGH>;
732*4882a593Smuzhiyun			clock-names = "i2c";
733*4882a593Smuzhiyun			clocks = <&clockgen 4 15>;
734*4882a593Smuzhiyun			scl-gpio = <&gpio2 16 GPIO_ACTIVE_HIGH>;
735*4882a593Smuzhiyun			status = "disabled";
736*4882a593Smuzhiyun		};
737*4882a593Smuzhiyun
738*4882a593Smuzhiyun		i2c5: i2c@2050000 {
739*4882a593Smuzhiyun			compatible = "fsl,vf610-i2c";
740*4882a593Smuzhiyun			#address-cells = <1>;
741*4882a593Smuzhiyun			#size-cells = <0>;
742*4882a593Smuzhiyun			reg = <0x0 0x2050000 0x0 0x10000>;
743*4882a593Smuzhiyun			interrupts = <GIC_SPI 74 IRQ_TYPE_LEVEL_HIGH>;
744*4882a593Smuzhiyun			clock-names = "i2c";
745*4882a593Smuzhiyun			clocks = <&clockgen 4 15>;
746*4882a593Smuzhiyun			status = "disabled";
747*4882a593Smuzhiyun		};
748*4882a593Smuzhiyun
749*4882a593Smuzhiyun		i2c6: i2c@2060000 {
750*4882a593Smuzhiyun			compatible = "fsl,vf610-i2c";
751*4882a593Smuzhiyun			#address-cells = <1>;
752*4882a593Smuzhiyun			#size-cells = <0>;
753*4882a593Smuzhiyun			reg = <0x0 0x2060000 0x0 0x10000>;
754*4882a593Smuzhiyun			interrupts = <GIC_SPI 75 IRQ_TYPE_LEVEL_HIGH>;
755*4882a593Smuzhiyun			clock-names = "i2c";
756*4882a593Smuzhiyun			clocks = <&clockgen 4 15>;
757*4882a593Smuzhiyun			status = "disabled";
758*4882a593Smuzhiyun		};
759*4882a593Smuzhiyun
760*4882a593Smuzhiyun		i2c7: i2c@2070000 {
761*4882a593Smuzhiyun			compatible = "fsl,vf610-i2c";
762*4882a593Smuzhiyun			#address-cells = <1>;
763*4882a593Smuzhiyun			#size-cells = <0>;
764*4882a593Smuzhiyun			reg = <0x0 0x2070000 0x0 0x10000>;
765*4882a593Smuzhiyun			interrupts = <GIC_SPI 75 IRQ_TYPE_LEVEL_HIGH>;
766*4882a593Smuzhiyun			clock-names = "i2c";
767*4882a593Smuzhiyun			clocks = <&clockgen 4 15>;
768*4882a593Smuzhiyun			status = "disabled";
769*4882a593Smuzhiyun		};
770*4882a593Smuzhiyun
771*4882a593Smuzhiyun		fspi: spi@20c0000 {
772*4882a593Smuzhiyun			compatible = "nxp,lx2160a-fspi";
773*4882a593Smuzhiyun			#address-cells = <1>;
774*4882a593Smuzhiyun			#size-cells = <0>;
775*4882a593Smuzhiyun			reg = <0x0 0x20c0000 0x0 0x10000>,
776*4882a593Smuzhiyun			      <0x0 0x20000000 0x0 0x10000000>;
777*4882a593Smuzhiyun			reg-names = "fspi_base", "fspi_mmap";
778*4882a593Smuzhiyun			interrupts = <GIC_SPI 25 IRQ_TYPE_LEVEL_HIGH>;
779*4882a593Smuzhiyun			clocks = <&clockgen 4 3>, <&clockgen 4 3>;
780*4882a593Smuzhiyun			clock-names = "fspi_en", "fspi";
781*4882a593Smuzhiyun			status = "disabled";
782*4882a593Smuzhiyun		};
783*4882a593Smuzhiyun
784*4882a593Smuzhiyun		dspi0: spi@2100000 {
785*4882a593Smuzhiyun			compatible = "fsl,lx2160a-dspi", "fsl,ls2085a-dspi";
786*4882a593Smuzhiyun			#address-cells = <1>;
787*4882a593Smuzhiyun			#size-cells = <0>;
788*4882a593Smuzhiyun			reg = <0x0 0x2100000 0x0 0x10000>;
789*4882a593Smuzhiyun			interrupts = <GIC_SPI 26 IRQ_TYPE_LEVEL_HIGH>;
790*4882a593Smuzhiyun			clocks = <&clockgen 4 7>;
791*4882a593Smuzhiyun			clock-names = "dspi";
792*4882a593Smuzhiyun			spi-num-chipselects = <5>;
793*4882a593Smuzhiyun			bus-num = <0>;
794*4882a593Smuzhiyun			status = "disabled";
795*4882a593Smuzhiyun		};
796*4882a593Smuzhiyun
797*4882a593Smuzhiyun		dspi1: spi@2110000 {
798*4882a593Smuzhiyun			compatible = "fsl,lx2160a-dspi", "fsl,ls2085a-dspi";
799*4882a593Smuzhiyun			#address-cells = <1>;
800*4882a593Smuzhiyun			#size-cells = <0>;
801*4882a593Smuzhiyun			reg = <0x0 0x2110000 0x0 0x10000>;
802*4882a593Smuzhiyun			interrupts = <GIC_SPI 26 IRQ_TYPE_LEVEL_HIGH>;
803*4882a593Smuzhiyun			clocks = <&clockgen 4 7>;
804*4882a593Smuzhiyun			clock-names = "dspi";
805*4882a593Smuzhiyun			spi-num-chipselects = <5>;
806*4882a593Smuzhiyun			bus-num = <1>;
807*4882a593Smuzhiyun			status = "disabled";
808*4882a593Smuzhiyun		};
809*4882a593Smuzhiyun
810*4882a593Smuzhiyun		dspi2: spi@2120000 {
811*4882a593Smuzhiyun			compatible = "fsl,lx2160a-dspi", "fsl,ls2085a-dspi";
812*4882a593Smuzhiyun			#address-cells = <1>;
813*4882a593Smuzhiyun			#size-cells = <0>;
814*4882a593Smuzhiyun			reg = <0x0 0x2120000 0x0 0x10000>;
815*4882a593Smuzhiyun			interrupts = <GIC_SPI 241 IRQ_TYPE_LEVEL_HIGH>;
816*4882a593Smuzhiyun			clocks = <&clockgen 4 7>;
817*4882a593Smuzhiyun			clock-names = "dspi";
818*4882a593Smuzhiyun			spi-num-chipselects = <5>;
819*4882a593Smuzhiyun			bus-num = <2>;
820*4882a593Smuzhiyun			status = "disabled";
821*4882a593Smuzhiyun		};
822*4882a593Smuzhiyun
823*4882a593Smuzhiyun		esdhc0: esdhc@2140000 {
824*4882a593Smuzhiyun			compatible = "fsl,esdhc";
825*4882a593Smuzhiyun			reg = <0x0 0x2140000 0x0 0x10000>;
826*4882a593Smuzhiyun			interrupts = <0 28 0x4>; /* Level high type */
827*4882a593Smuzhiyun			clocks = <&clockgen 4 1>;
828*4882a593Smuzhiyun			dma-coherent;
829*4882a593Smuzhiyun			voltage-ranges = <1800 1800 3300 3300>;
830*4882a593Smuzhiyun			sdhci,auto-cmd12;
831*4882a593Smuzhiyun			little-endian;
832*4882a593Smuzhiyun			bus-width = <4>;
833*4882a593Smuzhiyun			status = "disabled";
834*4882a593Smuzhiyun		};
835*4882a593Smuzhiyun
836*4882a593Smuzhiyun		esdhc1: esdhc@2150000 {
837*4882a593Smuzhiyun			compatible = "fsl,esdhc";
838*4882a593Smuzhiyun			reg = <0x0 0x2150000 0x0 0x10000>;
839*4882a593Smuzhiyun			interrupts = <0 63 0x4>; /* Level high type */
840*4882a593Smuzhiyun			clocks = <&clockgen 4 1>;
841*4882a593Smuzhiyun			dma-coherent;
842*4882a593Smuzhiyun			voltage-ranges = <1800 1800 3300 3300>;
843*4882a593Smuzhiyun			sdhci,auto-cmd12;
844*4882a593Smuzhiyun			broken-cd;
845*4882a593Smuzhiyun			little-endian;
846*4882a593Smuzhiyun			bus-width = <4>;
847*4882a593Smuzhiyun			status = "disabled";
848*4882a593Smuzhiyun		};
849*4882a593Smuzhiyun
850*4882a593Smuzhiyun		uart0: serial@21c0000 {
851*4882a593Smuzhiyun			compatible = "arm,sbsa-uart","arm,pl011";
852*4882a593Smuzhiyun			reg = <0x0 0x21c0000 0x0 0x1000>;
853*4882a593Smuzhiyun			interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>;
854*4882a593Smuzhiyun			current-speed = <115200>;
855*4882a593Smuzhiyun			status = "disabled";
856*4882a593Smuzhiyun		};
857*4882a593Smuzhiyun
858*4882a593Smuzhiyun		uart1: serial@21d0000 {
859*4882a593Smuzhiyun			compatible = "arm,sbsa-uart","arm,pl011";
860*4882a593Smuzhiyun			reg = <0x0 0x21d0000 0x0 0x1000>;
861*4882a593Smuzhiyun			interrupts = <GIC_SPI 33 IRQ_TYPE_LEVEL_HIGH>;
862*4882a593Smuzhiyun			current-speed = <115200>;
863*4882a593Smuzhiyun			status = "disabled";
864*4882a593Smuzhiyun		};
865*4882a593Smuzhiyun
866*4882a593Smuzhiyun		uart2: serial@21e0000 {
867*4882a593Smuzhiyun			compatible = "arm,sbsa-uart","arm,pl011";
868*4882a593Smuzhiyun			reg = <0x0 0x21e0000 0x0 0x1000>;
869*4882a593Smuzhiyun			interrupts = <GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>;
870*4882a593Smuzhiyun			current-speed = <115200>;
871*4882a593Smuzhiyun			status = "disabled";
872*4882a593Smuzhiyun		};
873*4882a593Smuzhiyun
874*4882a593Smuzhiyun		uart3: serial@21f0000 {
875*4882a593Smuzhiyun			compatible = "arm,sbsa-uart","arm,pl011";
876*4882a593Smuzhiyun			reg = <0x0 0x21f0000 0x0 0x1000>;
877*4882a593Smuzhiyun			interrupts = <GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>;
878*4882a593Smuzhiyun			current-speed = <115200>;
879*4882a593Smuzhiyun			status = "disabled";
880*4882a593Smuzhiyun		};
881*4882a593Smuzhiyun
882*4882a593Smuzhiyun		gpio0: gpio@2300000 {
883*4882a593Smuzhiyun			compatible = "fsl,qoriq-gpio";
884*4882a593Smuzhiyun			reg = <0x0 0x2300000 0x0 0x10000>;
885*4882a593Smuzhiyun			interrupts = <GIC_SPI 36 IRQ_TYPE_LEVEL_HIGH>;
886*4882a593Smuzhiyun			gpio-controller;
887*4882a593Smuzhiyun			little-endian;
888*4882a593Smuzhiyun			#gpio-cells = <2>;
889*4882a593Smuzhiyun			interrupt-controller;
890*4882a593Smuzhiyun			#interrupt-cells = <2>;
891*4882a593Smuzhiyun		};
892*4882a593Smuzhiyun
893*4882a593Smuzhiyun		gpio1: gpio@2310000 {
894*4882a593Smuzhiyun			compatible = "fsl,qoriq-gpio";
895*4882a593Smuzhiyun			reg = <0x0 0x2310000 0x0 0x10000>;
896*4882a593Smuzhiyun			interrupts = <GIC_SPI 36 IRQ_TYPE_LEVEL_HIGH>;
897*4882a593Smuzhiyun			gpio-controller;
898*4882a593Smuzhiyun			little-endian;
899*4882a593Smuzhiyun			#gpio-cells = <2>;
900*4882a593Smuzhiyun			interrupt-controller;
901*4882a593Smuzhiyun			#interrupt-cells = <2>;
902*4882a593Smuzhiyun		};
903*4882a593Smuzhiyun
904*4882a593Smuzhiyun		gpio2: gpio@2320000 {
905*4882a593Smuzhiyun			compatible = "fsl,qoriq-gpio";
906*4882a593Smuzhiyun			reg = <0x0 0x2320000 0x0 0x10000>;
907*4882a593Smuzhiyun			interrupts = <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>;
908*4882a593Smuzhiyun			gpio-controller;
909*4882a593Smuzhiyun			little-endian;
910*4882a593Smuzhiyun			#gpio-cells = <2>;
911*4882a593Smuzhiyun			interrupt-controller;
912*4882a593Smuzhiyun			#interrupt-cells = <2>;
913*4882a593Smuzhiyun		};
914*4882a593Smuzhiyun
915*4882a593Smuzhiyun		gpio3: gpio@2330000 {
916*4882a593Smuzhiyun			compatible = "fsl,qoriq-gpio";
917*4882a593Smuzhiyun			reg = <0x0 0x2330000 0x0 0x10000>;
918*4882a593Smuzhiyun			interrupts = <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>;
919*4882a593Smuzhiyun			gpio-controller;
920*4882a593Smuzhiyun			little-endian;
921*4882a593Smuzhiyun			#gpio-cells = <2>;
922*4882a593Smuzhiyun			interrupt-controller;
923*4882a593Smuzhiyun			#interrupt-cells = <2>;
924*4882a593Smuzhiyun		};
925*4882a593Smuzhiyun
926*4882a593Smuzhiyun		watchdog@23a0000 {
927*4882a593Smuzhiyun			compatible = "arm,sbsa-gwdt";
928*4882a593Smuzhiyun			reg = <0x0 0x23a0000 0 0x1000>,
929*4882a593Smuzhiyun			      <0x0 0x2390000 0 0x1000>;
930*4882a593Smuzhiyun			interrupts = <GIC_SPI 59 IRQ_TYPE_LEVEL_HIGH>;
931*4882a593Smuzhiyun			timeout-sec = <30>;
932*4882a593Smuzhiyun		};
933*4882a593Smuzhiyun
934*4882a593Smuzhiyun		rcpm: power-controller@1e34040 {
935*4882a593Smuzhiyun			compatible = "fsl,lx2160a-rcpm", "fsl,qoriq-rcpm-2.1+";
936*4882a593Smuzhiyun			reg = <0x0 0x1e34040 0x0 0x1c>;
937*4882a593Smuzhiyun			#fsl,rcpm-wakeup-cells = <7>;
938*4882a593Smuzhiyun			little-endian;
939*4882a593Smuzhiyun		};
940*4882a593Smuzhiyun
941*4882a593Smuzhiyun		ftm_alarm0: timer@2800000 {
942*4882a593Smuzhiyun			compatible = "fsl,lx2160a-ftm-alarm";
943*4882a593Smuzhiyun			reg = <0x0 0x2800000 0x0 0x10000>;
944*4882a593Smuzhiyun			fsl,rcpm-wakeup = <&rcpm 0x0 0x0 0x0 0x0 0x4000 0x0 0x0>;
945*4882a593Smuzhiyun			interrupts = <GIC_SPI 44 IRQ_TYPE_LEVEL_HIGH>;
946*4882a593Smuzhiyun		};
947*4882a593Smuzhiyun
948*4882a593Smuzhiyun		usb0: usb@3100000 {
949*4882a593Smuzhiyun			compatible = "snps,dwc3";
950*4882a593Smuzhiyun			reg = <0x0 0x3100000 0x0 0x10000>;
951*4882a593Smuzhiyun			interrupts = <GIC_SPI 80 IRQ_TYPE_LEVEL_HIGH>;
952*4882a593Smuzhiyun			dr_mode = "host";
953*4882a593Smuzhiyun			snps,quirk-frame-length-adjustment = <0x20>;
954*4882a593Smuzhiyun			snps,dis_rxdet_inp3_quirk;
955*4882a593Smuzhiyun			snps,incr-burst-type-adjustment = <1>, <4>, <8>, <16>;
956*4882a593Smuzhiyun			status = "disabled";
957*4882a593Smuzhiyun		};
958*4882a593Smuzhiyun
959*4882a593Smuzhiyun		usb1: usb@3110000 {
960*4882a593Smuzhiyun			compatible = "snps,dwc3";
961*4882a593Smuzhiyun			reg = <0x0 0x3110000 0x0 0x10000>;
962*4882a593Smuzhiyun			interrupts = <GIC_SPI 81 IRQ_TYPE_LEVEL_HIGH>;
963*4882a593Smuzhiyun			dr_mode = "host";
964*4882a593Smuzhiyun			snps,quirk-frame-length-adjustment = <0x20>;
965*4882a593Smuzhiyun			snps,dis_rxdet_inp3_quirk;
966*4882a593Smuzhiyun			snps,incr-burst-type-adjustment = <1>, <4>, <8>, <16>;
967*4882a593Smuzhiyun			status = "disabled";
968*4882a593Smuzhiyun		};
969*4882a593Smuzhiyun
970*4882a593Smuzhiyun		sata0: sata@3200000 {
971*4882a593Smuzhiyun			compatible = "fsl,lx2160a-ahci";
972*4882a593Smuzhiyun			reg = <0x0 0x3200000 0x0 0x10000>,
973*4882a593Smuzhiyun			      <0x7 0x100520 0x0 0x4>;
974*4882a593Smuzhiyun			reg-names = "ahci", "sata-ecc";
975*4882a593Smuzhiyun			interrupts = <GIC_SPI 133 IRQ_TYPE_LEVEL_HIGH>;
976*4882a593Smuzhiyun			clocks = <&clockgen 4 3>;
977*4882a593Smuzhiyun			dma-coherent;
978*4882a593Smuzhiyun			status = "disabled";
979*4882a593Smuzhiyun		};
980*4882a593Smuzhiyun
981*4882a593Smuzhiyun		sata1: sata@3210000 {
982*4882a593Smuzhiyun			compatible = "fsl,lx2160a-ahci";
983*4882a593Smuzhiyun			reg = <0x0 0x3210000 0x0 0x10000>,
984*4882a593Smuzhiyun			      <0x7 0x100520 0x0 0x4>;
985*4882a593Smuzhiyun			reg-names = "ahci", "sata-ecc";
986*4882a593Smuzhiyun			interrupts = <GIC_SPI 136 IRQ_TYPE_LEVEL_HIGH>;
987*4882a593Smuzhiyun			clocks = <&clockgen 4 3>;
988*4882a593Smuzhiyun			dma-coherent;
989*4882a593Smuzhiyun			status = "disabled";
990*4882a593Smuzhiyun		};
991*4882a593Smuzhiyun
992*4882a593Smuzhiyun		sata2: sata@3220000 {
993*4882a593Smuzhiyun			compatible = "fsl,lx2160a-ahci";
994*4882a593Smuzhiyun			reg = <0x0 0x3220000 0x0 0x10000>,
995*4882a593Smuzhiyun			      <0x7 0x100520 0x0 0x4>;
996*4882a593Smuzhiyun			reg-names = "ahci", "sata-ecc";
997*4882a593Smuzhiyun			interrupts = <GIC_SPI 97 IRQ_TYPE_LEVEL_HIGH>;
998*4882a593Smuzhiyun			clocks = <&clockgen 4 3>;
999*4882a593Smuzhiyun			dma-coherent;
1000*4882a593Smuzhiyun			status = "disabled";
1001*4882a593Smuzhiyun		};
1002*4882a593Smuzhiyun
1003*4882a593Smuzhiyun		sata3: sata@3230000 {
1004*4882a593Smuzhiyun			compatible = "fsl,lx2160a-ahci";
1005*4882a593Smuzhiyun			reg = <0x0 0x3230000 0x0 0x10000>,
1006*4882a593Smuzhiyun			      <0x7 0x100520 0x0 0x4>;
1007*4882a593Smuzhiyun			reg-names = "ahci", "sata-ecc";
1008*4882a593Smuzhiyun			interrupts = <GIC_SPI 100 IRQ_TYPE_LEVEL_HIGH>;
1009*4882a593Smuzhiyun			clocks = <&clockgen 4 3>;
1010*4882a593Smuzhiyun			dma-coherent;
1011*4882a593Smuzhiyun			status = "disabled";
1012*4882a593Smuzhiyun		};
1013*4882a593Smuzhiyun
1014*4882a593Smuzhiyun		pcie1: pcie@3400000 {
1015*4882a593Smuzhiyun			compatible = "fsl,lx2160a-pcie";
1016*4882a593Smuzhiyun			reg = <0x00 0x03400000 0x0 0x00100000   /* controller registers */
1017*4882a593Smuzhiyun			       0x80 0x00000000 0x0 0x00002000>; /* configuration space */
1018*4882a593Smuzhiyun			reg-names = "csr_axi_slave", "config_axi_slave";
1019*4882a593Smuzhiyun			interrupts = <GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH>, /* AER interrupt */
1020*4882a593Smuzhiyun				     <GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH>, /* PME interrupt */
1021*4882a593Smuzhiyun				     <GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH>; /* controller interrupt */
1022*4882a593Smuzhiyun			interrupt-names = "aer", "pme", "intr";
1023*4882a593Smuzhiyun			#address-cells = <3>;
1024*4882a593Smuzhiyun			#size-cells = <2>;
1025*4882a593Smuzhiyun			device_type = "pci";
1026*4882a593Smuzhiyun			dma-coherent;
1027*4882a593Smuzhiyun			apio-wins = <8>;
1028*4882a593Smuzhiyun			ppio-wins = <8>;
1029*4882a593Smuzhiyun			bus-range = <0x0 0xff>;
1030*4882a593Smuzhiyun			ranges = <0x82000000 0x0 0x40000000 0x80 0x40000000 0x0 0x40000000>; /* non-prefetchable memory */
1031*4882a593Smuzhiyun			msi-parent = <&its>;
1032*4882a593Smuzhiyun			#interrupt-cells = <1>;
1033*4882a593Smuzhiyun			interrupt-map-mask = <0 0 0 7>;
1034*4882a593Smuzhiyun			interrupt-map = <0000 0 0 1 &gic 0 0 GIC_SPI 109 IRQ_TYPE_LEVEL_HIGH>,
1035*4882a593Smuzhiyun					<0000 0 0 2 &gic 0 0 GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH>,
1036*4882a593Smuzhiyun					<0000 0 0 3 &gic 0 0 GIC_SPI 111 IRQ_TYPE_LEVEL_HIGH>,
1037*4882a593Smuzhiyun					<0000 0 0 4 &gic 0 0 GIC_SPI 112 IRQ_TYPE_LEVEL_HIGH>;
1038*4882a593Smuzhiyun			iommu-map = <0 &smmu 0 1>; /* Fixed-up by bootloader */
1039*4882a593Smuzhiyun			status = "disabled";
1040*4882a593Smuzhiyun		};
1041*4882a593Smuzhiyun
1042*4882a593Smuzhiyun		pcie2: pcie@3500000 {
1043*4882a593Smuzhiyun			compatible = "fsl,lx2160a-pcie";
1044*4882a593Smuzhiyun			reg = <0x00 0x03500000 0x0 0x00100000   /* controller registers */
1045*4882a593Smuzhiyun			       0x88 0x00000000 0x0 0x00002000>; /* configuration space */
1046*4882a593Smuzhiyun			reg-names = "csr_axi_slave", "config_axi_slave";
1047*4882a593Smuzhiyun			interrupts = <GIC_SPI 113 IRQ_TYPE_LEVEL_HIGH>, /* AER interrupt */
1048*4882a593Smuzhiyun				     <GIC_SPI 113 IRQ_TYPE_LEVEL_HIGH>, /* PME interrupt */
1049*4882a593Smuzhiyun				     <GIC_SPI 113 IRQ_TYPE_LEVEL_HIGH>; /* controller interrupt */
1050*4882a593Smuzhiyun			interrupt-names = "aer", "pme", "intr";
1051*4882a593Smuzhiyun			#address-cells = <3>;
1052*4882a593Smuzhiyun			#size-cells = <2>;
1053*4882a593Smuzhiyun			device_type = "pci";
1054*4882a593Smuzhiyun			dma-coherent;
1055*4882a593Smuzhiyun			apio-wins = <8>;
1056*4882a593Smuzhiyun			ppio-wins = <8>;
1057*4882a593Smuzhiyun			bus-range = <0x0 0xff>;
1058*4882a593Smuzhiyun			ranges = <0x82000000 0x0 0x40000000 0x88 0x40000000 0x0 0x40000000>; /* non-prefetchable memory */
1059*4882a593Smuzhiyun			msi-parent = <&its>;
1060*4882a593Smuzhiyun			#interrupt-cells = <1>;
1061*4882a593Smuzhiyun			interrupt-map-mask = <0 0 0 7>;
1062*4882a593Smuzhiyun			interrupt-map = <0000 0 0 1 &gic 0 0 GIC_SPI 114 IRQ_TYPE_LEVEL_HIGH>,
1063*4882a593Smuzhiyun					<0000 0 0 2 &gic 0 0 GIC_SPI 115 IRQ_TYPE_LEVEL_HIGH>,
1064*4882a593Smuzhiyun					<0000 0 0 3 &gic 0 0 GIC_SPI 116 IRQ_TYPE_LEVEL_HIGH>,
1065*4882a593Smuzhiyun					<0000 0 0 4 &gic 0 0 GIC_SPI 117 IRQ_TYPE_LEVEL_HIGH>;
1066*4882a593Smuzhiyun			iommu-map = <0 &smmu 0 1>; /* Fixed-up by bootloader */
1067*4882a593Smuzhiyun			status = "disabled";
1068*4882a593Smuzhiyun		};
1069*4882a593Smuzhiyun
1070*4882a593Smuzhiyun		pcie3: pcie@3600000 {
1071*4882a593Smuzhiyun			compatible = "fsl,lx2160a-pcie";
1072*4882a593Smuzhiyun			reg = <0x00 0x03600000 0x0 0x00100000   /* controller registers */
1073*4882a593Smuzhiyun			       0x90 0x00000000 0x0 0x00002000>; /* configuration space */
1074*4882a593Smuzhiyun			reg-names = "csr_axi_slave", "config_axi_slave";
1075*4882a593Smuzhiyun			interrupts = <GIC_SPI 118 IRQ_TYPE_LEVEL_HIGH>, /* AER interrupt */
1076*4882a593Smuzhiyun				     <GIC_SPI 118 IRQ_TYPE_LEVEL_HIGH>, /* PME interrupt */
1077*4882a593Smuzhiyun				     <GIC_SPI 118 IRQ_TYPE_LEVEL_HIGH>; /* controller interrupt */
1078*4882a593Smuzhiyun			interrupt-names = "aer", "pme", "intr";
1079*4882a593Smuzhiyun			#address-cells = <3>;
1080*4882a593Smuzhiyun			#size-cells = <2>;
1081*4882a593Smuzhiyun			device_type = "pci";
1082*4882a593Smuzhiyun			dma-coherent;
1083*4882a593Smuzhiyun			apio-wins = <256>;
1084*4882a593Smuzhiyun			ppio-wins = <24>;
1085*4882a593Smuzhiyun			bus-range = <0x0 0xff>;
1086*4882a593Smuzhiyun			ranges = <0x82000000 0x0 0x40000000 0x90 0x40000000 0x0 0x40000000>; /* non-prefetchable memory */
1087*4882a593Smuzhiyun			msi-parent = <&its>;
1088*4882a593Smuzhiyun			#interrupt-cells = <1>;
1089*4882a593Smuzhiyun			interrupt-map-mask = <0 0 0 7>;
1090*4882a593Smuzhiyun			interrupt-map = <0000 0 0 1 &gic 0 0 GIC_SPI 119 IRQ_TYPE_LEVEL_HIGH>,
1091*4882a593Smuzhiyun					<0000 0 0 2 &gic 0 0 GIC_SPI 120 IRQ_TYPE_LEVEL_HIGH>,
1092*4882a593Smuzhiyun					<0000 0 0 3 &gic 0 0 GIC_SPI 121 IRQ_TYPE_LEVEL_HIGH>,
1093*4882a593Smuzhiyun					<0000 0 0 4 &gic 0 0 GIC_SPI 122 IRQ_TYPE_LEVEL_HIGH>;
1094*4882a593Smuzhiyun			iommu-map = <0 &smmu 0 1>; /* Fixed-up by bootloader */
1095*4882a593Smuzhiyun			status = "disabled";
1096*4882a593Smuzhiyun		};
1097*4882a593Smuzhiyun
1098*4882a593Smuzhiyun		pcie4: pcie@3700000 {
1099*4882a593Smuzhiyun			compatible = "fsl,lx2160a-pcie";
1100*4882a593Smuzhiyun			reg = <0x00 0x03700000 0x0 0x00100000   /* controller registers */
1101*4882a593Smuzhiyun			       0x98 0x00000000 0x0 0x00002000>; /* configuration space */
1102*4882a593Smuzhiyun			reg-names = "csr_axi_slave", "config_axi_slave";
1103*4882a593Smuzhiyun			interrupts = <GIC_SPI 123 IRQ_TYPE_LEVEL_HIGH>, /* AER interrupt */
1104*4882a593Smuzhiyun				     <GIC_SPI 123 IRQ_TYPE_LEVEL_HIGH>, /* PME interrupt */
1105*4882a593Smuzhiyun				     <GIC_SPI 123 IRQ_TYPE_LEVEL_HIGH>; /* controller interrupt */
1106*4882a593Smuzhiyun			interrupt-names = "aer", "pme", "intr";
1107*4882a593Smuzhiyun			#address-cells = <3>;
1108*4882a593Smuzhiyun			#size-cells = <2>;
1109*4882a593Smuzhiyun			device_type = "pci";
1110*4882a593Smuzhiyun			dma-coherent;
1111*4882a593Smuzhiyun			apio-wins = <8>;
1112*4882a593Smuzhiyun			ppio-wins = <8>;
1113*4882a593Smuzhiyun			bus-range = <0x0 0xff>;
1114*4882a593Smuzhiyun			ranges = <0x82000000 0x0 0x40000000 0x98 0x40000000 0x0 0x40000000>; /* non-prefetchable memory */
1115*4882a593Smuzhiyun			msi-parent = <&its>;
1116*4882a593Smuzhiyun			#interrupt-cells = <1>;
1117*4882a593Smuzhiyun			interrupt-map-mask = <0 0 0 7>;
1118*4882a593Smuzhiyun			interrupt-map = <0000 0 0 1 &gic 0 0 GIC_SPI 124 IRQ_TYPE_LEVEL_HIGH>,
1119*4882a593Smuzhiyun					<0000 0 0 2 &gic 0 0 GIC_SPI 125 IRQ_TYPE_LEVEL_HIGH>,
1120*4882a593Smuzhiyun					<0000 0 0 3 &gic 0 0 GIC_SPI 126 IRQ_TYPE_LEVEL_HIGH>,
1121*4882a593Smuzhiyun					<0000 0 0 4 &gic 0 0 GIC_SPI 127 IRQ_TYPE_LEVEL_HIGH>;
1122*4882a593Smuzhiyun			iommu-map = <0 &smmu 0 1>; /* Fixed-up by bootloader */
1123*4882a593Smuzhiyun			status = "disabled";
1124*4882a593Smuzhiyun		};
1125*4882a593Smuzhiyun
1126*4882a593Smuzhiyun		pcie5: pcie@3800000 {
1127*4882a593Smuzhiyun			compatible = "fsl,lx2160a-pcie";
1128*4882a593Smuzhiyun			reg = <0x00 0x03800000 0x0 0x00100000   /* controller registers */
1129*4882a593Smuzhiyun			       0xa0 0x00000000 0x0 0x00002000>; /* configuration space */
1130*4882a593Smuzhiyun			reg-names = "csr_axi_slave", "config_axi_slave";
1131*4882a593Smuzhiyun			interrupts = <GIC_SPI 128 IRQ_TYPE_LEVEL_HIGH>, /* AER interrupt */
1132*4882a593Smuzhiyun				     <GIC_SPI 128 IRQ_TYPE_LEVEL_HIGH>, /* PME interrupt */
1133*4882a593Smuzhiyun				     <GIC_SPI 128 IRQ_TYPE_LEVEL_HIGH>; /* controller interrupt */
1134*4882a593Smuzhiyun			interrupt-names = "aer", "pme", "intr";
1135*4882a593Smuzhiyun			#address-cells = <3>;
1136*4882a593Smuzhiyun			#size-cells = <2>;
1137*4882a593Smuzhiyun			device_type = "pci";
1138*4882a593Smuzhiyun			dma-coherent;
1139*4882a593Smuzhiyun			apio-wins = <256>;
1140*4882a593Smuzhiyun			ppio-wins = <24>;
1141*4882a593Smuzhiyun			bus-range = <0x0 0xff>;
1142*4882a593Smuzhiyun			ranges = <0x82000000 0x0 0x40000000 0xa0 0x40000000 0x0 0x40000000>; /* non-prefetchable memory */
1143*4882a593Smuzhiyun			msi-parent = <&its>;
1144*4882a593Smuzhiyun			#interrupt-cells = <1>;
1145*4882a593Smuzhiyun			interrupt-map-mask = <0 0 0 7>;
1146*4882a593Smuzhiyun			interrupt-map = <0000 0 0 1 &gic 0 0 GIC_SPI 129 IRQ_TYPE_LEVEL_HIGH>,
1147*4882a593Smuzhiyun					<0000 0 0 2 &gic 0 0 GIC_SPI 130 IRQ_TYPE_LEVEL_HIGH>,
1148*4882a593Smuzhiyun					<0000 0 0 3 &gic 0 0 GIC_SPI 131 IRQ_TYPE_LEVEL_HIGH>,
1149*4882a593Smuzhiyun					<0000 0 0 4 &gic 0 0 GIC_SPI 132 IRQ_TYPE_LEVEL_HIGH>;
1150*4882a593Smuzhiyun			iommu-map = <0 &smmu 0 1>; /* Fixed-up by bootloader */
1151*4882a593Smuzhiyun			status = "disabled";
1152*4882a593Smuzhiyun		};
1153*4882a593Smuzhiyun
1154*4882a593Smuzhiyun		pcie6: pcie@3900000 {
1155*4882a593Smuzhiyun			compatible = "fsl,lx2160a-pcie";
1156*4882a593Smuzhiyun			reg = <0x00 0x03900000 0x0 0x00100000   /* controller registers */
1157*4882a593Smuzhiyun			       0xa8 0x00000000 0x0 0x00002000>; /* configuration space */
1158*4882a593Smuzhiyun			reg-names = "csr_axi_slave", "config_axi_slave";
1159*4882a593Smuzhiyun			interrupts = <GIC_SPI 103 IRQ_TYPE_LEVEL_HIGH>, /* AER interrupt */
1160*4882a593Smuzhiyun				     <GIC_SPI 103 IRQ_TYPE_LEVEL_HIGH>, /* PME interrupt */
1161*4882a593Smuzhiyun				     <GIC_SPI 103 IRQ_TYPE_LEVEL_HIGH>; /* controller interrupt */
1162*4882a593Smuzhiyun			interrupt-names = "aer", "pme", "intr";
1163*4882a593Smuzhiyun			#address-cells = <3>;
1164*4882a593Smuzhiyun			#size-cells = <2>;
1165*4882a593Smuzhiyun			device_type = "pci";
1166*4882a593Smuzhiyun			dma-coherent;
1167*4882a593Smuzhiyun			apio-wins = <8>;
1168*4882a593Smuzhiyun			ppio-wins = <8>;
1169*4882a593Smuzhiyun			bus-range = <0x0 0xff>;
1170*4882a593Smuzhiyun			ranges = <0x82000000 0x0 0x40000000 0xa8 0x40000000 0x0 0x40000000>; /* non-prefetchable memory */
1171*4882a593Smuzhiyun			msi-parent = <&its>;
1172*4882a593Smuzhiyun			#interrupt-cells = <1>;
1173*4882a593Smuzhiyun			interrupt-map-mask = <0 0 0 7>;
1174*4882a593Smuzhiyun			interrupt-map = <0000 0 0 1 &gic 0 0 GIC_SPI 104 IRQ_TYPE_LEVEL_HIGH>,
1175*4882a593Smuzhiyun					<0000 0 0 2 &gic 0 0 GIC_SPI 105 IRQ_TYPE_LEVEL_HIGH>,
1176*4882a593Smuzhiyun					<0000 0 0 3 &gic 0 0 GIC_SPI 106 IRQ_TYPE_LEVEL_HIGH>,
1177*4882a593Smuzhiyun					<0000 0 0 4 &gic 0 0 GIC_SPI 107 IRQ_TYPE_LEVEL_HIGH>;
1178*4882a593Smuzhiyun			iommu-map = <0 &smmu 0 1>; /* Fixed-up by bootloader */
1179*4882a593Smuzhiyun			status = "disabled";
1180*4882a593Smuzhiyun		};
1181*4882a593Smuzhiyun
1182*4882a593Smuzhiyun		smmu: iommu@5000000 {
1183*4882a593Smuzhiyun			compatible = "arm,mmu-500";
1184*4882a593Smuzhiyun			reg = <0 0x5000000 0 0x800000>;
1185*4882a593Smuzhiyun			#iommu-cells = <1>;
1186*4882a593Smuzhiyun			#global-interrupts = <14>;
1187*4882a593Smuzhiyun				     // global secure fault
1188*4882a593Smuzhiyun			interrupts = <GIC_SPI 13 IRQ_TYPE_LEVEL_HIGH>,
1189*4882a593Smuzhiyun				     // combined secure
1190*4882a593Smuzhiyun				     <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>,
1191*4882a593Smuzhiyun				     // global non-secure fault
1192*4882a593Smuzhiyun				     <GIC_SPI 15 IRQ_TYPE_LEVEL_HIGH>,
1193*4882a593Smuzhiyun				     // combined non-secure
1194*4882a593Smuzhiyun				     <GIC_SPI 16 IRQ_TYPE_LEVEL_HIGH>,
1195*4882a593Smuzhiyun				     // performance counter interrupts 0-9
1196*4882a593Smuzhiyun				     <GIC_SPI 211 IRQ_TYPE_LEVEL_HIGH>,
1197*4882a593Smuzhiyun				     <GIC_SPI 212 IRQ_TYPE_LEVEL_HIGH>,
1198*4882a593Smuzhiyun				     <GIC_SPI 213 IRQ_TYPE_LEVEL_HIGH>,
1199*4882a593Smuzhiyun				     <GIC_SPI 214 IRQ_TYPE_LEVEL_HIGH>,
1200*4882a593Smuzhiyun				     <GIC_SPI 215 IRQ_TYPE_LEVEL_HIGH>,
1201*4882a593Smuzhiyun				     <GIC_SPI 216 IRQ_TYPE_LEVEL_HIGH>,
1202*4882a593Smuzhiyun				     <GIC_SPI 217 IRQ_TYPE_LEVEL_HIGH>,
1203*4882a593Smuzhiyun				     <GIC_SPI 218 IRQ_TYPE_LEVEL_HIGH>,
1204*4882a593Smuzhiyun				     <GIC_SPI 219 IRQ_TYPE_LEVEL_HIGH>,
1205*4882a593Smuzhiyun				     <GIC_SPI 220 IRQ_TYPE_LEVEL_HIGH>,
1206*4882a593Smuzhiyun				     // per context interrupt, 64 interrupts
1207*4882a593Smuzhiyun				     <GIC_SPI 146 IRQ_TYPE_LEVEL_HIGH>,
1208*4882a593Smuzhiyun				     <GIC_SPI 147 IRQ_TYPE_LEVEL_HIGH>,
1209*4882a593Smuzhiyun				     <GIC_SPI 148 IRQ_TYPE_LEVEL_HIGH>,
1210*4882a593Smuzhiyun				     <GIC_SPI 149 IRQ_TYPE_LEVEL_HIGH>,
1211*4882a593Smuzhiyun				     <GIC_SPI 150 IRQ_TYPE_LEVEL_HIGH>,
1212*4882a593Smuzhiyun				     <GIC_SPI 151 IRQ_TYPE_LEVEL_HIGH>,
1213*4882a593Smuzhiyun				     <GIC_SPI 152 IRQ_TYPE_LEVEL_HIGH>,
1214*4882a593Smuzhiyun				     <GIC_SPI 153 IRQ_TYPE_LEVEL_HIGH>,
1215*4882a593Smuzhiyun				     <GIC_SPI 154 IRQ_TYPE_LEVEL_HIGH>,
1216*4882a593Smuzhiyun				     <GIC_SPI 155 IRQ_TYPE_LEVEL_HIGH>,
1217*4882a593Smuzhiyun				     <GIC_SPI 156 IRQ_TYPE_LEVEL_HIGH>,
1218*4882a593Smuzhiyun				     <GIC_SPI 157 IRQ_TYPE_LEVEL_HIGH>,
1219*4882a593Smuzhiyun				     <GIC_SPI 158 IRQ_TYPE_LEVEL_HIGH>,
1220*4882a593Smuzhiyun				     <GIC_SPI 159 IRQ_TYPE_LEVEL_HIGH>,
1221*4882a593Smuzhiyun				     <GIC_SPI 160 IRQ_TYPE_LEVEL_HIGH>,
1222*4882a593Smuzhiyun				     <GIC_SPI 161 IRQ_TYPE_LEVEL_HIGH>,
1223*4882a593Smuzhiyun				     <GIC_SPI 162 IRQ_TYPE_LEVEL_HIGH>,
1224*4882a593Smuzhiyun				     <GIC_SPI 163 IRQ_TYPE_LEVEL_HIGH>,
1225*4882a593Smuzhiyun				     <GIC_SPI 164 IRQ_TYPE_LEVEL_HIGH>,
1226*4882a593Smuzhiyun				     <GIC_SPI 165 IRQ_TYPE_LEVEL_HIGH>,
1227*4882a593Smuzhiyun				     <GIC_SPI 166 IRQ_TYPE_LEVEL_HIGH>,
1228*4882a593Smuzhiyun				     <GIC_SPI 167 IRQ_TYPE_LEVEL_HIGH>,
1229*4882a593Smuzhiyun				     <GIC_SPI 168 IRQ_TYPE_LEVEL_HIGH>,
1230*4882a593Smuzhiyun				     <GIC_SPI 169 IRQ_TYPE_LEVEL_HIGH>,
1231*4882a593Smuzhiyun				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
1232*4882a593Smuzhiyun				     <GIC_SPI 171 IRQ_TYPE_LEVEL_HIGH>,
1233*4882a593Smuzhiyun				     <GIC_SPI 172 IRQ_TYPE_LEVEL_HIGH>,
1234*4882a593Smuzhiyun				     <GIC_SPI 173 IRQ_TYPE_LEVEL_HIGH>,
1235*4882a593Smuzhiyun				     <GIC_SPI 174 IRQ_TYPE_LEVEL_HIGH>,
1236*4882a593Smuzhiyun				     <GIC_SPI 175 IRQ_TYPE_LEVEL_HIGH>,
1237*4882a593Smuzhiyun				     <GIC_SPI 176 IRQ_TYPE_LEVEL_HIGH>,
1238*4882a593Smuzhiyun				     <GIC_SPI 177 IRQ_TYPE_LEVEL_HIGH>,
1239*4882a593Smuzhiyun				     <GIC_SPI 178 IRQ_TYPE_LEVEL_HIGH>,
1240*4882a593Smuzhiyun				     <GIC_SPI 179 IRQ_TYPE_LEVEL_HIGH>,
1241*4882a593Smuzhiyun				     <GIC_SPI 180 IRQ_TYPE_LEVEL_HIGH>,
1242*4882a593Smuzhiyun				     <GIC_SPI 181 IRQ_TYPE_LEVEL_HIGH>,
1243*4882a593Smuzhiyun				     <GIC_SPI 182 IRQ_TYPE_LEVEL_HIGH>,
1244*4882a593Smuzhiyun				     <GIC_SPI 183 IRQ_TYPE_LEVEL_HIGH>,
1245*4882a593Smuzhiyun				     <GIC_SPI 184 IRQ_TYPE_LEVEL_HIGH>,
1246*4882a593Smuzhiyun				     <GIC_SPI 185 IRQ_TYPE_LEVEL_HIGH>,
1247*4882a593Smuzhiyun				     <GIC_SPI 186 IRQ_TYPE_LEVEL_HIGH>,
1248*4882a593Smuzhiyun				     <GIC_SPI 187 IRQ_TYPE_LEVEL_HIGH>,
1249*4882a593Smuzhiyun				     <GIC_SPI 188 IRQ_TYPE_LEVEL_HIGH>,
1250*4882a593Smuzhiyun				     <GIC_SPI 189 IRQ_TYPE_LEVEL_HIGH>,
1251*4882a593Smuzhiyun				     <GIC_SPI 190 IRQ_TYPE_LEVEL_HIGH>,
1252*4882a593Smuzhiyun				     <GIC_SPI 191 IRQ_TYPE_LEVEL_HIGH>,
1253*4882a593Smuzhiyun				     <GIC_SPI 192 IRQ_TYPE_LEVEL_HIGH>,
1254*4882a593Smuzhiyun				     <GIC_SPI 193 IRQ_TYPE_LEVEL_HIGH>,
1255*4882a593Smuzhiyun				     <GIC_SPI 194 IRQ_TYPE_LEVEL_HIGH>,
1256*4882a593Smuzhiyun				     <GIC_SPI 195 IRQ_TYPE_LEVEL_HIGH>,
1257*4882a593Smuzhiyun				     <GIC_SPI 196 IRQ_TYPE_LEVEL_HIGH>,
1258*4882a593Smuzhiyun				     <GIC_SPI 197 IRQ_TYPE_LEVEL_HIGH>,
1259*4882a593Smuzhiyun				     <GIC_SPI 198 IRQ_TYPE_LEVEL_HIGH>,
1260*4882a593Smuzhiyun				     <GIC_SPI 199 IRQ_TYPE_LEVEL_HIGH>,
1261*4882a593Smuzhiyun				     <GIC_SPI 200 IRQ_TYPE_LEVEL_HIGH>,
1262*4882a593Smuzhiyun				     <GIC_SPI 201 IRQ_TYPE_LEVEL_HIGH>,
1263*4882a593Smuzhiyun				     <GIC_SPI 202 IRQ_TYPE_LEVEL_HIGH>,
1264*4882a593Smuzhiyun				     <GIC_SPI 203 IRQ_TYPE_LEVEL_HIGH>,
1265*4882a593Smuzhiyun				     <GIC_SPI 204 IRQ_TYPE_LEVEL_HIGH>,
1266*4882a593Smuzhiyun				     <GIC_SPI 205 IRQ_TYPE_LEVEL_HIGH>,
1267*4882a593Smuzhiyun				     <GIC_SPI 206 IRQ_TYPE_LEVEL_HIGH>,
1268*4882a593Smuzhiyun				     <GIC_SPI 207 IRQ_TYPE_LEVEL_HIGH>,
1269*4882a593Smuzhiyun				     <GIC_SPI 208 IRQ_TYPE_LEVEL_HIGH>,
1270*4882a593Smuzhiyun				     <GIC_SPI 209 IRQ_TYPE_LEVEL_HIGH>;
1271*4882a593Smuzhiyun			dma-coherent;
1272*4882a593Smuzhiyun		};
1273*4882a593Smuzhiyun
1274*4882a593Smuzhiyun		console@8340020 {
1275*4882a593Smuzhiyun			compatible = "fsl,dpaa2-console";
1276*4882a593Smuzhiyun			reg = <0x00000000 0x08340020 0 0x2>;
1277*4882a593Smuzhiyun		};
1278*4882a593Smuzhiyun
1279*4882a593Smuzhiyun		ptp-timer@8b95000 {
1280*4882a593Smuzhiyun			compatible = "fsl,dpaa2-ptp";
1281*4882a593Smuzhiyun			reg = <0x0 0x8b95000 0x0 0x100>;
1282*4882a593Smuzhiyun			clocks = <&clockgen 4 1>;
1283*4882a593Smuzhiyun			little-endian;
1284*4882a593Smuzhiyun			fsl,extts-fifo;
1285*4882a593Smuzhiyun		};
1286*4882a593Smuzhiyun
1287*4882a593Smuzhiyun		/* WRIOP0: 0x8b8_0000, E-MDIO1: 0x1_6000 */
1288*4882a593Smuzhiyun		emdio1: mdio@8b96000 {
1289*4882a593Smuzhiyun			compatible = "fsl,fman-memac-mdio";
1290*4882a593Smuzhiyun			reg = <0x0 0x8b96000 0x0 0x1000>;
1291*4882a593Smuzhiyun			interrupts = <GIC_SPI 90 IRQ_TYPE_LEVEL_HIGH>;
1292*4882a593Smuzhiyun			#address-cells = <1>;
1293*4882a593Smuzhiyun			#size-cells = <0>;
1294*4882a593Smuzhiyun			little-endian;
1295*4882a593Smuzhiyun			status = "disabled";
1296*4882a593Smuzhiyun		};
1297*4882a593Smuzhiyun
1298*4882a593Smuzhiyun		emdio2: mdio@8b97000 {
1299*4882a593Smuzhiyun			compatible = "fsl,fman-memac-mdio";
1300*4882a593Smuzhiyun			reg = <0x0 0x8b97000 0x0 0x1000>;
1301*4882a593Smuzhiyun			interrupts = <GIC_SPI 91 IRQ_TYPE_LEVEL_HIGH>;
1302*4882a593Smuzhiyun			little-endian;
1303*4882a593Smuzhiyun			#address-cells = <1>;
1304*4882a593Smuzhiyun			#size-cells = <0>;
1305*4882a593Smuzhiyun			status = "disabled";
1306*4882a593Smuzhiyun		};
1307*4882a593Smuzhiyun
1308*4882a593Smuzhiyun		fsl_mc: fsl-mc@80c000000 {
1309*4882a593Smuzhiyun			compatible = "fsl,qoriq-mc";
1310*4882a593Smuzhiyun			reg = <0x00000008 0x0c000000 0 0x40>,
1311*4882a593Smuzhiyun			      <0x00000000 0x08340000 0 0x40000>;
1312*4882a593Smuzhiyun			msi-parent = <&its>;
1313*4882a593Smuzhiyun			/* iommu-map property is fixed up by u-boot */
1314*4882a593Smuzhiyun			iommu-map = <0 &smmu 0 0>;
1315*4882a593Smuzhiyun			dma-coherent;
1316*4882a593Smuzhiyun			#address-cells = <3>;
1317*4882a593Smuzhiyun			#size-cells = <1>;
1318*4882a593Smuzhiyun
1319*4882a593Smuzhiyun			/*
1320*4882a593Smuzhiyun			 * Region type 0x0 - MC portals
1321*4882a593Smuzhiyun			 * Region type 0x1 - QBMAN portals
1322*4882a593Smuzhiyun			 */
1323*4882a593Smuzhiyun			ranges = <0x0 0x0 0x0 0x8 0x0c000000 0x4000000
1324*4882a593Smuzhiyun				  0x1 0x0 0x0 0x8 0x18000000 0x8000000>;
1325*4882a593Smuzhiyun
1326*4882a593Smuzhiyun			/*
1327*4882a593Smuzhiyun			 * Define the maximum number of MACs present on the SoC.
1328*4882a593Smuzhiyun			 */
1329*4882a593Smuzhiyun			dpmacs {
1330*4882a593Smuzhiyun				#address-cells = <1>;
1331*4882a593Smuzhiyun				#size-cells = <0>;
1332*4882a593Smuzhiyun
1333*4882a593Smuzhiyun				dpmac1: dpmac@1 {
1334*4882a593Smuzhiyun					compatible = "fsl,qoriq-mc-dpmac";
1335*4882a593Smuzhiyun					reg = <0x1>;
1336*4882a593Smuzhiyun				};
1337*4882a593Smuzhiyun
1338*4882a593Smuzhiyun				dpmac2: dpmac@2 {
1339*4882a593Smuzhiyun					compatible = "fsl,qoriq-mc-dpmac";
1340*4882a593Smuzhiyun					reg = <0x2>;
1341*4882a593Smuzhiyun				};
1342*4882a593Smuzhiyun
1343*4882a593Smuzhiyun				dpmac3: dpmac@3 {
1344*4882a593Smuzhiyun					compatible = "fsl,qoriq-mc-dpmac";
1345*4882a593Smuzhiyun					reg = <0x3>;
1346*4882a593Smuzhiyun				};
1347*4882a593Smuzhiyun
1348*4882a593Smuzhiyun				dpmac4: dpmac@4 {
1349*4882a593Smuzhiyun					compatible = "fsl,qoriq-mc-dpmac";
1350*4882a593Smuzhiyun					reg = <0x4>;
1351*4882a593Smuzhiyun				};
1352*4882a593Smuzhiyun
1353*4882a593Smuzhiyun				dpmac5: dpmac@5 {
1354*4882a593Smuzhiyun					compatible = "fsl,qoriq-mc-dpmac";
1355*4882a593Smuzhiyun					reg = <0x5>;
1356*4882a593Smuzhiyun				};
1357*4882a593Smuzhiyun
1358*4882a593Smuzhiyun				dpmac6: dpmac@6 {
1359*4882a593Smuzhiyun					compatible = "fsl,qoriq-mc-dpmac";
1360*4882a593Smuzhiyun					reg = <0x6>;
1361*4882a593Smuzhiyun				};
1362*4882a593Smuzhiyun
1363*4882a593Smuzhiyun				dpmac7: dpmac@7 {
1364*4882a593Smuzhiyun					compatible = "fsl,qoriq-mc-dpmac";
1365*4882a593Smuzhiyun					reg = <0x7>;
1366*4882a593Smuzhiyun				};
1367*4882a593Smuzhiyun
1368*4882a593Smuzhiyun				dpmac8: dpmac@8 {
1369*4882a593Smuzhiyun					compatible = "fsl,qoriq-mc-dpmac";
1370*4882a593Smuzhiyun					reg = <0x8>;
1371*4882a593Smuzhiyun				};
1372*4882a593Smuzhiyun
1373*4882a593Smuzhiyun				dpmac9: dpmac@9 {
1374*4882a593Smuzhiyun					compatible = "fsl,qoriq-mc-dpmac";
1375*4882a593Smuzhiyun					reg = <0x9>;
1376*4882a593Smuzhiyun				};
1377*4882a593Smuzhiyun
1378*4882a593Smuzhiyun				dpmac10: dpmac@a {
1379*4882a593Smuzhiyun					compatible = "fsl,qoriq-mc-dpmac";
1380*4882a593Smuzhiyun					reg = <0xa>;
1381*4882a593Smuzhiyun				};
1382*4882a593Smuzhiyun
1383*4882a593Smuzhiyun				dpmac11: dpmac@b {
1384*4882a593Smuzhiyun					compatible = "fsl,qoriq-mc-dpmac";
1385*4882a593Smuzhiyun					reg = <0xb>;
1386*4882a593Smuzhiyun				};
1387*4882a593Smuzhiyun
1388*4882a593Smuzhiyun				dpmac12: dpmac@c {
1389*4882a593Smuzhiyun					compatible = "fsl,qoriq-mc-dpmac";
1390*4882a593Smuzhiyun					reg = <0xc>;
1391*4882a593Smuzhiyun				};
1392*4882a593Smuzhiyun
1393*4882a593Smuzhiyun				dpmac13: dpmac@d {
1394*4882a593Smuzhiyun					compatible = "fsl,qoriq-mc-dpmac";
1395*4882a593Smuzhiyun					reg = <0xd>;
1396*4882a593Smuzhiyun				};
1397*4882a593Smuzhiyun
1398*4882a593Smuzhiyun				dpmac14: dpmac@e {
1399*4882a593Smuzhiyun					compatible = "fsl,qoriq-mc-dpmac";
1400*4882a593Smuzhiyun					reg = <0xe>;
1401*4882a593Smuzhiyun				};
1402*4882a593Smuzhiyun
1403*4882a593Smuzhiyun				dpmac15: dpmac@f {
1404*4882a593Smuzhiyun					compatible = "fsl,qoriq-mc-dpmac";
1405*4882a593Smuzhiyun					reg = <0xf>;
1406*4882a593Smuzhiyun				};
1407*4882a593Smuzhiyun
1408*4882a593Smuzhiyun				dpmac16: dpmac@10 {
1409*4882a593Smuzhiyun					compatible = "fsl,qoriq-mc-dpmac";
1410*4882a593Smuzhiyun					reg = <0x10>;
1411*4882a593Smuzhiyun				};
1412*4882a593Smuzhiyun
1413*4882a593Smuzhiyun				dpmac17: dpmac@11 {
1414*4882a593Smuzhiyun					compatible = "fsl,qoriq-mc-dpmac";
1415*4882a593Smuzhiyun					reg = <0x11>;
1416*4882a593Smuzhiyun				};
1417*4882a593Smuzhiyun
1418*4882a593Smuzhiyun				dpmac18: dpmac@12 {
1419*4882a593Smuzhiyun					compatible = "fsl,qoriq-mc-dpmac";
1420*4882a593Smuzhiyun					reg = <0x12>;
1421*4882a593Smuzhiyun				};
1422*4882a593Smuzhiyun			};
1423*4882a593Smuzhiyun		};
1424*4882a593Smuzhiyun	};
1425*4882a593Smuzhiyun};
1426