xref: /OK3568_Linux_fs/kernel/arch/arm64/boot/dts/freescale/fsl-ls1088a.dtsi (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun// SPDX-License-Identifier: (GPL-2.0+ OR MIT)
2*4882a593Smuzhiyun/*
3*4882a593Smuzhiyun * Device Tree Include file for NXP Layerscape-1088A family SoC.
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright 2017-2020 NXP
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * Harninder Rai <harninder.rai@nxp.com>
8*4882a593Smuzhiyun *
9*4882a593Smuzhiyun */
10*4882a593Smuzhiyun#include <dt-bindings/interrupt-controller/arm-gic.h>
11*4882a593Smuzhiyun#include <dt-bindings/thermal/thermal.h>
12*4882a593Smuzhiyun
13*4882a593Smuzhiyun/ {
14*4882a593Smuzhiyun	compatible = "fsl,ls1088a";
15*4882a593Smuzhiyun	interrupt-parent = <&gic>;
16*4882a593Smuzhiyun	#address-cells = <2>;
17*4882a593Smuzhiyun	#size-cells = <2>;
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun	aliases {
20*4882a593Smuzhiyun		crypto = &crypto;
21*4882a593Smuzhiyun		rtc1 = &ftm_alarm0;
22*4882a593Smuzhiyun	};
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun	cpus {
25*4882a593Smuzhiyun		#address-cells = <1>;
26*4882a593Smuzhiyun		#size-cells = <0>;
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun		/* We have 2 clusters having 4 Cortex-A53 cores each */
29*4882a593Smuzhiyun		cpu0: cpu@0 {
30*4882a593Smuzhiyun			device_type = "cpu";
31*4882a593Smuzhiyun			compatible = "arm,cortex-a53";
32*4882a593Smuzhiyun			reg = <0x0>;
33*4882a593Smuzhiyun			clocks = <&clockgen 1 0>;
34*4882a593Smuzhiyun			cpu-idle-states = <&CPU_PH20>;
35*4882a593Smuzhiyun			#cooling-cells = <2>;
36*4882a593Smuzhiyun		};
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun		cpu1: cpu@1 {
39*4882a593Smuzhiyun			device_type = "cpu";
40*4882a593Smuzhiyun			compatible = "arm,cortex-a53";
41*4882a593Smuzhiyun			reg = <0x1>;
42*4882a593Smuzhiyun			clocks = <&clockgen 1 0>;
43*4882a593Smuzhiyun			cpu-idle-states = <&CPU_PH20>;
44*4882a593Smuzhiyun			#cooling-cells = <2>;
45*4882a593Smuzhiyun		};
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun		cpu2: cpu@2 {
48*4882a593Smuzhiyun			device_type = "cpu";
49*4882a593Smuzhiyun			compatible = "arm,cortex-a53";
50*4882a593Smuzhiyun			reg = <0x2>;
51*4882a593Smuzhiyun			clocks = <&clockgen 1 0>;
52*4882a593Smuzhiyun			cpu-idle-states = <&CPU_PH20>;
53*4882a593Smuzhiyun			#cooling-cells = <2>;
54*4882a593Smuzhiyun		};
55*4882a593Smuzhiyun
56*4882a593Smuzhiyun		cpu3: cpu@3 {
57*4882a593Smuzhiyun			device_type = "cpu";
58*4882a593Smuzhiyun			compatible = "arm,cortex-a53";
59*4882a593Smuzhiyun			reg = <0x3>;
60*4882a593Smuzhiyun			clocks = <&clockgen 1 0>;
61*4882a593Smuzhiyun			cpu-idle-states = <&CPU_PH20>;
62*4882a593Smuzhiyun			#cooling-cells = <2>;
63*4882a593Smuzhiyun		};
64*4882a593Smuzhiyun
65*4882a593Smuzhiyun		cpu4: cpu@100 {
66*4882a593Smuzhiyun			device_type = "cpu";
67*4882a593Smuzhiyun			compatible = "arm,cortex-a53";
68*4882a593Smuzhiyun			reg = <0x100>;
69*4882a593Smuzhiyun			clocks = <&clockgen 1 1>;
70*4882a593Smuzhiyun			cpu-idle-states = <&CPU_PH20>;
71*4882a593Smuzhiyun			#cooling-cells = <2>;
72*4882a593Smuzhiyun		};
73*4882a593Smuzhiyun
74*4882a593Smuzhiyun		cpu5: cpu@101 {
75*4882a593Smuzhiyun			device_type = "cpu";
76*4882a593Smuzhiyun			compatible = "arm,cortex-a53";
77*4882a593Smuzhiyun			reg = <0x101>;
78*4882a593Smuzhiyun			clocks = <&clockgen 1 1>;
79*4882a593Smuzhiyun			cpu-idle-states = <&CPU_PH20>;
80*4882a593Smuzhiyun			#cooling-cells = <2>;
81*4882a593Smuzhiyun		};
82*4882a593Smuzhiyun
83*4882a593Smuzhiyun		cpu6: cpu@102 {
84*4882a593Smuzhiyun			device_type = "cpu";
85*4882a593Smuzhiyun			compatible = "arm,cortex-a53";
86*4882a593Smuzhiyun			reg = <0x102>;
87*4882a593Smuzhiyun			clocks = <&clockgen 1 1>;
88*4882a593Smuzhiyun			cpu-idle-states = <&CPU_PH20>;
89*4882a593Smuzhiyun			#cooling-cells = <2>;
90*4882a593Smuzhiyun		};
91*4882a593Smuzhiyun
92*4882a593Smuzhiyun		cpu7: cpu@103 {
93*4882a593Smuzhiyun			device_type = "cpu";
94*4882a593Smuzhiyun			compatible = "arm,cortex-a53";
95*4882a593Smuzhiyun			reg = <0x103>;
96*4882a593Smuzhiyun			clocks = <&clockgen 1 1>;
97*4882a593Smuzhiyun			cpu-idle-states = <&CPU_PH20>;
98*4882a593Smuzhiyun			#cooling-cells = <2>;
99*4882a593Smuzhiyun		};
100*4882a593Smuzhiyun
101*4882a593Smuzhiyun		CPU_PH20: cpu-ph20 {
102*4882a593Smuzhiyun			compatible = "arm,idle-state";
103*4882a593Smuzhiyun			idle-state-name = "PH20";
104*4882a593Smuzhiyun			arm,psci-suspend-param = <0x0>;
105*4882a593Smuzhiyun			entry-latency-us = <1000>;
106*4882a593Smuzhiyun			exit-latency-us = <1000>;
107*4882a593Smuzhiyun			min-residency-us = <3000>;
108*4882a593Smuzhiyun		};
109*4882a593Smuzhiyun	};
110*4882a593Smuzhiyun
111*4882a593Smuzhiyun	gic: interrupt-controller@6000000 {
112*4882a593Smuzhiyun		compatible = "arm,gic-v3";
113*4882a593Smuzhiyun		#interrupt-cells = <3>;
114*4882a593Smuzhiyun		interrupt-controller;
115*4882a593Smuzhiyun		reg = <0x0 0x06000000 0 0x10000>, /* GIC Dist */
116*4882a593Smuzhiyun		      <0x0 0x06100000 0 0x100000>, /* GICR(RD_base+SGI_base)*/
117*4882a593Smuzhiyun		      <0x0 0x0c0c0000 0 0x2000>, /* GICC */
118*4882a593Smuzhiyun		      <0x0 0x0c0d0000 0 0x1000>, /* GICH */
119*4882a593Smuzhiyun		      <0x0 0x0c0e0000 0 0x20000>; /* GICV */
120*4882a593Smuzhiyun		interrupts = <1 9 IRQ_TYPE_LEVEL_HIGH>;
121*4882a593Smuzhiyun		#address-cells = <2>;
122*4882a593Smuzhiyun		#size-cells = <2>;
123*4882a593Smuzhiyun		ranges;
124*4882a593Smuzhiyun
125*4882a593Smuzhiyun		its: gic-its@6020000 {
126*4882a593Smuzhiyun			compatible = "arm,gic-v3-its";
127*4882a593Smuzhiyun			msi-controller;
128*4882a593Smuzhiyun			reg = <0x0 0x6020000 0 0x20000>;
129*4882a593Smuzhiyun		};
130*4882a593Smuzhiyun	};
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun	thermal-zones {
133*4882a593Smuzhiyun		core-cluster {
134*4882a593Smuzhiyun			polling-delay-passive = <1000>;
135*4882a593Smuzhiyun			polling-delay = <5000>;
136*4882a593Smuzhiyun			thermal-sensors = <&tmu 0>;
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun			trips {
139*4882a593Smuzhiyun				core_cluster_alert: core-cluster-alert {
140*4882a593Smuzhiyun					temperature = <85000>;
141*4882a593Smuzhiyun					hysteresis = <2000>;
142*4882a593Smuzhiyun					type = "passive";
143*4882a593Smuzhiyun				};
144*4882a593Smuzhiyun
145*4882a593Smuzhiyun				core-cluster-crit {
146*4882a593Smuzhiyun					temperature = <95000>;
147*4882a593Smuzhiyun					hysteresis = <2000>;
148*4882a593Smuzhiyun					type = "critical";
149*4882a593Smuzhiyun				};
150*4882a593Smuzhiyun			};
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun			cooling-maps {
153*4882a593Smuzhiyun				map0 {
154*4882a593Smuzhiyun					trip = <&core_cluster_alert>;
155*4882a593Smuzhiyun					cooling-device =
156*4882a593Smuzhiyun						<&cpu0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
157*4882a593Smuzhiyun						<&cpu1 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
158*4882a593Smuzhiyun						<&cpu2 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
159*4882a593Smuzhiyun						<&cpu3 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
160*4882a593Smuzhiyun						<&cpu4 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
161*4882a593Smuzhiyun						<&cpu5 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
162*4882a593Smuzhiyun						<&cpu6 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
163*4882a593Smuzhiyun						<&cpu7 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
164*4882a593Smuzhiyun				};
165*4882a593Smuzhiyun			};
166*4882a593Smuzhiyun		};
167*4882a593Smuzhiyun
168*4882a593Smuzhiyun		soc {
169*4882a593Smuzhiyun			polling-delay-passive = <1000>;
170*4882a593Smuzhiyun			polling-delay = <5000>;
171*4882a593Smuzhiyun			thermal-sensors = <&tmu 1>;
172*4882a593Smuzhiyun
173*4882a593Smuzhiyun			trips {
174*4882a593Smuzhiyun				soc-crit {
175*4882a593Smuzhiyun					temperature = <95000>;
176*4882a593Smuzhiyun					hysteresis = <2000>;
177*4882a593Smuzhiyun					type = "critical";
178*4882a593Smuzhiyun				};
179*4882a593Smuzhiyun			};
180*4882a593Smuzhiyun		};
181*4882a593Smuzhiyun	};
182*4882a593Smuzhiyun
183*4882a593Smuzhiyun	timer {
184*4882a593Smuzhiyun		compatible = "arm,armv8-timer";
185*4882a593Smuzhiyun		interrupts = <1 13 IRQ_TYPE_LEVEL_LOW>,/* Physical Secure PPI */
186*4882a593Smuzhiyun			     <1 14 IRQ_TYPE_LEVEL_LOW>,/* Physical Non-Secure PPI */
187*4882a593Smuzhiyun			     <1 11 IRQ_TYPE_LEVEL_LOW>,/* Virtual PPI */
188*4882a593Smuzhiyun			     <1 10 IRQ_TYPE_LEVEL_LOW>;/* Hypervisor PPI */
189*4882a593Smuzhiyun	};
190*4882a593Smuzhiyun
191*4882a593Smuzhiyun	psci {
192*4882a593Smuzhiyun		compatible = "arm,psci-0.2";
193*4882a593Smuzhiyun		method = "smc";
194*4882a593Smuzhiyun	};
195*4882a593Smuzhiyun
196*4882a593Smuzhiyun	sysclk: sysclk {
197*4882a593Smuzhiyun		compatible = "fixed-clock";
198*4882a593Smuzhiyun		#clock-cells = <0>;
199*4882a593Smuzhiyun		clock-frequency = <100000000>;
200*4882a593Smuzhiyun		clock-output-names = "sysclk";
201*4882a593Smuzhiyun	};
202*4882a593Smuzhiyun
203*4882a593Smuzhiyun	soc {
204*4882a593Smuzhiyun		compatible = "simple-bus";
205*4882a593Smuzhiyun		#address-cells = <2>;
206*4882a593Smuzhiyun		#size-cells = <2>;
207*4882a593Smuzhiyun		ranges;
208*4882a593Smuzhiyun		dma-ranges = <0x0 0x0 0x0 0x0 0x10000 0x00000000>;
209*4882a593Smuzhiyun
210*4882a593Smuzhiyun		clockgen: clocking@1300000 {
211*4882a593Smuzhiyun			compatible = "fsl,ls1088a-clockgen";
212*4882a593Smuzhiyun			reg = <0 0x1300000 0 0xa0000>;
213*4882a593Smuzhiyun			#clock-cells = <2>;
214*4882a593Smuzhiyun			clocks = <&sysclk>;
215*4882a593Smuzhiyun		};
216*4882a593Smuzhiyun
217*4882a593Smuzhiyun		dcfg: dcfg@1e00000 {
218*4882a593Smuzhiyun			compatible = "fsl,ls1088a-dcfg", "syscon";
219*4882a593Smuzhiyun			reg = <0x0 0x1e00000 0x0 0x10000>;
220*4882a593Smuzhiyun			little-endian;
221*4882a593Smuzhiyun		};
222*4882a593Smuzhiyun
223*4882a593Smuzhiyun		tmu: tmu@1f80000 {
224*4882a593Smuzhiyun			compatible = "fsl,qoriq-tmu";
225*4882a593Smuzhiyun			reg = <0x0 0x1f80000 0x0 0x10000>;
226*4882a593Smuzhiyun			interrupts = <0 23 0x4>;
227*4882a593Smuzhiyun			fsl,tmu-range = <0xb0000 0x9002a 0x6004c 0x70062>;
228*4882a593Smuzhiyun			fsl,tmu-calibration =
229*4882a593Smuzhiyun				/* Calibration data group 1 */
230*4882a593Smuzhiyun				<0x00000000 0x00000023
231*4882a593Smuzhiyun				0x00000001 0x0000002a
232*4882a593Smuzhiyun				0x00000002 0x00000030
233*4882a593Smuzhiyun				0x00000003 0x00000037
234*4882a593Smuzhiyun				0x00000004 0x0000003d
235*4882a593Smuzhiyun				0x00000005 0x00000044
236*4882a593Smuzhiyun				0x00000006 0x0000004a
237*4882a593Smuzhiyun				0x00000007 0x00000051
238*4882a593Smuzhiyun				0x00000008 0x00000057
239*4882a593Smuzhiyun				0x00000009 0x0000005e
240*4882a593Smuzhiyun				0x0000000a 0x00000064
241*4882a593Smuzhiyun				0x0000000b 0x0000006b
242*4882a593Smuzhiyun				/* Calibration data group 2 */
243*4882a593Smuzhiyun				0x00010000 0x00000022
244*4882a593Smuzhiyun				0x00010001 0x0000002a
245*4882a593Smuzhiyun				0x00010002 0x00000032
246*4882a593Smuzhiyun				0x00010003 0x0000003a
247*4882a593Smuzhiyun				0x00010004 0x00000042
248*4882a593Smuzhiyun				0x00010005 0x0000004a
249*4882a593Smuzhiyun				0x00010006 0x00000052
250*4882a593Smuzhiyun				0x00010007 0x0000005a
251*4882a593Smuzhiyun				0x00010008 0x00000062
252*4882a593Smuzhiyun				0x00010009 0x0000006a
253*4882a593Smuzhiyun				/* Calibration data group 3 */
254*4882a593Smuzhiyun				0x00020000 0x00000021
255*4882a593Smuzhiyun				0x00020001 0x0000002b
256*4882a593Smuzhiyun				0x00020002 0x00000035
257*4882a593Smuzhiyun				0x00020003 0x00000040
258*4882a593Smuzhiyun				0x00020004 0x0000004a
259*4882a593Smuzhiyun				0x00020005 0x00000054
260*4882a593Smuzhiyun				0x00020006 0x0000005e
261*4882a593Smuzhiyun				/* Calibration data group 4 */
262*4882a593Smuzhiyun				0x00030000 0x00000010
263*4882a593Smuzhiyun				0x00030001 0x0000001c
264*4882a593Smuzhiyun				0x00030002 0x00000027
265*4882a593Smuzhiyun				0x00030003 0x00000032
266*4882a593Smuzhiyun				0x00030004 0x0000003e
267*4882a593Smuzhiyun				0x00030005 0x00000049
268*4882a593Smuzhiyun				0x00030006 0x00000054
269*4882a593Smuzhiyun				0x00030007 0x00000060>;
270*4882a593Smuzhiyun			little-endian;
271*4882a593Smuzhiyun			#thermal-sensor-cells = <1>;
272*4882a593Smuzhiyun		};
273*4882a593Smuzhiyun
274*4882a593Smuzhiyun		dspi: spi@2100000 {
275*4882a593Smuzhiyun			compatible = "fsl,ls1088a-dspi",
276*4882a593Smuzhiyun				     "fsl,ls1021a-v1.0-dspi";
277*4882a593Smuzhiyun			#address-cells = <1>;
278*4882a593Smuzhiyun			#size-cells = <0>;
279*4882a593Smuzhiyun			reg = <0x0 0x2100000 0x0 0x10000>;
280*4882a593Smuzhiyun			interrupts = <GIC_SPI 26 IRQ_TYPE_LEVEL_HIGH>;
281*4882a593Smuzhiyun			clock-names = "dspi";
282*4882a593Smuzhiyun			clocks = <&clockgen 4 1>;
283*4882a593Smuzhiyun			spi-num-chipselects = <6>;
284*4882a593Smuzhiyun			status = "disabled";
285*4882a593Smuzhiyun		};
286*4882a593Smuzhiyun
287*4882a593Smuzhiyun		duart0: serial@21c0500 {
288*4882a593Smuzhiyun			compatible = "fsl,ns16550", "ns16550a";
289*4882a593Smuzhiyun			reg = <0x0 0x21c0500 0x0 0x100>;
290*4882a593Smuzhiyun			clocks = <&clockgen 4 3>;
291*4882a593Smuzhiyun			interrupts = <0 32 IRQ_TYPE_LEVEL_HIGH>;
292*4882a593Smuzhiyun			status = "disabled";
293*4882a593Smuzhiyun		};
294*4882a593Smuzhiyun
295*4882a593Smuzhiyun		duart1: serial@21c0600 {
296*4882a593Smuzhiyun			compatible = "fsl,ns16550", "ns16550a";
297*4882a593Smuzhiyun			reg = <0x0 0x21c0600 0x0 0x100>;
298*4882a593Smuzhiyun			clocks = <&clockgen 4 3>;
299*4882a593Smuzhiyun			interrupts = <0 32 IRQ_TYPE_LEVEL_HIGH>;
300*4882a593Smuzhiyun			status = "disabled";
301*4882a593Smuzhiyun		};
302*4882a593Smuzhiyun
303*4882a593Smuzhiyun		gpio0: gpio@2300000 {
304*4882a593Smuzhiyun			compatible = "fsl,ls1088a-gpio", "fsl,qoriq-gpio";
305*4882a593Smuzhiyun			reg = <0x0 0x2300000 0x0 0x10000>;
306*4882a593Smuzhiyun			interrupts = <0 36 IRQ_TYPE_LEVEL_HIGH>;
307*4882a593Smuzhiyun			little-endian;
308*4882a593Smuzhiyun			gpio-controller;
309*4882a593Smuzhiyun			#gpio-cells = <2>;
310*4882a593Smuzhiyun			interrupt-controller;
311*4882a593Smuzhiyun			#interrupt-cells = <2>;
312*4882a593Smuzhiyun		};
313*4882a593Smuzhiyun
314*4882a593Smuzhiyun		gpio1: gpio@2310000 {
315*4882a593Smuzhiyun			compatible = "fsl,ls1088a-gpio", "fsl,qoriq-gpio";
316*4882a593Smuzhiyun			reg = <0x0 0x2310000 0x0 0x10000>;
317*4882a593Smuzhiyun			interrupts = <0 36 IRQ_TYPE_LEVEL_HIGH>;
318*4882a593Smuzhiyun			little-endian;
319*4882a593Smuzhiyun			gpio-controller;
320*4882a593Smuzhiyun			#gpio-cells = <2>;
321*4882a593Smuzhiyun			interrupt-controller;
322*4882a593Smuzhiyun			#interrupt-cells = <2>;
323*4882a593Smuzhiyun		};
324*4882a593Smuzhiyun
325*4882a593Smuzhiyun		gpio2: gpio@2320000 {
326*4882a593Smuzhiyun			compatible = "fsl,ls1088a-gpio", "fsl,qoriq-gpio";
327*4882a593Smuzhiyun			reg = <0x0 0x2320000 0x0 0x10000>;
328*4882a593Smuzhiyun			interrupts = <0 37 IRQ_TYPE_LEVEL_HIGH>;
329*4882a593Smuzhiyun			little-endian;
330*4882a593Smuzhiyun			gpio-controller;
331*4882a593Smuzhiyun			#gpio-cells = <2>;
332*4882a593Smuzhiyun			interrupt-controller;
333*4882a593Smuzhiyun			#interrupt-cells = <2>;
334*4882a593Smuzhiyun		};
335*4882a593Smuzhiyun
336*4882a593Smuzhiyun		gpio3: gpio@2330000 {
337*4882a593Smuzhiyun			compatible = "fsl,ls1088a-gpio", "fsl,qoriq-gpio";
338*4882a593Smuzhiyun			reg = <0x0 0x2330000 0x0 0x10000>;
339*4882a593Smuzhiyun			interrupts = <0 37 IRQ_TYPE_LEVEL_HIGH>;
340*4882a593Smuzhiyun			little-endian;
341*4882a593Smuzhiyun			gpio-controller;
342*4882a593Smuzhiyun			#gpio-cells = <2>;
343*4882a593Smuzhiyun			interrupt-controller;
344*4882a593Smuzhiyun			#interrupt-cells = <2>;
345*4882a593Smuzhiyun		};
346*4882a593Smuzhiyun
347*4882a593Smuzhiyun		ifc: ifc@2240000 {
348*4882a593Smuzhiyun			compatible = "fsl,ifc", "simple-bus";
349*4882a593Smuzhiyun			reg = <0x0 0x2240000 0x0 0x20000>;
350*4882a593Smuzhiyun			interrupts = <0 21 IRQ_TYPE_LEVEL_HIGH>;
351*4882a593Smuzhiyun			little-endian;
352*4882a593Smuzhiyun			#address-cells = <2>;
353*4882a593Smuzhiyun			#size-cells = <1>;
354*4882a593Smuzhiyun			status = "disabled";
355*4882a593Smuzhiyun		};
356*4882a593Smuzhiyun
357*4882a593Smuzhiyun		i2c0: i2c@2000000 {
358*4882a593Smuzhiyun			compatible = "fsl,vf610-i2c";
359*4882a593Smuzhiyun			#address-cells = <1>;
360*4882a593Smuzhiyun			#size-cells = <0>;
361*4882a593Smuzhiyun			reg = <0x0 0x2000000 0x0 0x10000>;
362*4882a593Smuzhiyun			interrupts = <0 34 IRQ_TYPE_LEVEL_HIGH>;
363*4882a593Smuzhiyun			clocks = <&clockgen 4 7>;
364*4882a593Smuzhiyun			status = "disabled";
365*4882a593Smuzhiyun		};
366*4882a593Smuzhiyun
367*4882a593Smuzhiyun		i2c1: i2c@2010000 {
368*4882a593Smuzhiyun			compatible = "fsl,vf610-i2c";
369*4882a593Smuzhiyun			#address-cells = <1>;
370*4882a593Smuzhiyun			#size-cells = <0>;
371*4882a593Smuzhiyun			reg = <0x0 0x2010000 0x0 0x10000>;
372*4882a593Smuzhiyun			interrupts = <0 34 IRQ_TYPE_LEVEL_HIGH>;
373*4882a593Smuzhiyun			clocks = <&clockgen 4 7>;
374*4882a593Smuzhiyun			status = "disabled";
375*4882a593Smuzhiyun		};
376*4882a593Smuzhiyun
377*4882a593Smuzhiyun		i2c2: i2c@2020000 {
378*4882a593Smuzhiyun			compatible = "fsl,vf610-i2c";
379*4882a593Smuzhiyun			#address-cells = <1>;
380*4882a593Smuzhiyun			#size-cells = <0>;
381*4882a593Smuzhiyun			reg = <0x0 0x2020000 0x0 0x10000>;
382*4882a593Smuzhiyun			interrupts = <0 35 IRQ_TYPE_LEVEL_HIGH>;
383*4882a593Smuzhiyun			clocks = <&clockgen 4 7>;
384*4882a593Smuzhiyun			status = "disabled";
385*4882a593Smuzhiyun		};
386*4882a593Smuzhiyun
387*4882a593Smuzhiyun		i2c3: i2c@2030000 {
388*4882a593Smuzhiyun			compatible = "fsl,vf610-i2c";
389*4882a593Smuzhiyun			#address-cells = <1>;
390*4882a593Smuzhiyun			#size-cells = <0>;
391*4882a593Smuzhiyun			reg = <0x0 0x2030000 0x0 0x10000>;
392*4882a593Smuzhiyun			interrupts = <0 35 IRQ_TYPE_LEVEL_HIGH>;
393*4882a593Smuzhiyun			clocks = <&clockgen 4 7>;
394*4882a593Smuzhiyun			status = "disabled";
395*4882a593Smuzhiyun		};
396*4882a593Smuzhiyun
397*4882a593Smuzhiyun		qspi: spi@20c0000 {
398*4882a593Smuzhiyun			compatible = "fsl,ls2080a-qspi";
399*4882a593Smuzhiyun			#address-cells = <1>;
400*4882a593Smuzhiyun			#size-cells = <0>;
401*4882a593Smuzhiyun			reg = <0x0 0x20c0000 0x0 0x10000>,
402*4882a593Smuzhiyun			      <0x0 0x20000000 0x0 0x10000000>;
403*4882a593Smuzhiyun			reg-names = "QuadSPI", "QuadSPI-memory";
404*4882a593Smuzhiyun			interrupts = <GIC_SPI 25 IRQ_TYPE_LEVEL_HIGH>;
405*4882a593Smuzhiyun			clock-names = "qspi_en", "qspi";
406*4882a593Smuzhiyun			clocks = <&clockgen 4 3>, <&clockgen 4 3>;
407*4882a593Smuzhiyun			status = "disabled";
408*4882a593Smuzhiyun		};
409*4882a593Smuzhiyun
410*4882a593Smuzhiyun		esdhc: esdhc@2140000 {
411*4882a593Smuzhiyun			compatible = "fsl,ls1088a-esdhc", "fsl,esdhc";
412*4882a593Smuzhiyun			reg = <0x0 0x2140000 0x0 0x10000>;
413*4882a593Smuzhiyun			interrupts = <0 28 0x4>; /* Level high type */
414*4882a593Smuzhiyun			clock-frequency = <0>;
415*4882a593Smuzhiyun			clocks = <&clockgen 2 1>;
416*4882a593Smuzhiyun			voltage-ranges = <1800 1800 3300 3300>;
417*4882a593Smuzhiyun			sdhci,auto-cmd12;
418*4882a593Smuzhiyun			little-endian;
419*4882a593Smuzhiyun			bus-width = <4>;
420*4882a593Smuzhiyun			status = "disabled";
421*4882a593Smuzhiyun		};
422*4882a593Smuzhiyun
423*4882a593Smuzhiyun		usb0: usb3@3100000 {
424*4882a593Smuzhiyun			compatible = "snps,dwc3";
425*4882a593Smuzhiyun			reg = <0x0 0x3100000 0x0 0x10000>;
426*4882a593Smuzhiyun			interrupts = <0 80 IRQ_TYPE_LEVEL_HIGH>;
427*4882a593Smuzhiyun			dr_mode = "host";
428*4882a593Smuzhiyun			snps,quirk-frame-length-adjustment = <0x20>;
429*4882a593Smuzhiyun			snps,dis_rxdet_inp3_quirk;
430*4882a593Smuzhiyun			snps,incr-burst-type-adjustment = <1>, <4>, <8>, <16>;
431*4882a593Smuzhiyun			status = "disabled";
432*4882a593Smuzhiyun		};
433*4882a593Smuzhiyun
434*4882a593Smuzhiyun		usb1: usb3@3110000 {
435*4882a593Smuzhiyun			compatible = "snps,dwc3";
436*4882a593Smuzhiyun			reg = <0x0 0x3110000 0x0 0x10000>;
437*4882a593Smuzhiyun			interrupts = <0 81 IRQ_TYPE_LEVEL_HIGH>;
438*4882a593Smuzhiyun			dr_mode = "host";
439*4882a593Smuzhiyun			snps,quirk-frame-length-adjustment = <0x20>;
440*4882a593Smuzhiyun			snps,dis_rxdet_inp3_quirk;
441*4882a593Smuzhiyun			status = "disabled";
442*4882a593Smuzhiyun		};
443*4882a593Smuzhiyun
444*4882a593Smuzhiyun		sata: sata@3200000 {
445*4882a593Smuzhiyun			compatible = "fsl,ls1088a-ahci";
446*4882a593Smuzhiyun			reg = <0x0 0x3200000 0x0 0x10000>,
447*4882a593Smuzhiyun				<0x7 0x100520 0x0 0x4>;
448*4882a593Smuzhiyun			reg-names = "ahci", "sata-ecc";
449*4882a593Smuzhiyun			interrupts = <0 133 IRQ_TYPE_LEVEL_HIGH>;
450*4882a593Smuzhiyun			clocks = <&clockgen 4 3>;
451*4882a593Smuzhiyun			dma-coherent;
452*4882a593Smuzhiyun			status = "disabled";
453*4882a593Smuzhiyun		};
454*4882a593Smuzhiyun
455*4882a593Smuzhiyun		crypto: crypto@8000000 {
456*4882a593Smuzhiyun			compatible = "fsl,sec-v5.0", "fsl,sec-v4.0";
457*4882a593Smuzhiyun			fsl,sec-era = <8>;
458*4882a593Smuzhiyun			#address-cells = <1>;
459*4882a593Smuzhiyun			#size-cells = <1>;
460*4882a593Smuzhiyun			ranges = <0x0 0x00 0x8000000 0x100000>;
461*4882a593Smuzhiyun			reg = <0x00 0x8000000 0x0 0x100000>;
462*4882a593Smuzhiyun			interrupts = <GIC_SPI 139 IRQ_TYPE_LEVEL_HIGH>;
463*4882a593Smuzhiyun			dma-coherent;
464*4882a593Smuzhiyun
465*4882a593Smuzhiyun			sec_jr0: jr@10000 {
466*4882a593Smuzhiyun				compatible = "fsl,sec-v5.0-job-ring",
467*4882a593Smuzhiyun					     "fsl,sec-v4.0-job-ring";
468*4882a593Smuzhiyun				reg	   = <0x10000 0x10000>;
469*4882a593Smuzhiyun				interrupts = <GIC_SPI 140 IRQ_TYPE_LEVEL_HIGH>;
470*4882a593Smuzhiyun			};
471*4882a593Smuzhiyun
472*4882a593Smuzhiyun			sec_jr1: jr@20000 {
473*4882a593Smuzhiyun				compatible = "fsl,sec-v5.0-job-ring",
474*4882a593Smuzhiyun					     "fsl,sec-v4.0-job-ring";
475*4882a593Smuzhiyun				reg	   = <0x20000 0x10000>;
476*4882a593Smuzhiyun				interrupts = <GIC_SPI 141 IRQ_TYPE_LEVEL_HIGH>;
477*4882a593Smuzhiyun			};
478*4882a593Smuzhiyun
479*4882a593Smuzhiyun			sec_jr2: jr@30000 {
480*4882a593Smuzhiyun				compatible = "fsl,sec-v5.0-job-ring",
481*4882a593Smuzhiyun					     "fsl,sec-v4.0-job-ring";
482*4882a593Smuzhiyun				reg	   = <0x30000 0x10000>;
483*4882a593Smuzhiyun				interrupts = <GIC_SPI 142 IRQ_TYPE_LEVEL_HIGH>;
484*4882a593Smuzhiyun			};
485*4882a593Smuzhiyun
486*4882a593Smuzhiyun			sec_jr3: jr@40000 {
487*4882a593Smuzhiyun				compatible = "fsl,sec-v5.0-job-ring",
488*4882a593Smuzhiyun					     "fsl,sec-v4.0-job-ring";
489*4882a593Smuzhiyun				reg	   = <0x40000 0x10000>;
490*4882a593Smuzhiyun				interrupts = <GIC_SPI 143 IRQ_TYPE_LEVEL_HIGH>;
491*4882a593Smuzhiyun			};
492*4882a593Smuzhiyun		};
493*4882a593Smuzhiyun
494*4882a593Smuzhiyun		pcie1: pcie@3400000 {
495*4882a593Smuzhiyun			compatible = "fsl,ls1088a-pcie";
496*4882a593Smuzhiyun			reg = <0x00 0x03400000 0x0 0x00100000   /* controller registers */
497*4882a593Smuzhiyun			       0x20 0x00000000 0x0 0x00002000>; /* configuration space */
498*4882a593Smuzhiyun			reg-names = "regs", "config";
499*4882a593Smuzhiyun			interrupts = <0 108 IRQ_TYPE_LEVEL_HIGH>; /* aer interrupt */
500*4882a593Smuzhiyun			interrupt-names = "aer";
501*4882a593Smuzhiyun			#address-cells = <3>;
502*4882a593Smuzhiyun			#size-cells = <2>;
503*4882a593Smuzhiyun			device_type = "pci";
504*4882a593Smuzhiyun			dma-coherent;
505*4882a593Smuzhiyun			num-viewport = <256>;
506*4882a593Smuzhiyun			bus-range = <0x0 0xff>;
507*4882a593Smuzhiyun			ranges = <0x81000000 0x0 0x00000000 0x20 0x00010000 0x0 0x00010000   /* downstream I/O */
508*4882a593Smuzhiyun				  0x82000000 0x0 0x40000000 0x20 0x40000000 0x0 0x40000000>; /* non-prefetchable memory */
509*4882a593Smuzhiyun			msi-parent = <&its>;
510*4882a593Smuzhiyun			#interrupt-cells = <1>;
511*4882a593Smuzhiyun			interrupt-map-mask = <0 0 0 7>;
512*4882a593Smuzhiyun			interrupt-map = <0000 0 0 1 &gic 0 0 0 109 IRQ_TYPE_LEVEL_HIGH>,
513*4882a593Smuzhiyun					<0000 0 0 2 &gic 0 0 0 110 IRQ_TYPE_LEVEL_HIGH>,
514*4882a593Smuzhiyun					<0000 0 0 3 &gic 0 0 0 111 IRQ_TYPE_LEVEL_HIGH>,
515*4882a593Smuzhiyun					<0000 0 0 4 &gic 0 0 0 112 IRQ_TYPE_LEVEL_HIGH>;
516*4882a593Smuzhiyun			iommu-map = <0 &smmu 0 1>; /* Fixed-up by bootloader */
517*4882a593Smuzhiyun			status = "disabled";
518*4882a593Smuzhiyun		};
519*4882a593Smuzhiyun
520*4882a593Smuzhiyun		pcie2: pcie@3500000 {
521*4882a593Smuzhiyun			compatible = "fsl,ls1088a-pcie";
522*4882a593Smuzhiyun			reg = <0x00 0x03500000 0x0 0x00100000   /* controller registers */
523*4882a593Smuzhiyun			       0x28 0x00000000 0x0 0x00002000>; /* configuration space */
524*4882a593Smuzhiyun			reg-names = "regs", "config";
525*4882a593Smuzhiyun			interrupts = <0 113 IRQ_TYPE_LEVEL_HIGH>; /* aer interrupt */
526*4882a593Smuzhiyun			interrupt-names = "aer";
527*4882a593Smuzhiyun			#address-cells = <3>;
528*4882a593Smuzhiyun			#size-cells = <2>;
529*4882a593Smuzhiyun			device_type = "pci";
530*4882a593Smuzhiyun			dma-coherent;
531*4882a593Smuzhiyun			num-viewport = <6>;
532*4882a593Smuzhiyun			bus-range = <0x0 0xff>;
533*4882a593Smuzhiyun			ranges = <0x81000000 0x0 0x00000000 0x28 0x00010000 0x0 0x00010000   /* downstream I/O */
534*4882a593Smuzhiyun				  0x82000000 0x0 0x40000000 0x28 0x40000000 0x0 0x40000000>; /* non-prefetchable memory */
535*4882a593Smuzhiyun			msi-parent = <&its>;
536*4882a593Smuzhiyun			#interrupt-cells = <1>;
537*4882a593Smuzhiyun			interrupt-map-mask = <0 0 0 7>;
538*4882a593Smuzhiyun			interrupt-map = <0000 0 0 1 &gic 0 0 0 114 IRQ_TYPE_LEVEL_HIGH>,
539*4882a593Smuzhiyun					<0000 0 0 2 &gic 0 0 0 115 IRQ_TYPE_LEVEL_HIGH>,
540*4882a593Smuzhiyun					<0000 0 0 3 &gic 0 0 0 116 IRQ_TYPE_LEVEL_HIGH>,
541*4882a593Smuzhiyun					<0000 0 0 4 &gic 0 0 0 117 IRQ_TYPE_LEVEL_HIGH>;
542*4882a593Smuzhiyun			iommu-map = <0 &smmu 0 1>; /* Fixed-up by bootloader */
543*4882a593Smuzhiyun			status = "disabled";
544*4882a593Smuzhiyun		};
545*4882a593Smuzhiyun
546*4882a593Smuzhiyun		pcie3: pcie@3600000 {
547*4882a593Smuzhiyun			compatible = "fsl,ls1088a-pcie";
548*4882a593Smuzhiyun			reg = <0x00 0x03600000 0x0 0x00100000   /* controller registers */
549*4882a593Smuzhiyun			       0x30 0x00000000 0x0 0x00002000>; /* configuration space */
550*4882a593Smuzhiyun			reg-names = "regs", "config";
551*4882a593Smuzhiyun			interrupts = <0 118 IRQ_TYPE_LEVEL_HIGH>; /* aer interrupt */
552*4882a593Smuzhiyun			interrupt-names = "aer";
553*4882a593Smuzhiyun			#address-cells = <3>;
554*4882a593Smuzhiyun			#size-cells = <2>;
555*4882a593Smuzhiyun			device_type = "pci";
556*4882a593Smuzhiyun			dma-coherent;
557*4882a593Smuzhiyun			num-viewport = <6>;
558*4882a593Smuzhiyun			bus-range = <0x0 0xff>;
559*4882a593Smuzhiyun			ranges = <0x81000000 0x0 0x00000000 0x30 0x00010000 0x0 0x00010000   /* downstream I/O */
560*4882a593Smuzhiyun				  0x82000000 0x0 0x40000000 0x30 0x40000000 0x0 0x40000000>; /* non-prefetchable memory */
561*4882a593Smuzhiyun			msi-parent = <&its>;
562*4882a593Smuzhiyun			#interrupt-cells = <1>;
563*4882a593Smuzhiyun			interrupt-map-mask = <0 0 0 7>;
564*4882a593Smuzhiyun			interrupt-map = <0000 0 0 1 &gic 0 0 0 119 IRQ_TYPE_LEVEL_HIGH>,
565*4882a593Smuzhiyun					<0000 0 0 2 &gic 0 0 0 120 IRQ_TYPE_LEVEL_HIGH>,
566*4882a593Smuzhiyun					<0000 0 0 3 &gic 0 0 0 121 IRQ_TYPE_LEVEL_HIGH>,
567*4882a593Smuzhiyun					<0000 0 0 4 &gic 0 0 0 122 IRQ_TYPE_LEVEL_HIGH>;
568*4882a593Smuzhiyun			iommu-map = <0 &smmu 0 1>; /* Fixed-up by bootloader */
569*4882a593Smuzhiyun			status = "disabled";
570*4882a593Smuzhiyun		};
571*4882a593Smuzhiyun
572*4882a593Smuzhiyun		smmu: iommu@5000000 {
573*4882a593Smuzhiyun			compatible = "arm,mmu-500";
574*4882a593Smuzhiyun			reg = <0 0x5000000 0 0x800000>;
575*4882a593Smuzhiyun			#iommu-cells = <1>;
576*4882a593Smuzhiyun			stream-match-mask = <0x7C00>;
577*4882a593Smuzhiyun			#global-interrupts = <12>;
578*4882a593Smuzhiyun				     // global secure fault
579*4882a593Smuzhiyun			interrupts = <GIC_SPI 13 IRQ_TYPE_LEVEL_HIGH>,
580*4882a593Smuzhiyun				     // combined secure
581*4882a593Smuzhiyun				     <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>,
582*4882a593Smuzhiyun				     // global non-secure fault
583*4882a593Smuzhiyun				     <GIC_SPI 15 IRQ_TYPE_LEVEL_HIGH>,
584*4882a593Smuzhiyun				     // combined non-secure
585*4882a593Smuzhiyun				     <GIC_SPI 16 IRQ_TYPE_LEVEL_HIGH>,
586*4882a593Smuzhiyun				     // performance counter interrupts 0-7
587*4882a593Smuzhiyun				     <GIC_SPI 211 IRQ_TYPE_LEVEL_HIGH>,
588*4882a593Smuzhiyun				     <GIC_SPI 212 IRQ_TYPE_LEVEL_HIGH>,
589*4882a593Smuzhiyun				     <GIC_SPI 213 IRQ_TYPE_LEVEL_HIGH>,
590*4882a593Smuzhiyun				     <GIC_SPI 214 IRQ_TYPE_LEVEL_HIGH>,
591*4882a593Smuzhiyun				     <GIC_SPI 215 IRQ_TYPE_LEVEL_HIGH>,
592*4882a593Smuzhiyun				     <GIC_SPI 216 IRQ_TYPE_LEVEL_HIGH>,
593*4882a593Smuzhiyun				     <GIC_SPI 217 IRQ_TYPE_LEVEL_HIGH>,
594*4882a593Smuzhiyun				     <GIC_SPI 218 IRQ_TYPE_LEVEL_HIGH>,
595*4882a593Smuzhiyun				     // per context interrupt, 64 interrupts
596*4882a593Smuzhiyun				     <GIC_SPI 146 IRQ_TYPE_LEVEL_HIGH>,
597*4882a593Smuzhiyun				     <GIC_SPI 147 IRQ_TYPE_LEVEL_HIGH>,
598*4882a593Smuzhiyun				     <GIC_SPI 148 IRQ_TYPE_LEVEL_HIGH>,
599*4882a593Smuzhiyun				     <GIC_SPI 149 IRQ_TYPE_LEVEL_HIGH>,
600*4882a593Smuzhiyun				     <GIC_SPI 150 IRQ_TYPE_LEVEL_HIGH>,
601*4882a593Smuzhiyun				     <GIC_SPI 151 IRQ_TYPE_LEVEL_HIGH>,
602*4882a593Smuzhiyun				     <GIC_SPI 152 IRQ_TYPE_LEVEL_HIGH>,
603*4882a593Smuzhiyun				     <GIC_SPI 153 IRQ_TYPE_LEVEL_HIGH>,
604*4882a593Smuzhiyun				     <GIC_SPI 154 IRQ_TYPE_LEVEL_HIGH>,
605*4882a593Smuzhiyun				     <GIC_SPI 155 IRQ_TYPE_LEVEL_HIGH>,
606*4882a593Smuzhiyun				     <GIC_SPI 156 IRQ_TYPE_LEVEL_HIGH>,
607*4882a593Smuzhiyun				     <GIC_SPI 157 IRQ_TYPE_LEVEL_HIGH>,
608*4882a593Smuzhiyun				     <GIC_SPI 158 IRQ_TYPE_LEVEL_HIGH>,
609*4882a593Smuzhiyun				     <GIC_SPI 159 IRQ_TYPE_LEVEL_HIGH>,
610*4882a593Smuzhiyun				     <GIC_SPI 160 IRQ_TYPE_LEVEL_HIGH>,
611*4882a593Smuzhiyun				     <GIC_SPI 161 IRQ_TYPE_LEVEL_HIGH>,
612*4882a593Smuzhiyun				     <GIC_SPI 162 IRQ_TYPE_LEVEL_HIGH>,
613*4882a593Smuzhiyun				     <GIC_SPI 163 IRQ_TYPE_LEVEL_HIGH>,
614*4882a593Smuzhiyun				     <GIC_SPI 164 IRQ_TYPE_LEVEL_HIGH>,
615*4882a593Smuzhiyun				     <GIC_SPI 165 IRQ_TYPE_LEVEL_HIGH>,
616*4882a593Smuzhiyun				     <GIC_SPI 166 IRQ_TYPE_LEVEL_HIGH>,
617*4882a593Smuzhiyun				     <GIC_SPI 167 IRQ_TYPE_LEVEL_HIGH>,
618*4882a593Smuzhiyun				     <GIC_SPI 168 IRQ_TYPE_LEVEL_HIGH>,
619*4882a593Smuzhiyun				     <GIC_SPI 169 IRQ_TYPE_LEVEL_HIGH>,
620*4882a593Smuzhiyun				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
621*4882a593Smuzhiyun				     <GIC_SPI 171 IRQ_TYPE_LEVEL_HIGH>,
622*4882a593Smuzhiyun				     <GIC_SPI 172 IRQ_TYPE_LEVEL_HIGH>,
623*4882a593Smuzhiyun				     <GIC_SPI 173 IRQ_TYPE_LEVEL_HIGH>,
624*4882a593Smuzhiyun				     <GIC_SPI 174 IRQ_TYPE_LEVEL_HIGH>,
625*4882a593Smuzhiyun				     <GIC_SPI 175 IRQ_TYPE_LEVEL_HIGH>,
626*4882a593Smuzhiyun				     <GIC_SPI 176 IRQ_TYPE_LEVEL_HIGH>,
627*4882a593Smuzhiyun				     <GIC_SPI 177 IRQ_TYPE_LEVEL_HIGH>,
628*4882a593Smuzhiyun				     <GIC_SPI 178 IRQ_TYPE_LEVEL_HIGH>,
629*4882a593Smuzhiyun				     <GIC_SPI 179 IRQ_TYPE_LEVEL_HIGH>,
630*4882a593Smuzhiyun				     <GIC_SPI 180 IRQ_TYPE_LEVEL_HIGH>,
631*4882a593Smuzhiyun				     <GIC_SPI 181 IRQ_TYPE_LEVEL_HIGH>,
632*4882a593Smuzhiyun				     <GIC_SPI 182 IRQ_TYPE_LEVEL_HIGH>,
633*4882a593Smuzhiyun				     <GIC_SPI 183 IRQ_TYPE_LEVEL_HIGH>,
634*4882a593Smuzhiyun				     <GIC_SPI 184 IRQ_TYPE_LEVEL_HIGH>,
635*4882a593Smuzhiyun				     <GIC_SPI 185 IRQ_TYPE_LEVEL_HIGH>,
636*4882a593Smuzhiyun				     <GIC_SPI 186 IRQ_TYPE_LEVEL_HIGH>,
637*4882a593Smuzhiyun				     <GIC_SPI 187 IRQ_TYPE_LEVEL_HIGH>,
638*4882a593Smuzhiyun				     <GIC_SPI 188 IRQ_TYPE_LEVEL_HIGH>,
639*4882a593Smuzhiyun				     <GIC_SPI 189 IRQ_TYPE_LEVEL_HIGH>,
640*4882a593Smuzhiyun				     <GIC_SPI 190 IRQ_TYPE_LEVEL_HIGH>,
641*4882a593Smuzhiyun				     <GIC_SPI 191 IRQ_TYPE_LEVEL_HIGH>,
642*4882a593Smuzhiyun				     <GIC_SPI 192 IRQ_TYPE_LEVEL_HIGH>,
643*4882a593Smuzhiyun				     <GIC_SPI 193 IRQ_TYPE_LEVEL_HIGH>,
644*4882a593Smuzhiyun				     <GIC_SPI 194 IRQ_TYPE_LEVEL_HIGH>,
645*4882a593Smuzhiyun				     <GIC_SPI 195 IRQ_TYPE_LEVEL_HIGH>,
646*4882a593Smuzhiyun				     <GIC_SPI 196 IRQ_TYPE_LEVEL_HIGH>,
647*4882a593Smuzhiyun				     <GIC_SPI 197 IRQ_TYPE_LEVEL_HIGH>,
648*4882a593Smuzhiyun				     <GIC_SPI 198 IRQ_TYPE_LEVEL_HIGH>,
649*4882a593Smuzhiyun				     <GIC_SPI 199 IRQ_TYPE_LEVEL_HIGH>,
650*4882a593Smuzhiyun				     <GIC_SPI 200 IRQ_TYPE_LEVEL_HIGH>,
651*4882a593Smuzhiyun				     <GIC_SPI 201 IRQ_TYPE_LEVEL_HIGH>,
652*4882a593Smuzhiyun				     <GIC_SPI 202 IRQ_TYPE_LEVEL_HIGH>,
653*4882a593Smuzhiyun				     <GIC_SPI 203 IRQ_TYPE_LEVEL_HIGH>,
654*4882a593Smuzhiyun				     <GIC_SPI 204 IRQ_TYPE_LEVEL_HIGH>,
655*4882a593Smuzhiyun				     <GIC_SPI 205 IRQ_TYPE_LEVEL_HIGH>,
656*4882a593Smuzhiyun				     <GIC_SPI 206 IRQ_TYPE_LEVEL_HIGH>,
657*4882a593Smuzhiyun				     <GIC_SPI 207 IRQ_TYPE_LEVEL_HIGH>,
658*4882a593Smuzhiyun				     <GIC_SPI 208 IRQ_TYPE_LEVEL_HIGH>,
659*4882a593Smuzhiyun				     <GIC_SPI 209 IRQ_TYPE_LEVEL_HIGH>;
660*4882a593Smuzhiyun		};
661*4882a593Smuzhiyun
662*4882a593Smuzhiyun		console@8340020 {
663*4882a593Smuzhiyun			compatible = "fsl,dpaa2-console";
664*4882a593Smuzhiyun			reg = <0x00000000 0x08340020 0 0x2>;
665*4882a593Smuzhiyun		};
666*4882a593Smuzhiyun
667*4882a593Smuzhiyun		ptp-timer@8b95000 {
668*4882a593Smuzhiyun			compatible = "fsl,dpaa2-ptp";
669*4882a593Smuzhiyun			reg = <0x0 0x8b95000 0x0 0x100>;
670*4882a593Smuzhiyun			clocks = <&clockgen 4 0>;
671*4882a593Smuzhiyun			little-endian;
672*4882a593Smuzhiyun			fsl,extts-fifo;
673*4882a593Smuzhiyun		};
674*4882a593Smuzhiyun
675*4882a593Smuzhiyun		cluster1_core0_watchdog: wdt@c000000 {
676*4882a593Smuzhiyun			compatible = "arm,sp805", "arm,primecell";
677*4882a593Smuzhiyun			reg = <0x0 0xc000000 0x0 0x1000>;
678*4882a593Smuzhiyun			clocks = <&clockgen 4 15>, <&clockgen 4 15>;
679*4882a593Smuzhiyun			clock-names = "wdog_clk", "apb_pclk";
680*4882a593Smuzhiyun		};
681*4882a593Smuzhiyun
682*4882a593Smuzhiyun		cluster1_core1_watchdog: wdt@c010000 {
683*4882a593Smuzhiyun			compatible = "arm,sp805", "arm,primecell";
684*4882a593Smuzhiyun			reg = <0x0 0xc010000 0x0 0x1000>;
685*4882a593Smuzhiyun			clocks = <&clockgen 4 15>, <&clockgen 4 15>;
686*4882a593Smuzhiyun			clock-names = "wdog_clk", "apb_pclk";
687*4882a593Smuzhiyun		};
688*4882a593Smuzhiyun
689*4882a593Smuzhiyun		cluster1_core2_watchdog: wdt@c020000 {
690*4882a593Smuzhiyun			compatible = "arm,sp805", "arm,primecell";
691*4882a593Smuzhiyun			reg = <0x0 0xc020000 0x0 0x1000>;
692*4882a593Smuzhiyun			clocks = <&clockgen 4 15>, <&clockgen 4 15>;
693*4882a593Smuzhiyun			clock-names = "wdog_clk", "apb_pclk";
694*4882a593Smuzhiyun		};
695*4882a593Smuzhiyun
696*4882a593Smuzhiyun		cluster1_core3_watchdog: wdt@c030000 {
697*4882a593Smuzhiyun			compatible = "arm,sp805", "arm,primecell";
698*4882a593Smuzhiyun			reg = <0x0 0xc030000 0x0 0x1000>;
699*4882a593Smuzhiyun			clocks = <&clockgen 4 15>, <&clockgen 4 15>;
700*4882a593Smuzhiyun			clock-names = "wdog_clk", "apb_pclk";
701*4882a593Smuzhiyun		};
702*4882a593Smuzhiyun
703*4882a593Smuzhiyun		cluster2_core0_watchdog: wdt@c100000 {
704*4882a593Smuzhiyun			compatible = "arm,sp805", "arm,primecell";
705*4882a593Smuzhiyun			reg = <0x0 0xc100000 0x0 0x1000>;
706*4882a593Smuzhiyun			clocks = <&clockgen 4 15>, <&clockgen 4 15>;
707*4882a593Smuzhiyun			clock-names = "wdog_clk", "apb_pclk";
708*4882a593Smuzhiyun		};
709*4882a593Smuzhiyun
710*4882a593Smuzhiyun		cluster2_core1_watchdog: wdt@c110000 {
711*4882a593Smuzhiyun			compatible = "arm,sp805", "arm,primecell";
712*4882a593Smuzhiyun			reg = <0x0 0xc110000 0x0 0x1000>;
713*4882a593Smuzhiyun			clocks = <&clockgen 4 15>, <&clockgen 4 15>;
714*4882a593Smuzhiyun			clock-names = "wdog_clk", "apb_pclk";
715*4882a593Smuzhiyun		};
716*4882a593Smuzhiyun
717*4882a593Smuzhiyun		cluster2_core2_watchdog: wdt@c120000 {
718*4882a593Smuzhiyun			compatible = "arm,sp805", "arm,primecell";
719*4882a593Smuzhiyun			reg = <0x0 0xc120000 0x0 0x1000>;
720*4882a593Smuzhiyun			clocks = <&clockgen 4 15>, <&clockgen 4 15>;
721*4882a593Smuzhiyun			clock-names = "wdog_clk", "apb_pclk";
722*4882a593Smuzhiyun		};
723*4882a593Smuzhiyun
724*4882a593Smuzhiyun		cluster2_core3_watchdog: wdt@c130000 {
725*4882a593Smuzhiyun			compatible = "arm,sp805", "arm,primecell";
726*4882a593Smuzhiyun			reg = <0x0 0xc130000 0x0 0x1000>;
727*4882a593Smuzhiyun			clocks = <&clockgen 4 15>, <&clockgen 4 15>;
728*4882a593Smuzhiyun			clock-names = "wdog_clk", "apb_pclk";
729*4882a593Smuzhiyun		};
730*4882a593Smuzhiyun
731*4882a593Smuzhiyun		fsl_mc: fsl-mc@80c000000 {
732*4882a593Smuzhiyun			compatible = "fsl,qoriq-mc";
733*4882a593Smuzhiyun			reg = <0x00000008 0x0c000000 0 0x40>,	 /* MC portal base */
734*4882a593Smuzhiyun			      <0x00000000 0x08340000 0 0x40000>; /* MC control reg */
735*4882a593Smuzhiyun			msi-parent = <&its>;
736*4882a593Smuzhiyun			iommu-map = <0 &smmu 0 0>;	/* This is fixed-up by u-boot */
737*4882a593Smuzhiyun			dma-coherent;
738*4882a593Smuzhiyun			#address-cells = <3>;
739*4882a593Smuzhiyun			#size-cells = <1>;
740*4882a593Smuzhiyun
741*4882a593Smuzhiyun			/*
742*4882a593Smuzhiyun			 * Region type 0x0 - MC portals
743*4882a593Smuzhiyun			 * Region type 0x1 - QBMAN portals
744*4882a593Smuzhiyun			 */
745*4882a593Smuzhiyun			ranges = <0x0 0x0 0x0 0x8 0x0c000000 0x4000000
746*4882a593Smuzhiyun				  0x1 0x0 0x0 0x8 0x18000000 0x8000000>;
747*4882a593Smuzhiyun
748*4882a593Smuzhiyun			dpmacs {
749*4882a593Smuzhiyun				#address-cells = <1>;
750*4882a593Smuzhiyun				#size-cells = <0>;
751*4882a593Smuzhiyun
752*4882a593Smuzhiyun				dpmac1: dpmac@1 {
753*4882a593Smuzhiyun					compatible = "fsl,qoriq-mc-dpmac";
754*4882a593Smuzhiyun					reg = <1>;
755*4882a593Smuzhiyun				};
756*4882a593Smuzhiyun
757*4882a593Smuzhiyun				dpmac2: dpmac@2 {
758*4882a593Smuzhiyun					compatible = "fsl,qoriq-mc-dpmac";
759*4882a593Smuzhiyun					reg = <2>;
760*4882a593Smuzhiyun				};
761*4882a593Smuzhiyun
762*4882a593Smuzhiyun				dpmac3: dpmac@3 {
763*4882a593Smuzhiyun					compatible = "fsl,qoriq-mc-dpmac";
764*4882a593Smuzhiyun					reg = <3>;
765*4882a593Smuzhiyun				};
766*4882a593Smuzhiyun
767*4882a593Smuzhiyun				dpmac4: dpmac@4 {
768*4882a593Smuzhiyun					compatible = "fsl,qoriq-mc-dpmac";
769*4882a593Smuzhiyun					reg = <4>;
770*4882a593Smuzhiyun				};
771*4882a593Smuzhiyun
772*4882a593Smuzhiyun				dpmac5: dpmac@5 {
773*4882a593Smuzhiyun					compatible = "fsl,qoriq-mc-dpmac";
774*4882a593Smuzhiyun					reg = <5>;
775*4882a593Smuzhiyun				};
776*4882a593Smuzhiyun
777*4882a593Smuzhiyun				dpmac6: dpmac@6 {
778*4882a593Smuzhiyun					compatible = "fsl,qoriq-mc-dpmac";
779*4882a593Smuzhiyun					reg = <6>;
780*4882a593Smuzhiyun				};
781*4882a593Smuzhiyun
782*4882a593Smuzhiyun				dpmac7: dpmac@7 {
783*4882a593Smuzhiyun					compatible = "fsl,qoriq-mc-dpmac";
784*4882a593Smuzhiyun					reg = <7>;
785*4882a593Smuzhiyun				};
786*4882a593Smuzhiyun
787*4882a593Smuzhiyun				dpmac8: dpmac@8 {
788*4882a593Smuzhiyun					compatible = "fsl,qoriq-mc-dpmac";
789*4882a593Smuzhiyun					reg = <8>;
790*4882a593Smuzhiyun				};
791*4882a593Smuzhiyun
792*4882a593Smuzhiyun				dpmac9: dpmac@9 {
793*4882a593Smuzhiyun					compatible = "fsl,qoriq-mc-dpmac";
794*4882a593Smuzhiyun					reg = <9>;
795*4882a593Smuzhiyun				};
796*4882a593Smuzhiyun
797*4882a593Smuzhiyun				dpmac10: dpmac@a {
798*4882a593Smuzhiyun					compatible = "fsl,qoriq-mc-dpmac";
799*4882a593Smuzhiyun					reg = <0xa>;
800*4882a593Smuzhiyun				};
801*4882a593Smuzhiyun			};
802*4882a593Smuzhiyun		};
803*4882a593Smuzhiyun
804*4882a593Smuzhiyun		rcpm: power-controller@1e34040 {
805*4882a593Smuzhiyun			compatible = "fsl,ls1088a-rcpm", "fsl,qoriq-rcpm-2.1+";
806*4882a593Smuzhiyun			reg = <0x0 0x1e34040 0x0 0x18>;
807*4882a593Smuzhiyun			#fsl,rcpm-wakeup-cells = <6>;
808*4882a593Smuzhiyun			little-endian;
809*4882a593Smuzhiyun		};
810*4882a593Smuzhiyun
811*4882a593Smuzhiyun		ftm_alarm0: timer@2800000 {
812*4882a593Smuzhiyun			compatible = "fsl,ls1088a-ftm-alarm";
813*4882a593Smuzhiyun			reg = <0x0 0x2800000 0x0 0x10000>;
814*4882a593Smuzhiyun			fsl,rcpm-wakeup = <&rcpm 0x0 0x0 0x0 0x0 0x4000 0x0>;
815*4882a593Smuzhiyun			interrupts = <GIC_SPI 44 IRQ_TYPE_LEVEL_HIGH>;
816*4882a593Smuzhiyun		};
817*4882a593Smuzhiyun	};
818*4882a593Smuzhiyun
819*4882a593Smuzhiyun	firmware {
820*4882a593Smuzhiyun		optee {
821*4882a593Smuzhiyun			compatible = "linaro,optee-tz";
822*4882a593Smuzhiyun			method = "smc";
823*4882a593Smuzhiyun		};
824*4882a593Smuzhiyun	};
825*4882a593Smuzhiyun};
826