1*4882a593Smuzhiyun// SPDX-License-Identifier: (GPL-2.0+ OR MIT) 2*4882a593Smuzhiyun/* 3*4882a593Smuzhiyun * Device Tree Include file for Freescale Layerscape-1046A family SoC. 4*4882a593Smuzhiyun * 5*4882a593Smuzhiyun * Copyright 2016 Freescale Semiconductor, Inc. 6*4882a593Smuzhiyun * Copyright 2018 NXP 7*4882a593Smuzhiyun * 8*4882a593Smuzhiyun * Shaohui Xie <Shaohui.Xie@nxp.com> 9*4882a593Smuzhiyun */ 10*4882a593Smuzhiyun 11*4882a593Smuzhiyun/dts-v1/; 12*4882a593Smuzhiyun 13*4882a593Smuzhiyun#include "fsl-ls1046a.dtsi" 14*4882a593Smuzhiyun 15*4882a593Smuzhiyun/ { 16*4882a593Smuzhiyun model = "LS1046A QDS Board"; 17*4882a593Smuzhiyun compatible = "fsl,ls1046a-qds", "fsl,ls1046a"; 18*4882a593Smuzhiyun 19*4882a593Smuzhiyun aliases { 20*4882a593Smuzhiyun gpio0 = &gpio0; 21*4882a593Smuzhiyun gpio1 = &gpio1; 22*4882a593Smuzhiyun gpio2 = &gpio2; 23*4882a593Smuzhiyun gpio3 = &gpio3; 24*4882a593Smuzhiyun serial0 = &duart0; 25*4882a593Smuzhiyun serial1 = &duart1; 26*4882a593Smuzhiyun serial2 = &duart2; 27*4882a593Smuzhiyun serial3 = &duart3; 28*4882a593Smuzhiyun }; 29*4882a593Smuzhiyun 30*4882a593Smuzhiyun chosen { 31*4882a593Smuzhiyun stdout-path = "serial0:115200n8"; 32*4882a593Smuzhiyun }; 33*4882a593Smuzhiyun}; 34*4882a593Smuzhiyun 35*4882a593Smuzhiyun&dspi { 36*4882a593Smuzhiyun bus-num = <0>; 37*4882a593Smuzhiyun status = "okay"; 38*4882a593Smuzhiyun 39*4882a593Smuzhiyun flash@0 { 40*4882a593Smuzhiyun #address-cells = <1>; 41*4882a593Smuzhiyun #size-cells = <1>; 42*4882a593Smuzhiyun compatible = "n25q128a11", "jedec,spi-nor"; 43*4882a593Smuzhiyun reg = <0>; 44*4882a593Smuzhiyun spi-max-frequency = <10000000>; 45*4882a593Smuzhiyun }; 46*4882a593Smuzhiyun 47*4882a593Smuzhiyun flash@1 { 48*4882a593Smuzhiyun #address-cells = <1>; 49*4882a593Smuzhiyun #size-cells = <1>; 50*4882a593Smuzhiyun compatible = "sst25wf040b", "jedec,spi-nor"; 51*4882a593Smuzhiyun spi-cpol; 52*4882a593Smuzhiyun spi-cpha; 53*4882a593Smuzhiyun reg = <1>; 54*4882a593Smuzhiyun spi-max-frequency = <10000000>; 55*4882a593Smuzhiyun }; 56*4882a593Smuzhiyun 57*4882a593Smuzhiyun flash@2 { 58*4882a593Smuzhiyun #address-cells = <1>; 59*4882a593Smuzhiyun #size-cells = <1>; 60*4882a593Smuzhiyun compatible = "en25s64", "jedec,spi-nor"; 61*4882a593Smuzhiyun spi-cpol; 62*4882a593Smuzhiyun spi-cpha; 63*4882a593Smuzhiyun reg = <2>; 64*4882a593Smuzhiyun spi-max-frequency = <10000000>; 65*4882a593Smuzhiyun }; 66*4882a593Smuzhiyun}; 67*4882a593Smuzhiyun 68*4882a593Smuzhiyun&duart0 { 69*4882a593Smuzhiyun status = "okay"; 70*4882a593Smuzhiyun}; 71*4882a593Smuzhiyun 72*4882a593Smuzhiyun&duart1 { 73*4882a593Smuzhiyun status = "okay"; 74*4882a593Smuzhiyun}; 75*4882a593Smuzhiyun 76*4882a593Smuzhiyun&i2c0 { 77*4882a593Smuzhiyun status = "okay"; 78*4882a593Smuzhiyun 79*4882a593Smuzhiyun pca9547@77 { 80*4882a593Smuzhiyun compatible = "nxp,pca9547"; 81*4882a593Smuzhiyun reg = <0x77>; 82*4882a593Smuzhiyun #address-cells = <1>; 83*4882a593Smuzhiyun #size-cells = <0>; 84*4882a593Smuzhiyun 85*4882a593Smuzhiyun i2c@2 { 86*4882a593Smuzhiyun #address-cells = <1>; 87*4882a593Smuzhiyun #size-cells = <0>; 88*4882a593Smuzhiyun reg = <0x2>; 89*4882a593Smuzhiyun 90*4882a593Smuzhiyun ina220@40 { 91*4882a593Smuzhiyun compatible = "ti,ina220"; 92*4882a593Smuzhiyun reg = <0x40>; 93*4882a593Smuzhiyun shunt-resistor = <1000>; 94*4882a593Smuzhiyun }; 95*4882a593Smuzhiyun 96*4882a593Smuzhiyun ina220@41 { 97*4882a593Smuzhiyun compatible = "ti,ina220"; 98*4882a593Smuzhiyun reg = <0x41>; 99*4882a593Smuzhiyun shunt-resistor = <1000>; 100*4882a593Smuzhiyun }; 101*4882a593Smuzhiyun }; 102*4882a593Smuzhiyun 103*4882a593Smuzhiyun i2c@3 { 104*4882a593Smuzhiyun #address-cells = <1>; 105*4882a593Smuzhiyun #size-cells = <0>; 106*4882a593Smuzhiyun reg = <0x3>; 107*4882a593Smuzhiyun 108*4882a593Smuzhiyun rtc@51 { 109*4882a593Smuzhiyun compatible = "nxp,pcf2129"; 110*4882a593Smuzhiyun reg = <0x51>; 111*4882a593Smuzhiyun /* IRQ10_B */ 112*4882a593Smuzhiyun interrupts = <0 150 0x4>; 113*4882a593Smuzhiyun }; 114*4882a593Smuzhiyun 115*4882a593Smuzhiyun eeprom@56 { 116*4882a593Smuzhiyun compatible = "atmel,24c512"; 117*4882a593Smuzhiyun reg = <0x56>; 118*4882a593Smuzhiyun }; 119*4882a593Smuzhiyun 120*4882a593Smuzhiyun eeprom@57 { 121*4882a593Smuzhiyun compatible = "atmel,24c512"; 122*4882a593Smuzhiyun reg = <0x57>; 123*4882a593Smuzhiyun }; 124*4882a593Smuzhiyun 125*4882a593Smuzhiyun temp-sensor@4c { 126*4882a593Smuzhiyun compatible = "adi,adt7461a"; 127*4882a593Smuzhiyun reg = <0x4c>; 128*4882a593Smuzhiyun }; 129*4882a593Smuzhiyun }; 130*4882a593Smuzhiyun }; 131*4882a593Smuzhiyun}; 132*4882a593Smuzhiyun 133*4882a593Smuzhiyun&ifc { 134*4882a593Smuzhiyun #address-cells = <2>; 135*4882a593Smuzhiyun #size-cells = <1>; 136*4882a593Smuzhiyun /* NOR, NAND Flashes and FPGA on board */ 137*4882a593Smuzhiyun ranges = <0x0 0x0 0x0 0x60000000 0x08000000 138*4882a593Smuzhiyun 0x1 0x0 0x0 0x7e800000 0x00010000 139*4882a593Smuzhiyun 0x2 0x0 0x0 0x7fb00000 0x00000100>; 140*4882a593Smuzhiyun status = "okay"; 141*4882a593Smuzhiyun 142*4882a593Smuzhiyun nor@0,0 { 143*4882a593Smuzhiyun compatible = "cfi-flash"; 144*4882a593Smuzhiyun reg = <0x0 0x0 0x8000000>; 145*4882a593Smuzhiyun big-endian; 146*4882a593Smuzhiyun bank-width = <2>; 147*4882a593Smuzhiyun device-width = <1>; 148*4882a593Smuzhiyun }; 149*4882a593Smuzhiyun 150*4882a593Smuzhiyun nand@1,0 { 151*4882a593Smuzhiyun compatible = "fsl,ifc-nand"; 152*4882a593Smuzhiyun reg = <0x1 0x0 0x10000>; 153*4882a593Smuzhiyun }; 154*4882a593Smuzhiyun 155*4882a593Smuzhiyun fpga: board-control@2,0 { 156*4882a593Smuzhiyun compatible = "fsl,ls1046aqds-fpga", "fsl,fpga-qixis"; 157*4882a593Smuzhiyun reg = <0x2 0x0 0x0000100>; 158*4882a593Smuzhiyun }; 159*4882a593Smuzhiyun}; 160*4882a593Smuzhiyun 161*4882a593Smuzhiyun&lpuart0 { 162*4882a593Smuzhiyun status = "okay"; 163*4882a593Smuzhiyun}; 164*4882a593Smuzhiyun 165*4882a593Smuzhiyun&qspi { 166*4882a593Smuzhiyun status = "okay"; 167*4882a593Smuzhiyun 168*4882a593Smuzhiyun qflash0: flash@0 { 169*4882a593Smuzhiyun compatible = "spansion,m25p80"; 170*4882a593Smuzhiyun #address-cells = <1>; 171*4882a593Smuzhiyun #size-cells = <1>; 172*4882a593Smuzhiyun spi-max-frequency = <20000000>; 173*4882a593Smuzhiyun spi-rx-bus-width = <4>; 174*4882a593Smuzhiyun spi-tx-bus-width = <4>; 175*4882a593Smuzhiyun reg = <0>; 176*4882a593Smuzhiyun }; 177*4882a593Smuzhiyun}; 178*4882a593Smuzhiyun 179*4882a593Smuzhiyun#include "fsl-ls1046-post.dtsi" 180