1*4882a593Smuzhiyun// SPDX-License-Identifier: (GPL-2.0+ OR MIT) 2*4882a593Smuzhiyun/* 3*4882a593Smuzhiyun * Device Tree Include file for NXP Layerscape-1043A family SoC. 4*4882a593Smuzhiyun * 5*4882a593Smuzhiyun * Copyright 2014-2015 Freescale Semiconductor, Inc. 6*4882a593Smuzhiyun * Copyright 2018, 2020 NXP 7*4882a593Smuzhiyun * 8*4882a593Smuzhiyun * Mingkai Hu <Mingkai.hu@freescale.com> 9*4882a593Smuzhiyun */ 10*4882a593Smuzhiyun 11*4882a593Smuzhiyun#include <dt-bindings/thermal/thermal.h> 12*4882a593Smuzhiyun#include <dt-bindings/interrupt-controller/arm-gic.h> 13*4882a593Smuzhiyun 14*4882a593Smuzhiyun/ { 15*4882a593Smuzhiyun compatible = "fsl,ls1043a"; 16*4882a593Smuzhiyun interrupt-parent = <&gic>; 17*4882a593Smuzhiyun #address-cells = <2>; 18*4882a593Smuzhiyun #size-cells = <2>; 19*4882a593Smuzhiyun 20*4882a593Smuzhiyun aliases { 21*4882a593Smuzhiyun crypto = &crypto; 22*4882a593Smuzhiyun fman0 = &fman0; 23*4882a593Smuzhiyun ethernet0 = &enet0; 24*4882a593Smuzhiyun ethernet1 = &enet1; 25*4882a593Smuzhiyun ethernet2 = &enet2; 26*4882a593Smuzhiyun ethernet3 = &enet3; 27*4882a593Smuzhiyun ethernet4 = &enet4; 28*4882a593Smuzhiyun ethernet5 = &enet5; 29*4882a593Smuzhiyun ethernet6 = &enet6; 30*4882a593Smuzhiyun rtc1 = &ftm_alarm0; 31*4882a593Smuzhiyun }; 32*4882a593Smuzhiyun 33*4882a593Smuzhiyun cpus { 34*4882a593Smuzhiyun #address-cells = <1>; 35*4882a593Smuzhiyun #size-cells = <0>; 36*4882a593Smuzhiyun 37*4882a593Smuzhiyun /* 38*4882a593Smuzhiyun * We expect the enable-method for cpu's to be "psci", but this 39*4882a593Smuzhiyun * is dependent on the SoC FW, which will fill this in. 40*4882a593Smuzhiyun * 41*4882a593Smuzhiyun * Currently supported enable-method is psci v0.2 42*4882a593Smuzhiyun */ 43*4882a593Smuzhiyun cpu0: cpu@0 { 44*4882a593Smuzhiyun device_type = "cpu"; 45*4882a593Smuzhiyun compatible = "arm,cortex-a53"; 46*4882a593Smuzhiyun reg = <0x0>; 47*4882a593Smuzhiyun clocks = <&clockgen 1 0>; 48*4882a593Smuzhiyun next-level-cache = <&l2>; 49*4882a593Smuzhiyun cpu-idle-states = <&CPU_PH20>; 50*4882a593Smuzhiyun #cooling-cells = <2>; 51*4882a593Smuzhiyun }; 52*4882a593Smuzhiyun 53*4882a593Smuzhiyun cpu1: cpu@1 { 54*4882a593Smuzhiyun device_type = "cpu"; 55*4882a593Smuzhiyun compatible = "arm,cortex-a53"; 56*4882a593Smuzhiyun reg = <0x1>; 57*4882a593Smuzhiyun clocks = <&clockgen 1 0>; 58*4882a593Smuzhiyun next-level-cache = <&l2>; 59*4882a593Smuzhiyun cpu-idle-states = <&CPU_PH20>; 60*4882a593Smuzhiyun #cooling-cells = <2>; 61*4882a593Smuzhiyun }; 62*4882a593Smuzhiyun 63*4882a593Smuzhiyun cpu2: cpu@2 { 64*4882a593Smuzhiyun device_type = "cpu"; 65*4882a593Smuzhiyun compatible = "arm,cortex-a53"; 66*4882a593Smuzhiyun reg = <0x2>; 67*4882a593Smuzhiyun clocks = <&clockgen 1 0>; 68*4882a593Smuzhiyun next-level-cache = <&l2>; 69*4882a593Smuzhiyun cpu-idle-states = <&CPU_PH20>; 70*4882a593Smuzhiyun #cooling-cells = <2>; 71*4882a593Smuzhiyun }; 72*4882a593Smuzhiyun 73*4882a593Smuzhiyun cpu3: cpu@3 { 74*4882a593Smuzhiyun device_type = "cpu"; 75*4882a593Smuzhiyun compatible = "arm,cortex-a53"; 76*4882a593Smuzhiyun reg = <0x3>; 77*4882a593Smuzhiyun clocks = <&clockgen 1 0>; 78*4882a593Smuzhiyun next-level-cache = <&l2>; 79*4882a593Smuzhiyun cpu-idle-states = <&CPU_PH20>; 80*4882a593Smuzhiyun #cooling-cells = <2>; 81*4882a593Smuzhiyun }; 82*4882a593Smuzhiyun 83*4882a593Smuzhiyun l2: l2-cache { 84*4882a593Smuzhiyun compatible = "cache"; 85*4882a593Smuzhiyun }; 86*4882a593Smuzhiyun }; 87*4882a593Smuzhiyun 88*4882a593Smuzhiyun idle-states { 89*4882a593Smuzhiyun /* 90*4882a593Smuzhiyun * PSCI node is not added default, U-boot will add missing 91*4882a593Smuzhiyun * parts if it determines to use PSCI. 92*4882a593Smuzhiyun */ 93*4882a593Smuzhiyun entry-method = "psci"; 94*4882a593Smuzhiyun 95*4882a593Smuzhiyun CPU_PH20: cpu-ph20 { 96*4882a593Smuzhiyun compatible = "arm,idle-state"; 97*4882a593Smuzhiyun idle-state-name = "PH20"; 98*4882a593Smuzhiyun arm,psci-suspend-param = <0x0>; 99*4882a593Smuzhiyun entry-latency-us = <1000>; 100*4882a593Smuzhiyun exit-latency-us = <1000>; 101*4882a593Smuzhiyun min-residency-us = <3000>; 102*4882a593Smuzhiyun }; 103*4882a593Smuzhiyun }; 104*4882a593Smuzhiyun 105*4882a593Smuzhiyun memory@80000000 { 106*4882a593Smuzhiyun device_type = "memory"; 107*4882a593Smuzhiyun reg = <0x0 0x80000000 0 0x80000000>; 108*4882a593Smuzhiyun /* DRAM space 1, size: 2GiB DRAM */ 109*4882a593Smuzhiyun }; 110*4882a593Smuzhiyun 111*4882a593Smuzhiyun reserved-memory { 112*4882a593Smuzhiyun #address-cells = <2>; 113*4882a593Smuzhiyun #size-cells = <2>; 114*4882a593Smuzhiyun ranges; 115*4882a593Smuzhiyun 116*4882a593Smuzhiyun bman_fbpr: bman-fbpr { 117*4882a593Smuzhiyun compatible = "shared-dma-pool"; 118*4882a593Smuzhiyun size = <0 0x1000000>; 119*4882a593Smuzhiyun alignment = <0 0x1000000>; 120*4882a593Smuzhiyun no-map; 121*4882a593Smuzhiyun }; 122*4882a593Smuzhiyun 123*4882a593Smuzhiyun qman_fqd: qman-fqd { 124*4882a593Smuzhiyun compatible = "shared-dma-pool"; 125*4882a593Smuzhiyun size = <0 0x400000>; 126*4882a593Smuzhiyun alignment = <0 0x400000>; 127*4882a593Smuzhiyun no-map; 128*4882a593Smuzhiyun }; 129*4882a593Smuzhiyun 130*4882a593Smuzhiyun qman_pfdr: qman-pfdr { 131*4882a593Smuzhiyun compatible = "shared-dma-pool"; 132*4882a593Smuzhiyun size = <0 0x2000000>; 133*4882a593Smuzhiyun alignment = <0 0x2000000>; 134*4882a593Smuzhiyun no-map; 135*4882a593Smuzhiyun }; 136*4882a593Smuzhiyun }; 137*4882a593Smuzhiyun 138*4882a593Smuzhiyun sysclk: sysclk { 139*4882a593Smuzhiyun compatible = "fixed-clock"; 140*4882a593Smuzhiyun #clock-cells = <0>; 141*4882a593Smuzhiyun clock-frequency = <100000000>; 142*4882a593Smuzhiyun clock-output-names = "sysclk"; 143*4882a593Smuzhiyun }; 144*4882a593Smuzhiyun 145*4882a593Smuzhiyun reboot { 146*4882a593Smuzhiyun compatible ="syscon-reboot"; 147*4882a593Smuzhiyun regmap = <&dcfg>; 148*4882a593Smuzhiyun offset = <0xb0>; 149*4882a593Smuzhiyun mask = <0x02>; 150*4882a593Smuzhiyun }; 151*4882a593Smuzhiyun 152*4882a593Smuzhiyun thermal-zones { 153*4882a593Smuzhiyun ddr-controller { 154*4882a593Smuzhiyun polling-delay-passive = <1000>; 155*4882a593Smuzhiyun polling-delay = <5000>; 156*4882a593Smuzhiyun thermal-sensors = <&tmu 0>; 157*4882a593Smuzhiyun 158*4882a593Smuzhiyun trips { 159*4882a593Smuzhiyun ddr-ctrler-alert { 160*4882a593Smuzhiyun temperature = <85000>; 161*4882a593Smuzhiyun hysteresis = <2000>; 162*4882a593Smuzhiyun type = "passive"; 163*4882a593Smuzhiyun }; 164*4882a593Smuzhiyun 165*4882a593Smuzhiyun ddr-ctrler-crit { 166*4882a593Smuzhiyun temperature = <95000>; 167*4882a593Smuzhiyun hysteresis = <2000>; 168*4882a593Smuzhiyun type = "critical"; 169*4882a593Smuzhiyun }; 170*4882a593Smuzhiyun }; 171*4882a593Smuzhiyun }; 172*4882a593Smuzhiyun 173*4882a593Smuzhiyun serdes { 174*4882a593Smuzhiyun polling-delay-passive = <1000>; 175*4882a593Smuzhiyun polling-delay = <5000>; 176*4882a593Smuzhiyun thermal-sensors = <&tmu 1>; 177*4882a593Smuzhiyun 178*4882a593Smuzhiyun trips { 179*4882a593Smuzhiyun serdes-alert { 180*4882a593Smuzhiyun temperature = <85000>; 181*4882a593Smuzhiyun hysteresis = <2000>; 182*4882a593Smuzhiyun type = "passive"; 183*4882a593Smuzhiyun }; 184*4882a593Smuzhiyun 185*4882a593Smuzhiyun serdes-crit { 186*4882a593Smuzhiyun temperature = <95000>; 187*4882a593Smuzhiyun hysteresis = <2000>; 188*4882a593Smuzhiyun type = "critical"; 189*4882a593Smuzhiyun }; 190*4882a593Smuzhiyun }; 191*4882a593Smuzhiyun }; 192*4882a593Smuzhiyun 193*4882a593Smuzhiyun fman { 194*4882a593Smuzhiyun polling-delay-passive = <1000>; 195*4882a593Smuzhiyun polling-delay = <5000>; 196*4882a593Smuzhiyun thermal-sensors = <&tmu 2>; 197*4882a593Smuzhiyun 198*4882a593Smuzhiyun trips { 199*4882a593Smuzhiyun fman-alert { 200*4882a593Smuzhiyun temperature = <85000>; 201*4882a593Smuzhiyun hysteresis = <2000>; 202*4882a593Smuzhiyun type = "passive"; 203*4882a593Smuzhiyun }; 204*4882a593Smuzhiyun 205*4882a593Smuzhiyun fman-crit { 206*4882a593Smuzhiyun temperature = <95000>; 207*4882a593Smuzhiyun hysteresis = <2000>; 208*4882a593Smuzhiyun type = "critical"; 209*4882a593Smuzhiyun }; 210*4882a593Smuzhiyun }; 211*4882a593Smuzhiyun }; 212*4882a593Smuzhiyun 213*4882a593Smuzhiyun core-cluster { 214*4882a593Smuzhiyun polling-delay-passive = <1000>; 215*4882a593Smuzhiyun polling-delay = <5000>; 216*4882a593Smuzhiyun thermal-sensors = <&tmu 3>; 217*4882a593Smuzhiyun 218*4882a593Smuzhiyun trips { 219*4882a593Smuzhiyun core_cluster_alert: core-cluster-alert { 220*4882a593Smuzhiyun temperature = <85000>; 221*4882a593Smuzhiyun hysteresis = <2000>; 222*4882a593Smuzhiyun type = "passive"; 223*4882a593Smuzhiyun }; 224*4882a593Smuzhiyun 225*4882a593Smuzhiyun core_cluster_crit: core-cluster-crit { 226*4882a593Smuzhiyun temperature = <95000>; 227*4882a593Smuzhiyun hysteresis = <2000>; 228*4882a593Smuzhiyun type = "critical"; 229*4882a593Smuzhiyun }; 230*4882a593Smuzhiyun }; 231*4882a593Smuzhiyun 232*4882a593Smuzhiyun cooling-maps { 233*4882a593Smuzhiyun map0 { 234*4882a593Smuzhiyun trip = <&core_cluster_alert>; 235*4882a593Smuzhiyun cooling-device = 236*4882a593Smuzhiyun <&cpu0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 237*4882a593Smuzhiyun <&cpu1 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 238*4882a593Smuzhiyun <&cpu2 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 239*4882a593Smuzhiyun <&cpu3 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>; 240*4882a593Smuzhiyun }; 241*4882a593Smuzhiyun }; 242*4882a593Smuzhiyun }; 243*4882a593Smuzhiyun 244*4882a593Smuzhiyun sec { 245*4882a593Smuzhiyun polling-delay-passive = <1000>; 246*4882a593Smuzhiyun polling-delay = <5000>; 247*4882a593Smuzhiyun thermal-sensors = <&tmu 4>; 248*4882a593Smuzhiyun 249*4882a593Smuzhiyun trips { 250*4882a593Smuzhiyun sec-alert { 251*4882a593Smuzhiyun temperature = <85000>; 252*4882a593Smuzhiyun hysteresis = <2000>; 253*4882a593Smuzhiyun type = "passive"; 254*4882a593Smuzhiyun }; 255*4882a593Smuzhiyun 256*4882a593Smuzhiyun sec-crit { 257*4882a593Smuzhiyun temperature = <95000>; 258*4882a593Smuzhiyun hysteresis = <2000>; 259*4882a593Smuzhiyun type = "critical"; 260*4882a593Smuzhiyun }; 261*4882a593Smuzhiyun }; 262*4882a593Smuzhiyun }; 263*4882a593Smuzhiyun }; 264*4882a593Smuzhiyun 265*4882a593Smuzhiyun timer { 266*4882a593Smuzhiyun compatible = "arm,armv8-timer"; 267*4882a593Smuzhiyun interrupts = <1 13 0xf08>, /* Physical Secure PPI */ 268*4882a593Smuzhiyun <1 14 0xf08>, /* Physical Non-Secure PPI */ 269*4882a593Smuzhiyun <1 11 0xf08>, /* Virtual PPI */ 270*4882a593Smuzhiyun <1 10 0xf08>; /* Hypervisor PPI */ 271*4882a593Smuzhiyun fsl,erratum-a008585; 272*4882a593Smuzhiyun }; 273*4882a593Smuzhiyun 274*4882a593Smuzhiyun pmu { 275*4882a593Smuzhiyun compatible = "arm,armv8-pmuv3"; 276*4882a593Smuzhiyun interrupts = <0 106 0x4>, 277*4882a593Smuzhiyun <0 107 0x4>, 278*4882a593Smuzhiyun <0 95 0x4>, 279*4882a593Smuzhiyun <0 97 0x4>; 280*4882a593Smuzhiyun interrupt-affinity = <&cpu0>, 281*4882a593Smuzhiyun <&cpu1>, 282*4882a593Smuzhiyun <&cpu2>, 283*4882a593Smuzhiyun <&cpu3>; 284*4882a593Smuzhiyun }; 285*4882a593Smuzhiyun 286*4882a593Smuzhiyun gic: interrupt-controller@1400000 { 287*4882a593Smuzhiyun compatible = "arm,gic-400"; 288*4882a593Smuzhiyun #interrupt-cells = <3>; 289*4882a593Smuzhiyun interrupt-controller; 290*4882a593Smuzhiyun reg = <0x0 0x1401000 0 0x1000>, /* GICD */ 291*4882a593Smuzhiyun <0x0 0x1402000 0 0x2000>, /* GICC */ 292*4882a593Smuzhiyun <0x0 0x1404000 0 0x2000>, /* GICH */ 293*4882a593Smuzhiyun <0x0 0x1406000 0 0x2000>; /* GICV */ 294*4882a593Smuzhiyun interrupts = <1 9 0xf08>; 295*4882a593Smuzhiyun }; 296*4882a593Smuzhiyun 297*4882a593Smuzhiyun soc: soc { 298*4882a593Smuzhiyun compatible = "simple-bus"; 299*4882a593Smuzhiyun #address-cells = <2>; 300*4882a593Smuzhiyun #size-cells = <2>; 301*4882a593Smuzhiyun ranges; 302*4882a593Smuzhiyun 303*4882a593Smuzhiyun clockgen: clocking@1ee1000 { 304*4882a593Smuzhiyun compatible = "fsl,ls1043a-clockgen"; 305*4882a593Smuzhiyun reg = <0x0 0x1ee1000 0x0 0x1000>; 306*4882a593Smuzhiyun #clock-cells = <2>; 307*4882a593Smuzhiyun clocks = <&sysclk>; 308*4882a593Smuzhiyun }; 309*4882a593Smuzhiyun 310*4882a593Smuzhiyun scfg: scfg@1570000 { 311*4882a593Smuzhiyun compatible = "fsl,ls1043a-scfg", "syscon"; 312*4882a593Smuzhiyun reg = <0x0 0x1570000 0x0 0x10000>; 313*4882a593Smuzhiyun big-endian; 314*4882a593Smuzhiyun }; 315*4882a593Smuzhiyun 316*4882a593Smuzhiyun crypto: crypto@1700000 { 317*4882a593Smuzhiyun compatible = "fsl,sec-v5.4", "fsl,sec-v5.0", 318*4882a593Smuzhiyun "fsl,sec-v4.0"; 319*4882a593Smuzhiyun fsl,sec-era = <3>; 320*4882a593Smuzhiyun #address-cells = <1>; 321*4882a593Smuzhiyun #size-cells = <1>; 322*4882a593Smuzhiyun ranges = <0x0 0x00 0x1700000 0x100000>; 323*4882a593Smuzhiyun reg = <0x00 0x1700000 0x0 0x100000>; 324*4882a593Smuzhiyun interrupts = <0 75 0x4>; 325*4882a593Smuzhiyun dma-coherent; 326*4882a593Smuzhiyun 327*4882a593Smuzhiyun sec_jr0: jr@10000 { 328*4882a593Smuzhiyun compatible = "fsl,sec-v5.4-job-ring", 329*4882a593Smuzhiyun "fsl,sec-v5.0-job-ring", 330*4882a593Smuzhiyun "fsl,sec-v4.0-job-ring"; 331*4882a593Smuzhiyun reg = <0x10000 0x10000>; 332*4882a593Smuzhiyun interrupts = <0 71 0x4>; 333*4882a593Smuzhiyun }; 334*4882a593Smuzhiyun 335*4882a593Smuzhiyun sec_jr1: jr@20000 { 336*4882a593Smuzhiyun compatible = "fsl,sec-v5.4-job-ring", 337*4882a593Smuzhiyun "fsl,sec-v5.0-job-ring", 338*4882a593Smuzhiyun "fsl,sec-v4.0-job-ring"; 339*4882a593Smuzhiyun reg = <0x20000 0x10000>; 340*4882a593Smuzhiyun interrupts = <0 72 0x4>; 341*4882a593Smuzhiyun }; 342*4882a593Smuzhiyun 343*4882a593Smuzhiyun sec_jr2: jr@30000 { 344*4882a593Smuzhiyun compatible = "fsl,sec-v5.4-job-ring", 345*4882a593Smuzhiyun "fsl,sec-v5.0-job-ring", 346*4882a593Smuzhiyun "fsl,sec-v4.0-job-ring"; 347*4882a593Smuzhiyun reg = <0x30000 0x10000>; 348*4882a593Smuzhiyun interrupts = <0 73 0x4>; 349*4882a593Smuzhiyun }; 350*4882a593Smuzhiyun 351*4882a593Smuzhiyun sec_jr3: jr@40000 { 352*4882a593Smuzhiyun compatible = "fsl,sec-v5.4-job-ring", 353*4882a593Smuzhiyun "fsl,sec-v5.0-job-ring", 354*4882a593Smuzhiyun "fsl,sec-v4.0-job-ring"; 355*4882a593Smuzhiyun reg = <0x40000 0x10000>; 356*4882a593Smuzhiyun interrupts = <0 74 0x4>; 357*4882a593Smuzhiyun }; 358*4882a593Smuzhiyun }; 359*4882a593Smuzhiyun 360*4882a593Smuzhiyun dcfg: dcfg@1ee0000 { 361*4882a593Smuzhiyun compatible = "fsl,ls1043a-dcfg", "syscon"; 362*4882a593Smuzhiyun reg = <0x0 0x1ee0000 0x0 0x10000>; 363*4882a593Smuzhiyun big-endian; 364*4882a593Smuzhiyun }; 365*4882a593Smuzhiyun 366*4882a593Smuzhiyun ifc: ifc@1530000 { 367*4882a593Smuzhiyun compatible = "fsl,ifc", "simple-bus"; 368*4882a593Smuzhiyun reg = <0x0 0x1530000 0x0 0x10000>; 369*4882a593Smuzhiyun interrupts = <0 43 0x4>; 370*4882a593Smuzhiyun }; 371*4882a593Smuzhiyun 372*4882a593Smuzhiyun qspi: spi@1550000 { 373*4882a593Smuzhiyun compatible = "fsl,ls1043a-qspi", "fsl,ls1021a-qspi"; 374*4882a593Smuzhiyun #address-cells = <1>; 375*4882a593Smuzhiyun #size-cells = <0>; 376*4882a593Smuzhiyun reg = <0x0 0x1550000 0x0 0x10000>, 377*4882a593Smuzhiyun <0x0 0x40000000 0x0 0x4000000>; 378*4882a593Smuzhiyun reg-names = "QuadSPI", "QuadSPI-memory"; 379*4882a593Smuzhiyun interrupts = <0 99 0x4>; 380*4882a593Smuzhiyun clock-names = "qspi_en", "qspi"; 381*4882a593Smuzhiyun clocks = <&clockgen 4 0>, <&clockgen 4 0>; 382*4882a593Smuzhiyun status = "disabled"; 383*4882a593Smuzhiyun }; 384*4882a593Smuzhiyun 385*4882a593Smuzhiyun esdhc: esdhc@1560000 { 386*4882a593Smuzhiyun compatible = "fsl,ls1043a-esdhc", "fsl,esdhc"; 387*4882a593Smuzhiyun reg = <0x0 0x1560000 0x0 0x10000>; 388*4882a593Smuzhiyun interrupts = <0 62 0x4>; 389*4882a593Smuzhiyun clock-frequency = <0>; 390*4882a593Smuzhiyun voltage-ranges = <1800 1800 3300 3300>; 391*4882a593Smuzhiyun sdhci,auto-cmd12; 392*4882a593Smuzhiyun big-endian; 393*4882a593Smuzhiyun bus-width = <4>; 394*4882a593Smuzhiyun }; 395*4882a593Smuzhiyun 396*4882a593Smuzhiyun ddr: memory-controller@1080000 { 397*4882a593Smuzhiyun compatible = "fsl,qoriq-memory-controller"; 398*4882a593Smuzhiyun reg = <0x0 0x1080000 0x0 0x1000>; 399*4882a593Smuzhiyun interrupts = <0 144 0x4>; 400*4882a593Smuzhiyun big-endian; 401*4882a593Smuzhiyun }; 402*4882a593Smuzhiyun 403*4882a593Smuzhiyun tmu: tmu@1f00000 { 404*4882a593Smuzhiyun compatible = "fsl,qoriq-tmu"; 405*4882a593Smuzhiyun reg = <0x0 0x1f00000 0x0 0x10000>; 406*4882a593Smuzhiyun interrupts = <0 33 0x4>; 407*4882a593Smuzhiyun fsl,tmu-range = <0xb0000 0x9002a 0x6004c 0x30062>; 408*4882a593Smuzhiyun fsl,tmu-calibration = <0x00000000 0x00000026 409*4882a593Smuzhiyun 0x00000001 0x0000002d 410*4882a593Smuzhiyun 0x00000002 0x00000032 411*4882a593Smuzhiyun 0x00000003 0x00000039 412*4882a593Smuzhiyun 0x00000004 0x0000003f 413*4882a593Smuzhiyun 0x00000005 0x00000046 414*4882a593Smuzhiyun 0x00000006 0x0000004d 415*4882a593Smuzhiyun 0x00000007 0x00000054 416*4882a593Smuzhiyun 0x00000008 0x0000005a 417*4882a593Smuzhiyun 0x00000009 0x00000061 418*4882a593Smuzhiyun 0x0000000a 0x0000006a 419*4882a593Smuzhiyun 0x0000000b 0x00000071 420*4882a593Smuzhiyun 421*4882a593Smuzhiyun 0x00010000 0x00000025 422*4882a593Smuzhiyun 0x00010001 0x0000002c 423*4882a593Smuzhiyun 0x00010002 0x00000035 424*4882a593Smuzhiyun 0x00010003 0x0000003d 425*4882a593Smuzhiyun 0x00010004 0x00000045 426*4882a593Smuzhiyun 0x00010005 0x0000004e 427*4882a593Smuzhiyun 0x00010006 0x00000057 428*4882a593Smuzhiyun 0x00010007 0x00000061 429*4882a593Smuzhiyun 0x00010008 0x0000006b 430*4882a593Smuzhiyun 0x00010009 0x00000076 431*4882a593Smuzhiyun 432*4882a593Smuzhiyun 0x00020000 0x00000029 433*4882a593Smuzhiyun 0x00020001 0x00000033 434*4882a593Smuzhiyun 0x00020002 0x0000003d 435*4882a593Smuzhiyun 0x00020003 0x00000049 436*4882a593Smuzhiyun 0x00020004 0x00000056 437*4882a593Smuzhiyun 0x00020005 0x00000061 438*4882a593Smuzhiyun 0x00020006 0x0000006d 439*4882a593Smuzhiyun 440*4882a593Smuzhiyun 0x00030000 0x00000021 441*4882a593Smuzhiyun 0x00030001 0x0000002a 442*4882a593Smuzhiyun 0x00030002 0x0000003c 443*4882a593Smuzhiyun 0x00030003 0x0000004e>; 444*4882a593Smuzhiyun #thermal-sensor-cells = <1>; 445*4882a593Smuzhiyun }; 446*4882a593Smuzhiyun 447*4882a593Smuzhiyun qman: qman@1880000 { 448*4882a593Smuzhiyun compatible = "fsl,qman"; 449*4882a593Smuzhiyun reg = <0x0 0x1880000 0x0 0x10000>; 450*4882a593Smuzhiyun interrupts = <GIC_SPI 45 IRQ_TYPE_LEVEL_HIGH>; 451*4882a593Smuzhiyun memory-region = <&qman_fqd &qman_pfdr>; 452*4882a593Smuzhiyun }; 453*4882a593Smuzhiyun 454*4882a593Smuzhiyun bman: bman@1890000 { 455*4882a593Smuzhiyun compatible = "fsl,bman"; 456*4882a593Smuzhiyun reg = <0x0 0x1890000 0x0 0x10000>; 457*4882a593Smuzhiyun interrupts = <GIC_SPI 45 IRQ_TYPE_LEVEL_HIGH>; 458*4882a593Smuzhiyun memory-region = <&bman_fbpr>; 459*4882a593Smuzhiyun }; 460*4882a593Smuzhiyun 461*4882a593Smuzhiyun bportals: bman-portals@508000000 { 462*4882a593Smuzhiyun ranges = <0x0 0x5 0x08000000 0x8000000>; 463*4882a593Smuzhiyun }; 464*4882a593Smuzhiyun 465*4882a593Smuzhiyun qportals: qman-portals@500000000 { 466*4882a593Smuzhiyun ranges = <0x0 0x5 0x00000000 0x8000000>; 467*4882a593Smuzhiyun }; 468*4882a593Smuzhiyun 469*4882a593Smuzhiyun dspi0: spi@2100000 { 470*4882a593Smuzhiyun compatible = "fsl,ls1043a-dspi", "fsl,ls1021a-v1.0-dspi"; 471*4882a593Smuzhiyun #address-cells = <1>; 472*4882a593Smuzhiyun #size-cells = <0>; 473*4882a593Smuzhiyun reg = <0x0 0x2100000 0x0 0x10000>; 474*4882a593Smuzhiyun interrupts = <0 64 0x4>; 475*4882a593Smuzhiyun clock-names = "dspi"; 476*4882a593Smuzhiyun clocks = <&clockgen 4 0>; 477*4882a593Smuzhiyun spi-num-chipselects = <5>; 478*4882a593Smuzhiyun big-endian; 479*4882a593Smuzhiyun status = "disabled"; 480*4882a593Smuzhiyun }; 481*4882a593Smuzhiyun 482*4882a593Smuzhiyun dspi1: spi@2110000 { 483*4882a593Smuzhiyun compatible = "fsl,ls1043a-dspi", "fsl,ls1021a-v1.0-dspi"; 484*4882a593Smuzhiyun #address-cells = <1>; 485*4882a593Smuzhiyun #size-cells = <0>; 486*4882a593Smuzhiyun reg = <0x0 0x2110000 0x0 0x10000>; 487*4882a593Smuzhiyun interrupts = <0 65 0x4>; 488*4882a593Smuzhiyun clock-names = "dspi"; 489*4882a593Smuzhiyun clocks = <&clockgen 4 0>; 490*4882a593Smuzhiyun spi-num-chipselects = <5>; 491*4882a593Smuzhiyun big-endian; 492*4882a593Smuzhiyun status = "disabled"; 493*4882a593Smuzhiyun }; 494*4882a593Smuzhiyun 495*4882a593Smuzhiyun i2c0: i2c@2180000 { 496*4882a593Smuzhiyun compatible = "fsl,vf610-i2c"; 497*4882a593Smuzhiyun #address-cells = <1>; 498*4882a593Smuzhiyun #size-cells = <0>; 499*4882a593Smuzhiyun reg = <0x0 0x2180000 0x0 0x10000>; 500*4882a593Smuzhiyun interrupts = <0 56 0x4>; 501*4882a593Smuzhiyun clock-names = "i2c"; 502*4882a593Smuzhiyun clocks = <&clockgen 4 0>; 503*4882a593Smuzhiyun dmas = <&edma0 1 39>, 504*4882a593Smuzhiyun <&edma0 1 38>; 505*4882a593Smuzhiyun dma-names = "tx", "rx"; 506*4882a593Smuzhiyun status = "disabled"; 507*4882a593Smuzhiyun }; 508*4882a593Smuzhiyun 509*4882a593Smuzhiyun i2c1: i2c@2190000 { 510*4882a593Smuzhiyun compatible = "fsl,vf610-i2c"; 511*4882a593Smuzhiyun #address-cells = <1>; 512*4882a593Smuzhiyun #size-cells = <0>; 513*4882a593Smuzhiyun reg = <0x0 0x2190000 0x0 0x10000>; 514*4882a593Smuzhiyun interrupts = <0 57 0x4>; 515*4882a593Smuzhiyun clock-names = "i2c"; 516*4882a593Smuzhiyun clocks = <&clockgen 4 0>; 517*4882a593Smuzhiyun status = "disabled"; 518*4882a593Smuzhiyun }; 519*4882a593Smuzhiyun 520*4882a593Smuzhiyun i2c2: i2c@21a0000 { 521*4882a593Smuzhiyun compatible = "fsl,vf610-i2c"; 522*4882a593Smuzhiyun #address-cells = <1>; 523*4882a593Smuzhiyun #size-cells = <0>; 524*4882a593Smuzhiyun reg = <0x0 0x21a0000 0x0 0x10000>; 525*4882a593Smuzhiyun interrupts = <0 58 0x4>; 526*4882a593Smuzhiyun clock-names = "i2c"; 527*4882a593Smuzhiyun clocks = <&clockgen 4 0>; 528*4882a593Smuzhiyun status = "disabled"; 529*4882a593Smuzhiyun }; 530*4882a593Smuzhiyun 531*4882a593Smuzhiyun i2c3: i2c@21b0000 { 532*4882a593Smuzhiyun compatible = "fsl,vf610-i2c"; 533*4882a593Smuzhiyun #address-cells = <1>; 534*4882a593Smuzhiyun #size-cells = <0>; 535*4882a593Smuzhiyun reg = <0x0 0x21b0000 0x0 0x10000>; 536*4882a593Smuzhiyun interrupts = <0 59 0x4>; 537*4882a593Smuzhiyun clock-names = "i2c"; 538*4882a593Smuzhiyun clocks = <&clockgen 4 0>; 539*4882a593Smuzhiyun status = "disabled"; 540*4882a593Smuzhiyun }; 541*4882a593Smuzhiyun 542*4882a593Smuzhiyun duart0: serial@21c0500 { 543*4882a593Smuzhiyun compatible = "fsl,ns16550", "ns16550a"; 544*4882a593Smuzhiyun reg = <0x00 0x21c0500 0x0 0x100>; 545*4882a593Smuzhiyun interrupts = <0 54 0x4>; 546*4882a593Smuzhiyun clocks = <&clockgen 4 0>; 547*4882a593Smuzhiyun }; 548*4882a593Smuzhiyun 549*4882a593Smuzhiyun duart1: serial@21c0600 { 550*4882a593Smuzhiyun compatible = "fsl,ns16550", "ns16550a"; 551*4882a593Smuzhiyun reg = <0x00 0x21c0600 0x0 0x100>; 552*4882a593Smuzhiyun interrupts = <0 54 0x4>; 553*4882a593Smuzhiyun clocks = <&clockgen 4 0>; 554*4882a593Smuzhiyun }; 555*4882a593Smuzhiyun 556*4882a593Smuzhiyun duart2: serial@21d0500 { 557*4882a593Smuzhiyun compatible = "fsl,ns16550", "ns16550a"; 558*4882a593Smuzhiyun reg = <0x0 0x21d0500 0x0 0x100>; 559*4882a593Smuzhiyun interrupts = <0 55 0x4>; 560*4882a593Smuzhiyun clocks = <&clockgen 4 0>; 561*4882a593Smuzhiyun }; 562*4882a593Smuzhiyun 563*4882a593Smuzhiyun duart3: serial@21d0600 { 564*4882a593Smuzhiyun compatible = "fsl,ns16550", "ns16550a"; 565*4882a593Smuzhiyun reg = <0x0 0x21d0600 0x0 0x100>; 566*4882a593Smuzhiyun interrupts = <0 55 0x4>; 567*4882a593Smuzhiyun clocks = <&clockgen 4 0>; 568*4882a593Smuzhiyun }; 569*4882a593Smuzhiyun 570*4882a593Smuzhiyun gpio1: gpio@2300000 { 571*4882a593Smuzhiyun compatible = "fsl,ls1043a-gpio", "fsl,qoriq-gpio"; 572*4882a593Smuzhiyun reg = <0x0 0x2300000 0x0 0x10000>; 573*4882a593Smuzhiyun interrupts = <0 66 0x4>; 574*4882a593Smuzhiyun gpio-controller; 575*4882a593Smuzhiyun #gpio-cells = <2>; 576*4882a593Smuzhiyun interrupt-controller; 577*4882a593Smuzhiyun #interrupt-cells = <2>; 578*4882a593Smuzhiyun }; 579*4882a593Smuzhiyun 580*4882a593Smuzhiyun gpio2: gpio@2310000 { 581*4882a593Smuzhiyun compatible = "fsl,ls1043a-gpio", "fsl,qoriq-gpio"; 582*4882a593Smuzhiyun reg = <0x0 0x2310000 0x0 0x10000>; 583*4882a593Smuzhiyun interrupts = <0 67 0x4>; 584*4882a593Smuzhiyun gpio-controller; 585*4882a593Smuzhiyun #gpio-cells = <2>; 586*4882a593Smuzhiyun interrupt-controller; 587*4882a593Smuzhiyun #interrupt-cells = <2>; 588*4882a593Smuzhiyun }; 589*4882a593Smuzhiyun 590*4882a593Smuzhiyun gpio3: gpio@2320000 { 591*4882a593Smuzhiyun compatible = "fsl,ls1043a-gpio", "fsl,qoriq-gpio"; 592*4882a593Smuzhiyun reg = <0x0 0x2320000 0x0 0x10000>; 593*4882a593Smuzhiyun interrupts = <0 68 0x4>; 594*4882a593Smuzhiyun gpio-controller; 595*4882a593Smuzhiyun #gpio-cells = <2>; 596*4882a593Smuzhiyun interrupt-controller; 597*4882a593Smuzhiyun #interrupt-cells = <2>; 598*4882a593Smuzhiyun }; 599*4882a593Smuzhiyun 600*4882a593Smuzhiyun gpio4: gpio@2330000 { 601*4882a593Smuzhiyun compatible = "fsl,ls1043a-gpio", "fsl,qoriq-gpio"; 602*4882a593Smuzhiyun reg = <0x0 0x2330000 0x0 0x10000>; 603*4882a593Smuzhiyun interrupts = <0 134 0x4>; 604*4882a593Smuzhiyun gpio-controller; 605*4882a593Smuzhiyun #gpio-cells = <2>; 606*4882a593Smuzhiyun interrupt-controller; 607*4882a593Smuzhiyun #interrupt-cells = <2>; 608*4882a593Smuzhiyun }; 609*4882a593Smuzhiyun 610*4882a593Smuzhiyun uqe: uqe@2400000 { 611*4882a593Smuzhiyun #address-cells = <1>; 612*4882a593Smuzhiyun #size-cells = <1>; 613*4882a593Smuzhiyun compatible = "fsl,qe", "simple-bus"; 614*4882a593Smuzhiyun ranges = <0x0 0x0 0x2400000 0x40000>; 615*4882a593Smuzhiyun reg = <0x0 0x2400000 0x0 0x480>; 616*4882a593Smuzhiyun brg-frequency = <100000000>; 617*4882a593Smuzhiyun bus-frequency = <200000000>; 618*4882a593Smuzhiyun fsl,qe-num-riscs = <1>; 619*4882a593Smuzhiyun fsl,qe-num-snums = <28>; 620*4882a593Smuzhiyun 621*4882a593Smuzhiyun qeic: qeic@80 { 622*4882a593Smuzhiyun compatible = "fsl,qe-ic"; 623*4882a593Smuzhiyun reg = <0x80 0x80>; 624*4882a593Smuzhiyun #address-cells = <0>; 625*4882a593Smuzhiyun interrupt-controller; 626*4882a593Smuzhiyun #interrupt-cells = <1>; 627*4882a593Smuzhiyun interrupts = <GIC_SPI 77 IRQ_TYPE_LEVEL_HIGH>, 628*4882a593Smuzhiyun <GIC_SPI 77 IRQ_TYPE_LEVEL_HIGH>; 629*4882a593Smuzhiyun }; 630*4882a593Smuzhiyun 631*4882a593Smuzhiyun si1: si@700 { 632*4882a593Smuzhiyun #address-cells = <1>; 633*4882a593Smuzhiyun #size-cells = <0>; 634*4882a593Smuzhiyun compatible = "fsl,ls1043-qe-si", 635*4882a593Smuzhiyun "fsl,t1040-qe-si"; 636*4882a593Smuzhiyun reg = <0x700 0x80>; 637*4882a593Smuzhiyun }; 638*4882a593Smuzhiyun 639*4882a593Smuzhiyun siram1: siram@1000 { 640*4882a593Smuzhiyun #address-cells = <1>; 641*4882a593Smuzhiyun #size-cells = <1>; 642*4882a593Smuzhiyun compatible = "fsl,ls1043-qe-siram", 643*4882a593Smuzhiyun "fsl,t1040-qe-siram"; 644*4882a593Smuzhiyun reg = <0x1000 0x800>; 645*4882a593Smuzhiyun }; 646*4882a593Smuzhiyun 647*4882a593Smuzhiyun ucc@2000 { 648*4882a593Smuzhiyun cell-index = <1>; 649*4882a593Smuzhiyun reg = <0x2000 0x200>; 650*4882a593Smuzhiyun interrupts = <32>; 651*4882a593Smuzhiyun interrupt-parent = <&qeic>; 652*4882a593Smuzhiyun }; 653*4882a593Smuzhiyun 654*4882a593Smuzhiyun ucc@2200 { 655*4882a593Smuzhiyun cell-index = <3>; 656*4882a593Smuzhiyun reg = <0x2200 0x200>; 657*4882a593Smuzhiyun interrupts = <34>; 658*4882a593Smuzhiyun interrupt-parent = <&qeic>; 659*4882a593Smuzhiyun }; 660*4882a593Smuzhiyun 661*4882a593Smuzhiyun muram@10000 { 662*4882a593Smuzhiyun #address-cells = <1>; 663*4882a593Smuzhiyun #size-cells = <1>; 664*4882a593Smuzhiyun compatible = "fsl,qe-muram", "fsl,cpm-muram"; 665*4882a593Smuzhiyun ranges = <0x0 0x10000 0x6000>; 666*4882a593Smuzhiyun 667*4882a593Smuzhiyun data-only@0 { 668*4882a593Smuzhiyun compatible = "fsl,qe-muram-data", 669*4882a593Smuzhiyun "fsl,cpm-muram-data"; 670*4882a593Smuzhiyun reg = <0x0 0x6000>; 671*4882a593Smuzhiyun }; 672*4882a593Smuzhiyun }; 673*4882a593Smuzhiyun }; 674*4882a593Smuzhiyun 675*4882a593Smuzhiyun lpuart0: serial@2950000 { 676*4882a593Smuzhiyun compatible = "fsl,ls1021a-lpuart"; 677*4882a593Smuzhiyun reg = <0x0 0x2950000 0x0 0x1000>; 678*4882a593Smuzhiyun interrupts = <0 48 0x4>; 679*4882a593Smuzhiyun clocks = <&clockgen 0 0>; 680*4882a593Smuzhiyun clock-names = "ipg"; 681*4882a593Smuzhiyun status = "disabled"; 682*4882a593Smuzhiyun }; 683*4882a593Smuzhiyun 684*4882a593Smuzhiyun lpuart1: serial@2960000 { 685*4882a593Smuzhiyun compatible = "fsl,ls1021a-lpuart"; 686*4882a593Smuzhiyun reg = <0x0 0x2960000 0x0 0x1000>; 687*4882a593Smuzhiyun interrupts = <0 49 0x4>; 688*4882a593Smuzhiyun clocks = <&clockgen 4 0>; 689*4882a593Smuzhiyun clock-names = "ipg"; 690*4882a593Smuzhiyun status = "disabled"; 691*4882a593Smuzhiyun }; 692*4882a593Smuzhiyun 693*4882a593Smuzhiyun lpuart2: serial@2970000 { 694*4882a593Smuzhiyun compatible = "fsl,ls1021a-lpuart"; 695*4882a593Smuzhiyun reg = <0x0 0x2970000 0x0 0x1000>; 696*4882a593Smuzhiyun interrupts = <0 50 0x4>; 697*4882a593Smuzhiyun clocks = <&clockgen 4 0>; 698*4882a593Smuzhiyun clock-names = "ipg"; 699*4882a593Smuzhiyun status = "disabled"; 700*4882a593Smuzhiyun }; 701*4882a593Smuzhiyun 702*4882a593Smuzhiyun lpuart3: serial@2980000 { 703*4882a593Smuzhiyun compatible = "fsl,ls1021a-lpuart"; 704*4882a593Smuzhiyun reg = <0x0 0x2980000 0x0 0x1000>; 705*4882a593Smuzhiyun interrupts = <0 51 0x4>; 706*4882a593Smuzhiyun clocks = <&clockgen 4 0>; 707*4882a593Smuzhiyun clock-names = "ipg"; 708*4882a593Smuzhiyun status = "disabled"; 709*4882a593Smuzhiyun }; 710*4882a593Smuzhiyun 711*4882a593Smuzhiyun lpuart4: serial@2990000 { 712*4882a593Smuzhiyun compatible = "fsl,ls1021a-lpuart"; 713*4882a593Smuzhiyun reg = <0x0 0x2990000 0x0 0x1000>; 714*4882a593Smuzhiyun interrupts = <0 52 0x4>; 715*4882a593Smuzhiyun clocks = <&clockgen 4 0>; 716*4882a593Smuzhiyun clock-names = "ipg"; 717*4882a593Smuzhiyun status = "disabled"; 718*4882a593Smuzhiyun }; 719*4882a593Smuzhiyun 720*4882a593Smuzhiyun lpuart5: serial@29a0000 { 721*4882a593Smuzhiyun compatible = "fsl,ls1021a-lpuart"; 722*4882a593Smuzhiyun reg = <0x0 0x29a0000 0x0 0x1000>; 723*4882a593Smuzhiyun interrupts = <0 53 0x4>; 724*4882a593Smuzhiyun clocks = <&clockgen 4 0>; 725*4882a593Smuzhiyun clock-names = "ipg"; 726*4882a593Smuzhiyun status = "disabled"; 727*4882a593Smuzhiyun }; 728*4882a593Smuzhiyun 729*4882a593Smuzhiyun wdog0: wdog@2ad0000 { 730*4882a593Smuzhiyun compatible = "fsl,ls1043a-wdt", "fsl,imx21-wdt"; 731*4882a593Smuzhiyun reg = <0x0 0x2ad0000 0x0 0x10000>; 732*4882a593Smuzhiyun interrupts = <0 83 0x4>; 733*4882a593Smuzhiyun clocks = <&clockgen 4 0>; 734*4882a593Smuzhiyun clock-names = "wdog"; 735*4882a593Smuzhiyun big-endian; 736*4882a593Smuzhiyun }; 737*4882a593Smuzhiyun 738*4882a593Smuzhiyun edma0: edma@2c00000 { 739*4882a593Smuzhiyun #dma-cells = <2>; 740*4882a593Smuzhiyun compatible = "fsl,vf610-edma"; 741*4882a593Smuzhiyun reg = <0x0 0x2c00000 0x0 0x10000>, 742*4882a593Smuzhiyun <0x0 0x2c10000 0x0 0x10000>, 743*4882a593Smuzhiyun <0x0 0x2c20000 0x0 0x10000>; 744*4882a593Smuzhiyun interrupts = <0 103 0x4>, 745*4882a593Smuzhiyun <0 103 0x4>; 746*4882a593Smuzhiyun interrupt-names = "edma-tx", "edma-err"; 747*4882a593Smuzhiyun dma-channels = <32>; 748*4882a593Smuzhiyun big-endian; 749*4882a593Smuzhiyun clock-names = "dmamux0", "dmamux1"; 750*4882a593Smuzhiyun clocks = <&clockgen 4 0>, 751*4882a593Smuzhiyun <&clockgen 4 0>; 752*4882a593Smuzhiyun }; 753*4882a593Smuzhiyun 754*4882a593Smuzhiyun usb0: usb3@2f00000 { 755*4882a593Smuzhiyun compatible = "snps,dwc3"; 756*4882a593Smuzhiyun reg = <0x0 0x2f00000 0x0 0x10000>; 757*4882a593Smuzhiyun interrupts = <0 60 0x4>; 758*4882a593Smuzhiyun dr_mode = "host"; 759*4882a593Smuzhiyun snps,quirk-frame-length-adjustment = <0x20>; 760*4882a593Smuzhiyun snps,dis_rxdet_inp3_quirk; 761*4882a593Smuzhiyun snps,incr-burst-type-adjustment = <1>, <4>, <8>, <16>; 762*4882a593Smuzhiyun status = "disabled"; 763*4882a593Smuzhiyun }; 764*4882a593Smuzhiyun 765*4882a593Smuzhiyun usb1: usb3@3000000 { 766*4882a593Smuzhiyun compatible = "snps,dwc3"; 767*4882a593Smuzhiyun reg = <0x0 0x3000000 0x0 0x10000>; 768*4882a593Smuzhiyun interrupts = <0 61 0x4>; 769*4882a593Smuzhiyun dr_mode = "host"; 770*4882a593Smuzhiyun snps,quirk-frame-length-adjustment = <0x20>; 771*4882a593Smuzhiyun snps,dis_rxdet_inp3_quirk; 772*4882a593Smuzhiyun snps,incr-burst-type-adjustment = <1>, <4>, <8>, <16>; 773*4882a593Smuzhiyun status = "disabled"; 774*4882a593Smuzhiyun }; 775*4882a593Smuzhiyun 776*4882a593Smuzhiyun usb2: usb3@3100000 { 777*4882a593Smuzhiyun compatible = "snps,dwc3"; 778*4882a593Smuzhiyun reg = <0x0 0x3100000 0x0 0x10000>; 779*4882a593Smuzhiyun interrupts = <0 63 0x4>; 780*4882a593Smuzhiyun dr_mode = "host"; 781*4882a593Smuzhiyun snps,quirk-frame-length-adjustment = <0x20>; 782*4882a593Smuzhiyun snps,dis_rxdet_inp3_quirk; 783*4882a593Smuzhiyun snps,incr-burst-type-adjustment = <1>, <4>, <8>, <16>; 784*4882a593Smuzhiyun status = "disabled"; 785*4882a593Smuzhiyun }; 786*4882a593Smuzhiyun 787*4882a593Smuzhiyun sata: sata@3200000 { 788*4882a593Smuzhiyun compatible = "fsl,ls1043a-ahci"; 789*4882a593Smuzhiyun reg = <0x0 0x3200000 0x0 0x10000>, 790*4882a593Smuzhiyun <0x0 0x20140520 0x0 0x4>; 791*4882a593Smuzhiyun reg-names = "ahci", "sata-ecc"; 792*4882a593Smuzhiyun interrupts = <0 69 0x4>; 793*4882a593Smuzhiyun clocks = <&clockgen 4 0>; 794*4882a593Smuzhiyun dma-coherent; 795*4882a593Smuzhiyun }; 796*4882a593Smuzhiyun 797*4882a593Smuzhiyun msi1: msi-controller1@1571000 { 798*4882a593Smuzhiyun compatible = "fsl,ls1043a-msi"; 799*4882a593Smuzhiyun reg = <0x0 0x1571000 0x0 0x8>; 800*4882a593Smuzhiyun msi-controller; 801*4882a593Smuzhiyun interrupts = <0 116 0x4>; 802*4882a593Smuzhiyun }; 803*4882a593Smuzhiyun 804*4882a593Smuzhiyun msi2: msi-controller2@1572000 { 805*4882a593Smuzhiyun compatible = "fsl,ls1043a-msi"; 806*4882a593Smuzhiyun reg = <0x0 0x1572000 0x0 0x8>; 807*4882a593Smuzhiyun msi-controller; 808*4882a593Smuzhiyun interrupts = <0 126 0x4>; 809*4882a593Smuzhiyun }; 810*4882a593Smuzhiyun 811*4882a593Smuzhiyun msi3: msi-controller3@1573000 { 812*4882a593Smuzhiyun compatible = "fsl,ls1043a-msi"; 813*4882a593Smuzhiyun reg = <0x0 0x1573000 0x0 0x8>; 814*4882a593Smuzhiyun msi-controller; 815*4882a593Smuzhiyun interrupts = <0 160 0x4>; 816*4882a593Smuzhiyun }; 817*4882a593Smuzhiyun 818*4882a593Smuzhiyun pcie1: pcie@3400000 { 819*4882a593Smuzhiyun compatible = "fsl,ls1043a-pcie"; 820*4882a593Smuzhiyun reg = <0x00 0x03400000 0x0 0x00100000 /* controller registers */ 821*4882a593Smuzhiyun 0x40 0x00000000 0x0 0x00002000>; /* configuration space */ 822*4882a593Smuzhiyun reg-names = "regs", "config"; 823*4882a593Smuzhiyun interrupts = <0 118 0x4>, /* controller interrupt */ 824*4882a593Smuzhiyun <0 117 0x4>; /* PME interrupt */ 825*4882a593Smuzhiyun interrupt-names = "intr", "pme"; 826*4882a593Smuzhiyun #address-cells = <3>; 827*4882a593Smuzhiyun #size-cells = <2>; 828*4882a593Smuzhiyun device_type = "pci"; 829*4882a593Smuzhiyun dma-coherent; 830*4882a593Smuzhiyun num-viewport = <6>; 831*4882a593Smuzhiyun bus-range = <0x0 0xff>; 832*4882a593Smuzhiyun ranges = <0x81000000 0x0 0x00000000 0x40 0x00010000 0x0 0x00010000 /* downstream I/O */ 833*4882a593Smuzhiyun 0x82000000 0x0 0x40000000 0x40 0x40000000 0x0 0x40000000>; /* non-prefetchable memory */ 834*4882a593Smuzhiyun msi-parent = <&msi1>, <&msi2>, <&msi3>; 835*4882a593Smuzhiyun #interrupt-cells = <1>; 836*4882a593Smuzhiyun interrupt-map-mask = <0 0 0 7>; 837*4882a593Smuzhiyun interrupt-map = <0000 0 0 1 &gic 0 110 0x4>, 838*4882a593Smuzhiyun <0000 0 0 2 &gic 0 111 0x4>, 839*4882a593Smuzhiyun <0000 0 0 3 &gic 0 112 0x4>, 840*4882a593Smuzhiyun <0000 0 0 4 &gic 0 113 0x4>; 841*4882a593Smuzhiyun status = "disabled"; 842*4882a593Smuzhiyun }; 843*4882a593Smuzhiyun 844*4882a593Smuzhiyun pcie2: pcie@3500000 { 845*4882a593Smuzhiyun compatible = "fsl,ls1043a-pcie"; 846*4882a593Smuzhiyun reg = <0x00 0x03500000 0x0 0x00100000 /* controller registers */ 847*4882a593Smuzhiyun 0x48 0x00000000 0x0 0x00002000>; /* configuration space */ 848*4882a593Smuzhiyun reg-names = "regs", "config"; 849*4882a593Smuzhiyun interrupts = <0 128 0x4>, 850*4882a593Smuzhiyun <0 127 0x4>; 851*4882a593Smuzhiyun interrupt-names = "intr", "pme"; 852*4882a593Smuzhiyun #address-cells = <3>; 853*4882a593Smuzhiyun #size-cells = <2>; 854*4882a593Smuzhiyun device_type = "pci"; 855*4882a593Smuzhiyun dma-coherent; 856*4882a593Smuzhiyun num-viewport = <6>; 857*4882a593Smuzhiyun bus-range = <0x0 0xff>; 858*4882a593Smuzhiyun ranges = <0x81000000 0x0 0x00000000 0x48 0x00010000 0x0 0x00010000 /* downstream I/O */ 859*4882a593Smuzhiyun 0x82000000 0x0 0x40000000 0x48 0x40000000 0x0 0x40000000>; /* non-prefetchable memory */ 860*4882a593Smuzhiyun msi-parent = <&msi1>, <&msi2>, <&msi3>; 861*4882a593Smuzhiyun #interrupt-cells = <1>; 862*4882a593Smuzhiyun interrupt-map-mask = <0 0 0 7>; 863*4882a593Smuzhiyun interrupt-map = <0000 0 0 1 &gic 0 120 0x4>, 864*4882a593Smuzhiyun <0000 0 0 2 &gic 0 121 0x4>, 865*4882a593Smuzhiyun <0000 0 0 3 &gic 0 122 0x4>, 866*4882a593Smuzhiyun <0000 0 0 4 &gic 0 123 0x4>; 867*4882a593Smuzhiyun status = "disabled"; 868*4882a593Smuzhiyun }; 869*4882a593Smuzhiyun 870*4882a593Smuzhiyun pcie3: pcie@3600000 { 871*4882a593Smuzhiyun compatible = "fsl,ls1043a-pcie"; 872*4882a593Smuzhiyun reg = <0x00 0x03600000 0x0 0x00100000 /* controller registers */ 873*4882a593Smuzhiyun 0x50 0x00000000 0x0 0x00002000>; /* configuration space */ 874*4882a593Smuzhiyun reg-names = "regs", "config"; 875*4882a593Smuzhiyun interrupts = <0 162 0x4>, 876*4882a593Smuzhiyun <0 161 0x4>; 877*4882a593Smuzhiyun interrupt-names = "intr", "pme"; 878*4882a593Smuzhiyun #address-cells = <3>; 879*4882a593Smuzhiyun #size-cells = <2>; 880*4882a593Smuzhiyun device_type = "pci"; 881*4882a593Smuzhiyun dma-coherent; 882*4882a593Smuzhiyun num-viewport = <6>; 883*4882a593Smuzhiyun bus-range = <0x0 0xff>; 884*4882a593Smuzhiyun ranges = <0x81000000 0x0 0x00000000 0x50 0x00010000 0x0 0x00010000 /* downstream I/O */ 885*4882a593Smuzhiyun 0x82000000 0x0 0x40000000 0x50 0x40000000 0x0 0x40000000>; /* non-prefetchable memory */ 886*4882a593Smuzhiyun msi-parent = <&msi1>, <&msi2>, <&msi3>; 887*4882a593Smuzhiyun #interrupt-cells = <1>; 888*4882a593Smuzhiyun interrupt-map-mask = <0 0 0 7>; 889*4882a593Smuzhiyun interrupt-map = <0000 0 0 1 &gic 0 154 0x4>, 890*4882a593Smuzhiyun <0000 0 0 2 &gic 0 155 0x4>, 891*4882a593Smuzhiyun <0000 0 0 3 &gic 0 156 0x4>, 892*4882a593Smuzhiyun <0000 0 0 4 &gic 0 157 0x4>; 893*4882a593Smuzhiyun status = "disabled"; 894*4882a593Smuzhiyun }; 895*4882a593Smuzhiyun 896*4882a593Smuzhiyun qdma: dma-controller@8380000 { 897*4882a593Smuzhiyun compatible = "fsl,ls1021a-qdma", "fsl,ls1043a-qdma"; 898*4882a593Smuzhiyun reg = <0x0 0x8380000 0x0 0x1000>, /* Controller regs */ 899*4882a593Smuzhiyun <0x0 0x8390000 0x0 0x10000>, /* Status regs */ 900*4882a593Smuzhiyun <0x0 0x83a0000 0x0 0x40000>; /* Block regs */ 901*4882a593Smuzhiyun interrupts = <GIC_SPI 153 IRQ_TYPE_LEVEL_HIGH>, 902*4882a593Smuzhiyun <GIC_SPI 39 IRQ_TYPE_LEVEL_HIGH>, 903*4882a593Smuzhiyun <GIC_SPI 40 IRQ_TYPE_LEVEL_HIGH>, 904*4882a593Smuzhiyun <GIC_SPI 41 IRQ_TYPE_LEVEL_HIGH>, 905*4882a593Smuzhiyun <GIC_SPI 42 IRQ_TYPE_LEVEL_HIGH>; 906*4882a593Smuzhiyun interrupt-names = "qdma-error", "qdma-queue0", 907*4882a593Smuzhiyun "qdma-queue1", "qdma-queue2", "qdma-queue3"; 908*4882a593Smuzhiyun dma-channels = <8>; 909*4882a593Smuzhiyun block-number = <1>; 910*4882a593Smuzhiyun block-offset = <0x10000>; 911*4882a593Smuzhiyun fsl,dma-queues = <2>; 912*4882a593Smuzhiyun status-sizes = <64>; 913*4882a593Smuzhiyun queue-sizes = <64 64>; 914*4882a593Smuzhiyun big-endian; 915*4882a593Smuzhiyun }; 916*4882a593Smuzhiyun 917*4882a593Smuzhiyun rcpm: power-controller@1ee2140 { 918*4882a593Smuzhiyun compatible = "fsl,ls1043a-rcpm", "fsl,qoriq-rcpm-2.1+"; 919*4882a593Smuzhiyun reg = <0x0 0x1ee2140 0x0 0x4>; 920*4882a593Smuzhiyun #fsl,rcpm-wakeup-cells = <1>; 921*4882a593Smuzhiyun }; 922*4882a593Smuzhiyun 923*4882a593Smuzhiyun ftm_alarm0: timer@29d0000 { 924*4882a593Smuzhiyun compatible = "fsl,ls1043a-ftm-alarm"; 925*4882a593Smuzhiyun reg = <0x0 0x29d0000 0x0 0x10000>; 926*4882a593Smuzhiyun fsl,rcpm-wakeup = <&rcpm 0x20000>; 927*4882a593Smuzhiyun interrupts = <GIC_SPI 86 IRQ_TYPE_LEVEL_HIGH>; 928*4882a593Smuzhiyun big-endian; 929*4882a593Smuzhiyun }; 930*4882a593Smuzhiyun }; 931*4882a593Smuzhiyun 932*4882a593Smuzhiyun firmware { 933*4882a593Smuzhiyun optee { 934*4882a593Smuzhiyun compatible = "linaro,optee-tz"; 935*4882a593Smuzhiyun method = "smc"; 936*4882a593Smuzhiyun }; 937*4882a593Smuzhiyun }; 938*4882a593Smuzhiyun 939*4882a593Smuzhiyun}; 940*4882a593Smuzhiyun 941*4882a593Smuzhiyun#include "qoriq-qman-portals.dtsi" 942*4882a593Smuzhiyun#include "qoriq-bman-portals.dtsi" 943