1*4882a593Smuzhiyun// SPDX-License-Identifier: (GPL-2.0+ OR MIT) 2*4882a593Smuzhiyun/* 3*4882a593Smuzhiyun * Device Tree Include file for Freescale Layerscape-1043A family SoC. 4*4882a593Smuzhiyun * 5*4882a593Smuzhiyun * Copyright 2014-2015 Freescale Semiconductor, Inc. 6*4882a593Smuzhiyun * Copyright 2018 NXP 7*4882a593Smuzhiyun * 8*4882a593Smuzhiyun * Mingkai Hu <Mingkai.hu@freescale.com> 9*4882a593Smuzhiyun */ 10*4882a593Smuzhiyun 11*4882a593Smuzhiyun/dts-v1/; 12*4882a593Smuzhiyun#include "fsl-ls1043a.dtsi" 13*4882a593Smuzhiyun 14*4882a593Smuzhiyun/ { 15*4882a593Smuzhiyun model = "LS1043A RDB Board"; 16*4882a593Smuzhiyun compatible = "fsl,ls1043a-rdb", "fsl,ls1043a"; 17*4882a593Smuzhiyun 18*4882a593Smuzhiyun aliases { 19*4882a593Smuzhiyun serial0 = &duart0; 20*4882a593Smuzhiyun serial1 = &duart1; 21*4882a593Smuzhiyun serial2 = &duart2; 22*4882a593Smuzhiyun serial3 = &duart3; 23*4882a593Smuzhiyun }; 24*4882a593Smuzhiyun 25*4882a593Smuzhiyun chosen { 26*4882a593Smuzhiyun stdout-path = "serial0:115200n8"; 27*4882a593Smuzhiyun }; 28*4882a593Smuzhiyun}; 29*4882a593Smuzhiyun 30*4882a593Smuzhiyun&i2c0 { 31*4882a593Smuzhiyun status = "okay"; 32*4882a593Smuzhiyun ina220@40 { 33*4882a593Smuzhiyun compatible = "ti,ina220"; 34*4882a593Smuzhiyun reg = <0x40>; 35*4882a593Smuzhiyun shunt-resistor = <1000>; 36*4882a593Smuzhiyun }; 37*4882a593Smuzhiyun adt7461a@4c { 38*4882a593Smuzhiyun compatible = "adi,adt7461"; 39*4882a593Smuzhiyun reg = <0x4c>; 40*4882a593Smuzhiyun }; 41*4882a593Smuzhiyun eeprom@52 { 42*4882a593Smuzhiyun compatible = "atmel,24c512"; 43*4882a593Smuzhiyun reg = <0x52>; 44*4882a593Smuzhiyun }; 45*4882a593Smuzhiyun eeprom@53 { 46*4882a593Smuzhiyun compatible = "atmel,24c512"; 47*4882a593Smuzhiyun reg = <0x53>; 48*4882a593Smuzhiyun }; 49*4882a593Smuzhiyun rtc@68 { 50*4882a593Smuzhiyun compatible = "pericom,pt7c4338"; 51*4882a593Smuzhiyun reg = <0x68>; 52*4882a593Smuzhiyun }; 53*4882a593Smuzhiyun}; 54*4882a593Smuzhiyun 55*4882a593Smuzhiyun&ifc { 56*4882a593Smuzhiyun status = "okay"; 57*4882a593Smuzhiyun #address-cells = <2>; 58*4882a593Smuzhiyun #size-cells = <1>; 59*4882a593Smuzhiyun /* NOR, NAND Flashes and FPGA on board */ 60*4882a593Smuzhiyun ranges = <0x0 0x0 0x0 0x60000000 0x08000000 61*4882a593Smuzhiyun 0x1 0x0 0x0 0x7e800000 0x00010000 62*4882a593Smuzhiyun 0x2 0x0 0x0 0x7fb00000 0x00000100>; 63*4882a593Smuzhiyun 64*4882a593Smuzhiyun nor@0,0 { 65*4882a593Smuzhiyun compatible = "cfi-flash"; 66*4882a593Smuzhiyun #address-cells = <1>; 67*4882a593Smuzhiyun #size-cells = <1>; 68*4882a593Smuzhiyun reg = <0x0 0x0 0x8000000>; 69*4882a593Smuzhiyun big-endian; 70*4882a593Smuzhiyun bank-width = <2>; 71*4882a593Smuzhiyun device-width = <1>; 72*4882a593Smuzhiyun }; 73*4882a593Smuzhiyun 74*4882a593Smuzhiyun nand@1,0 { 75*4882a593Smuzhiyun compatible = "fsl,ifc-nand"; 76*4882a593Smuzhiyun #address-cells = <1>; 77*4882a593Smuzhiyun #size-cells = <1>; 78*4882a593Smuzhiyun reg = <0x1 0x0 0x10000>; 79*4882a593Smuzhiyun }; 80*4882a593Smuzhiyun 81*4882a593Smuzhiyun cpld: board-control@2,0 { 82*4882a593Smuzhiyun compatible = "fsl,ls1043ardb-cpld"; 83*4882a593Smuzhiyun reg = <0x2 0x0 0x0000100>; 84*4882a593Smuzhiyun }; 85*4882a593Smuzhiyun}; 86*4882a593Smuzhiyun 87*4882a593Smuzhiyun&dspi0 { 88*4882a593Smuzhiyun bus-num = <0>; 89*4882a593Smuzhiyun status = "okay"; 90*4882a593Smuzhiyun 91*4882a593Smuzhiyun flash@0 { 92*4882a593Smuzhiyun #address-cells = <1>; 93*4882a593Smuzhiyun #size-cells = <1>; 94*4882a593Smuzhiyun compatible = "n25q128a13", "jedec,spi-nor"; /* 16MB */ 95*4882a593Smuzhiyun reg = <0>; 96*4882a593Smuzhiyun spi-max-frequency = <1000000>; /* input clock */ 97*4882a593Smuzhiyun }; 98*4882a593Smuzhiyun 99*4882a593Smuzhiyun slic@2 { 100*4882a593Smuzhiyun compatible = "maxim,ds26522"; 101*4882a593Smuzhiyun reg = <2>; 102*4882a593Smuzhiyun spi-max-frequency = <2000000>; 103*4882a593Smuzhiyun fsl,spi-cs-sck-delay = <100>; 104*4882a593Smuzhiyun fsl,spi-sck-cs-delay = <50>; 105*4882a593Smuzhiyun }; 106*4882a593Smuzhiyun 107*4882a593Smuzhiyun slic@3 { 108*4882a593Smuzhiyun compatible = "maxim,ds26522"; 109*4882a593Smuzhiyun reg = <3>; 110*4882a593Smuzhiyun spi-max-frequency = <2000000>; 111*4882a593Smuzhiyun fsl,spi-cs-sck-delay = <100>; 112*4882a593Smuzhiyun fsl,spi-sck-cs-delay = <50>; 113*4882a593Smuzhiyun }; 114*4882a593Smuzhiyun}; 115*4882a593Smuzhiyun 116*4882a593Smuzhiyun&duart0 { 117*4882a593Smuzhiyun status = "okay"; 118*4882a593Smuzhiyun}; 119*4882a593Smuzhiyun 120*4882a593Smuzhiyun&duart1 { 121*4882a593Smuzhiyun status = "okay"; 122*4882a593Smuzhiyun}; 123*4882a593Smuzhiyun 124*4882a593Smuzhiyun#include "fsl-ls1043-post.dtsi" 125*4882a593Smuzhiyun 126*4882a593Smuzhiyun&fman0 { 127*4882a593Smuzhiyun ethernet@e0000 { 128*4882a593Smuzhiyun phy-handle = <&qsgmii_phy1>; 129*4882a593Smuzhiyun phy-connection-type = "qsgmii"; 130*4882a593Smuzhiyun }; 131*4882a593Smuzhiyun 132*4882a593Smuzhiyun ethernet@e2000 { 133*4882a593Smuzhiyun phy-handle = <&qsgmii_phy2>; 134*4882a593Smuzhiyun phy-connection-type = "qsgmii"; 135*4882a593Smuzhiyun }; 136*4882a593Smuzhiyun 137*4882a593Smuzhiyun ethernet@e4000 { 138*4882a593Smuzhiyun phy-handle = <&rgmii_phy1>; 139*4882a593Smuzhiyun phy-connection-type = "rgmii-id"; 140*4882a593Smuzhiyun }; 141*4882a593Smuzhiyun 142*4882a593Smuzhiyun ethernet@e6000 { 143*4882a593Smuzhiyun phy-handle = <&rgmii_phy2>; 144*4882a593Smuzhiyun phy-connection-type = "rgmii-id"; 145*4882a593Smuzhiyun }; 146*4882a593Smuzhiyun 147*4882a593Smuzhiyun ethernet@e8000 { 148*4882a593Smuzhiyun phy-handle = <&qsgmii_phy3>; 149*4882a593Smuzhiyun phy-connection-type = "qsgmii"; 150*4882a593Smuzhiyun }; 151*4882a593Smuzhiyun 152*4882a593Smuzhiyun ethernet@ea000 { 153*4882a593Smuzhiyun phy-handle = <&qsgmii_phy4>; 154*4882a593Smuzhiyun phy-connection-type = "qsgmii"; 155*4882a593Smuzhiyun }; 156*4882a593Smuzhiyun 157*4882a593Smuzhiyun ethernet@f0000 { /* 10GEC1 */ 158*4882a593Smuzhiyun phy-handle = <&aqr105_phy>; 159*4882a593Smuzhiyun phy-connection-type = "xgmii"; 160*4882a593Smuzhiyun }; 161*4882a593Smuzhiyun 162*4882a593Smuzhiyun mdio@fc000 { 163*4882a593Smuzhiyun rgmii_phy1: ethernet-phy@1 { 164*4882a593Smuzhiyun reg = <0x1>; 165*4882a593Smuzhiyun }; 166*4882a593Smuzhiyun 167*4882a593Smuzhiyun rgmii_phy2: ethernet-phy@2 { 168*4882a593Smuzhiyun reg = <0x2>; 169*4882a593Smuzhiyun }; 170*4882a593Smuzhiyun 171*4882a593Smuzhiyun qsgmii_phy1: ethernet-phy@4 { 172*4882a593Smuzhiyun reg = <0x4>; 173*4882a593Smuzhiyun }; 174*4882a593Smuzhiyun 175*4882a593Smuzhiyun qsgmii_phy2: ethernet-phy@5 { 176*4882a593Smuzhiyun reg = <0x5>; 177*4882a593Smuzhiyun }; 178*4882a593Smuzhiyun 179*4882a593Smuzhiyun qsgmii_phy3: ethernet-phy@6 { 180*4882a593Smuzhiyun reg = <0x6>; 181*4882a593Smuzhiyun }; 182*4882a593Smuzhiyun 183*4882a593Smuzhiyun qsgmii_phy4: ethernet-phy@7 { 184*4882a593Smuzhiyun reg = <0x7>; 185*4882a593Smuzhiyun }; 186*4882a593Smuzhiyun }; 187*4882a593Smuzhiyun 188*4882a593Smuzhiyun mdio@fd000 { 189*4882a593Smuzhiyun aqr105_phy: ethernet-phy@1 { 190*4882a593Smuzhiyun compatible = "ethernet-phy-ieee802.3-c45"; 191*4882a593Smuzhiyun interrupts = <0 132 4>; 192*4882a593Smuzhiyun reg = <0x1>; 193*4882a593Smuzhiyun }; 194*4882a593Smuzhiyun }; 195*4882a593Smuzhiyun}; 196*4882a593Smuzhiyun 197*4882a593Smuzhiyun&uqe { 198*4882a593Smuzhiyun ucc_hdlc: ucc@2000 { 199*4882a593Smuzhiyun compatible = "fsl,ucc-hdlc"; 200*4882a593Smuzhiyun rx-clock-name = "clk8"; 201*4882a593Smuzhiyun tx-clock-name = "clk9"; 202*4882a593Smuzhiyun fsl,rx-sync-clock = "rsync_pin"; 203*4882a593Smuzhiyun fsl,tx-sync-clock = "tsync_pin"; 204*4882a593Smuzhiyun fsl,tx-timeslot-mask = <0xfffffffe>; 205*4882a593Smuzhiyun fsl,rx-timeslot-mask = <0xfffffffe>; 206*4882a593Smuzhiyun fsl,tdm-framer-type = "e1"; 207*4882a593Smuzhiyun fsl,tdm-id = <0>; 208*4882a593Smuzhiyun fsl,siram-entry-id = <0>; 209*4882a593Smuzhiyun fsl,tdm-interface; 210*4882a593Smuzhiyun }; 211*4882a593Smuzhiyun}; 212*4882a593Smuzhiyun 213*4882a593Smuzhiyun&usb0 { 214*4882a593Smuzhiyun status = "okay"; 215*4882a593Smuzhiyun}; 216*4882a593Smuzhiyun 217*4882a593Smuzhiyun&usb1 { 218*4882a593Smuzhiyun status = "okay"; 219*4882a593Smuzhiyun}; 220