1*4882a593Smuzhiyun// SPDX-License-Identifier: (GPL-2.0+ OR MIT) 2*4882a593Smuzhiyun/* 3*4882a593Smuzhiyun * Device Tree file for NXP LS1028A RDB Board. 4*4882a593Smuzhiyun * 5*4882a593Smuzhiyun * Copyright 2018 NXP 6*4882a593Smuzhiyun * 7*4882a593Smuzhiyun * Harninder Rai <harninder.rai@nxp.com> 8*4882a593Smuzhiyun * 9*4882a593Smuzhiyun */ 10*4882a593Smuzhiyun 11*4882a593Smuzhiyun/dts-v1/; 12*4882a593Smuzhiyun#include "fsl-ls1028a.dtsi" 13*4882a593Smuzhiyun 14*4882a593Smuzhiyun/ { 15*4882a593Smuzhiyun model = "LS1028A RDB Board"; 16*4882a593Smuzhiyun compatible = "fsl,ls1028a-rdb", "fsl,ls1028a"; 17*4882a593Smuzhiyun 18*4882a593Smuzhiyun aliases { 19*4882a593Smuzhiyun crypto = &crypto; 20*4882a593Smuzhiyun serial0 = &duart0; 21*4882a593Smuzhiyun serial1 = &duart1; 22*4882a593Smuzhiyun }; 23*4882a593Smuzhiyun 24*4882a593Smuzhiyun chosen { 25*4882a593Smuzhiyun stdout-path = "serial0:115200n8"; 26*4882a593Smuzhiyun }; 27*4882a593Smuzhiyun 28*4882a593Smuzhiyun memory@80000000 { 29*4882a593Smuzhiyun device_type = "memory"; 30*4882a593Smuzhiyun reg = <0x0 0x80000000 0x1 0x0000000>; 31*4882a593Smuzhiyun }; 32*4882a593Smuzhiyun 33*4882a593Smuzhiyun sys_mclk: clock-mclk { 34*4882a593Smuzhiyun compatible = "fixed-clock"; 35*4882a593Smuzhiyun #clock-cells = <0>; 36*4882a593Smuzhiyun clock-frequency = <25000000>; 37*4882a593Smuzhiyun }; 38*4882a593Smuzhiyun 39*4882a593Smuzhiyun reg_1p8v: regulator-1p8v { 40*4882a593Smuzhiyun compatible = "regulator-fixed"; 41*4882a593Smuzhiyun regulator-name = "1P8V"; 42*4882a593Smuzhiyun regulator-min-microvolt = <1800000>; 43*4882a593Smuzhiyun regulator-max-microvolt = <1800000>; 44*4882a593Smuzhiyun regulator-always-on; 45*4882a593Smuzhiyun }; 46*4882a593Smuzhiyun 47*4882a593Smuzhiyun sb_3v3: regulator-sb3v3 { 48*4882a593Smuzhiyun compatible = "regulator-fixed"; 49*4882a593Smuzhiyun regulator-name = "3v3_vbus"; 50*4882a593Smuzhiyun regulator-min-microvolt = <3300000>; 51*4882a593Smuzhiyun regulator-max-microvolt = <3300000>; 52*4882a593Smuzhiyun regulator-boot-on; 53*4882a593Smuzhiyun regulator-always-on; 54*4882a593Smuzhiyun }; 55*4882a593Smuzhiyun 56*4882a593Smuzhiyun sound { 57*4882a593Smuzhiyun compatible = "simple-audio-card"; 58*4882a593Smuzhiyun simple-audio-card,format = "i2s"; 59*4882a593Smuzhiyun simple-audio-card,widgets = 60*4882a593Smuzhiyun "Microphone", "Microphone Jack", 61*4882a593Smuzhiyun "Headphone", "Headphone Jack", 62*4882a593Smuzhiyun "Speaker", "Speaker Ext", 63*4882a593Smuzhiyun "Line", "Line In Jack"; 64*4882a593Smuzhiyun simple-audio-card,routing = 65*4882a593Smuzhiyun "MIC_IN", "Microphone Jack", 66*4882a593Smuzhiyun "Microphone Jack", "Mic Bias", 67*4882a593Smuzhiyun "LINE_IN", "Line In Jack", 68*4882a593Smuzhiyun "Headphone Jack", "HP_OUT", 69*4882a593Smuzhiyun "Speaker Ext", "LINE_OUT"; 70*4882a593Smuzhiyun 71*4882a593Smuzhiyun simple-audio-card,cpu { 72*4882a593Smuzhiyun sound-dai = <&sai4>; 73*4882a593Smuzhiyun frame-master; 74*4882a593Smuzhiyun bitclock-master; 75*4882a593Smuzhiyun }; 76*4882a593Smuzhiyun 77*4882a593Smuzhiyun simple-audio-card,codec { 78*4882a593Smuzhiyun sound-dai = <&sgtl5000>; 79*4882a593Smuzhiyun frame-master; 80*4882a593Smuzhiyun bitclock-master; 81*4882a593Smuzhiyun system-clock-frequency = <25000000>; 82*4882a593Smuzhiyun }; 83*4882a593Smuzhiyun }; 84*4882a593Smuzhiyun}; 85*4882a593Smuzhiyun 86*4882a593Smuzhiyun&esdhc { 87*4882a593Smuzhiyun sd-uhs-sdr104; 88*4882a593Smuzhiyun sd-uhs-sdr50; 89*4882a593Smuzhiyun sd-uhs-sdr25; 90*4882a593Smuzhiyun sd-uhs-sdr12; 91*4882a593Smuzhiyun status = "okay"; 92*4882a593Smuzhiyun}; 93*4882a593Smuzhiyun 94*4882a593Smuzhiyun&esdhc1 { 95*4882a593Smuzhiyun mmc-hs200-1_8v; 96*4882a593Smuzhiyun mmc-hs400-1_8v; 97*4882a593Smuzhiyun bus-width = <8>; 98*4882a593Smuzhiyun status = "okay"; 99*4882a593Smuzhiyun}; 100*4882a593Smuzhiyun 101*4882a593Smuzhiyun&fspi { 102*4882a593Smuzhiyun status = "okay"; 103*4882a593Smuzhiyun 104*4882a593Smuzhiyun mt35xu02g0: flash@0 { 105*4882a593Smuzhiyun compatible = "jedec,spi-nor"; 106*4882a593Smuzhiyun #address-cells = <1>; 107*4882a593Smuzhiyun #size-cells = <1>; 108*4882a593Smuzhiyun spi-max-frequency = <50000000>; 109*4882a593Smuzhiyun /* The following setting enables 1-1-8 (CMD-ADDR-DATA) mode */ 110*4882a593Smuzhiyun spi-rx-bus-width = <8>; /* 8 SPI Rx lines */ 111*4882a593Smuzhiyun spi-tx-bus-width = <1>; /* 1 SPI Tx line */ 112*4882a593Smuzhiyun reg = <0>; 113*4882a593Smuzhiyun }; 114*4882a593Smuzhiyun}; 115*4882a593Smuzhiyun 116*4882a593Smuzhiyun&i2c0 { 117*4882a593Smuzhiyun status = "okay"; 118*4882a593Smuzhiyun 119*4882a593Smuzhiyun i2c-mux@77 { 120*4882a593Smuzhiyun compatible = "nxp,pca9847"; 121*4882a593Smuzhiyun reg = <0x77>; 122*4882a593Smuzhiyun #address-cells = <1>; 123*4882a593Smuzhiyun #size-cells = <0>; 124*4882a593Smuzhiyun 125*4882a593Smuzhiyun i2c@1 { 126*4882a593Smuzhiyun #address-cells = <1>; 127*4882a593Smuzhiyun #size-cells = <0>; 128*4882a593Smuzhiyun reg = <0x1>; 129*4882a593Smuzhiyun 130*4882a593Smuzhiyun sgtl5000: audio-codec@a { 131*4882a593Smuzhiyun #sound-dai-cells = <0>; 132*4882a593Smuzhiyun compatible = "fsl,sgtl5000"; 133*4882a593Smuzhiyun reg = <0xa>; 134*4882a593Smuzhiyun VDDA-supply = <®_1p8v>; 135*4882a593Smuzhiyun VDDIO-supply = <®_1p8v>; 136*4882a593Smuzhiyun clocks = <&sys_mclk>; 137*4882a593Smuzhiyun sclk-strength = <3>; 138*4882a593Smuzhiyun }; 139*4882a593Smuzhiyun }; 140*4882a593Smuzhiyun 141*4882a593Smuzhiyun i2c@2 { 142*4882a593Smuzhiyun #address-cells = <1>; 143*4882a593Smuzhiyun #size-cells = <0>; 144*4882a593Smuzhiyun reg = <0x02>; 145*4882a593Smuzhiyun 146*4882a593Smuzhiyun current-monitor@40 { 147*4882a593Smuzhiyun compatible = "ti,ina220"; 148*4882a593Smuzhiyun reg = <0x40>; 149*4882a593Smuzhiyun shunt-resistor = <500>; 150*4882a593Smuzhiyun }; 151*4882a593Smuzhiyun }; 152*4882a593Smuzhiyun 153*4882a593Smuzhiyun i2c@3 { 154*4882a593Smuzhiyun #address-cells = <1>; 155*4882a593Smuzhiyun #size-cells = <0>; 156*4882a593Smuzhiyun reg = <0x3>; 157*4882a593Smuzhiyun 158*4882a593Smuzhiyun temperature-sensor@4c { 159*4882a593Smuzhiyun compatible = "nxp,sa56004"; 160*4882a593Smuzhiyun reg = <0x4c>; 161*4882a593Smuzhiyun vcc-supply = <&sb_3v3>; 162*4882a593Smuzhiyun }; 163*4882a593Smuzhiyun 164*4882a593Smuzhiyun rtc@51 { 165*4882a593Smuzhiyun compatible = "nxp,pcf2129"; 166*4882a593Smuzhiyun reg = <0x51>; 167*4882a593Smuzhiyun }; 168*4882a593Smuzhiyun }; 169*4882a593Smuzhiyun }; 170*4882a593Smuzhiyun}; 171*4882a593Smuzhiyun 172*4882a593Smuzhiyun&duart0 { 173*4882a593Smuzhiyun status = "okay"; 174*4882a593Smuzhiyun}; 175*4882a593Smuzhiyun 176*4882a593Smuzhiyun&duart1 { 177*4882a593Smuzhiyun status = "okay"; 178*4882a593Smuzhiyun}; 179*4882a593Smuzhiyun 180*4882a593Smuzhiyun&enetc_mdio_pf3 { 181*4882a593Smuzhiyun /* VSC8514 QSGMII quad PHY */ 182*4882a593Smuzhiyun qsgmii_phy0: ethernet-phy@10 { 183*4882a593Smuzhiyun reg = <0x10>; 184*4882a593Smuzhiyun }; 185*4882a593Smuzhiyun 186*4882a593Smuzhiyun qsgmii_phy1: ethernet-phy@11 { 187*4882a593Smuzhiyun reg = <0x11>; 188*4882a593Smuzhiyun }; 189*4882a593Smuzhiyun 190*4882a593Smuzhiyun qsgmii_phy2: ethernet-phy@12 { 191*4882a593Smuzhiyun reg = <0x12>; 192*4882a593Smuzhiyun }; 193*4882a593Smuzhiyun 194*4882a593Smuzhiyun qsgmii_phy3: ethernet-phy@13 { 195*4882a593Smuzhiyun reg = <0x13>; 196*4882a593Smuzhiyun }; 197*4882a593Smuzhiyun}; 198*4882a593Smuzhiyun 199*4882a593Smuzhiyun&enetc_port0 { 200*4882a593Smuzhiyun phy-handle = <&sgmii_phy0>; 201*4882a593Smuzhiyun phy-connection-type = "sgmii"; 202*4882a593Smuzhiyun managed = "in-band-status"; 203*4882a593Smuzhiyun status = "okay"; 204*4882a593Smuzhiyun 205*4882a593Smuzhiyun mdio { 206*4882a593Smuzhiyun #address-cells = <1>; 207*4882a593Smuzhiyun #size-cells = <0>; 208*4882a593Smuzhiyun sgmii_phy0: ethernet-phy@2 { 209*4882a593Smuzhiyun reg = <0x2>; 210*4882a593Smuzhiyun }; 211*4882a593Smuzhiyun }; 212*4882a593Smuzhiyun}; 213*4882a593Smuzhiyun 214*4882a593Smuzhiyun&enetc_port2 { 215*4882a593Smuzhiyun status = "okay"; 216*4882a593Smuzhiyun}; 217*4882a593Smuzhiyun 218*4882a593Smuzhiyun&mscc_felix { 219*4882a593Smuzhiyun status = "okay"; 220*4882a593Smuzhiyun}; 221*4882a593Smuzhiyun 222*4882a593Smuzhiyun&mscc_felix_port0 { 223*4882a593Smuzhiyun label = "swp0"; 224*4882a593Smuzhiyun managed = "in-band-status"; 225*4882a593Smuzhiyun phy-handle = <&qsgmii_phy0>; 226*4882a593Smuzhiyun phy-mode = "qsgmii"; 227*4882a593Smuzhiyun status = "okay"; 228*4882a593Smuzhiyun}; 229*4882a593Smuzhiyun 230*4882a593Smuzhiyun&mscc_felix_port1 { 231*4882a593Smuzhiyun label = "swp1"; 232*4882a593Smuzhiyun managed = "in-band-status"; 233*4882a593Smuzhiyun phy-handle = <&qsgmii_phy1>; 234*4882a593Smuzhiyun phy-mode = "qsgmii"; 235*4882a593Smuzhiyun status = "okay"; 236*4882a593Smuzhiyun}; 237*4882a593Smuzhiyun 238*4882a593Smuzhiyun&mscc_felix_port2 { 239*4882a593Smuzhiyun label = "swp2"; 240*4882a593Smuzhiyun managed = "in-band-status"; 241*4882a593Smuzhiyun phy-handle = <&qsgmii_phy2>; 242*4882a593Smuzhiyun phy-mode = "qsgmii"; 243*4882a593Smuzhiyun status = "okay"; 244*4882a593Smuzhiyun}; 245*4882a593Smuzhiyun 246*4882a593Smuzhiyun&mscc_felix_port3 { 247*4882a593Smuzhiyun label = "swp3"; 248*4882a593Smuzhiyun managed = "in-band-status"; 249*4882a593Smuzhiyun phy-handle = <&qsgmii_phy3>; 250*4882a593Smuzhiyun phy-mode = "qsgmii"; 251*4882a593Smuzhiyun status = "okay"; 252*4882a593Smuzhiyun}; 253*4882a593Smuzhiyun 254*4882a593Smuzhiyun&mscc_felix_port4 { 255*4882a593Smuzhiyun ethernet = <&enetc_port2>; 256*4882a593Smuzhiyun status = "okay"; 257*4882a593Smuzhiyun}; 258*4882a593Smuzhiyun 259*4882a593Smuzhiyun&sai4 { 260*4882a593Smuzhiyun status = "okay"; 261*4882a593Smuzhiyun}; 262*4882a593Smuzhiyun 263*4882a593Smuzhiyun&sata { 264*4882a593Smuzhiyun status = "okay"; 265*4882a593Smuzhiyun}; 266*4882a593Smuzhiyun 267*4882a593Smuzhiyun&usb1 { 268*4882a593Smuzhiyun dr_mode = "otg"; 269*4882a593Smuzhiyun}; 270