1*4882a593Smuzhiyun// SPDX-License-Identifier: GPL-2.0 2*4882a593Smuzhiyun/* 3*4882a593Smuzhiyun * Samsung's Exynos5433 SoC device tree source 4*4882a593Smuzhiyun * 5*4882a593Smuzhiyun * Copyright (c) 2016 Samsung Electronics Co., Ltd. 6*4882a593Smuzhiyun * 7*4882a593Smuzhiyun * Samsung's Exynos5433 SoC device nodes are listed in this file. 8*4882a593Smuzhiyun * Exynos5433 based board files can include this file and provide 9*4882a593Smuzhiyun * values for board specific bindings. 10*4882a593Smuzhiyun * 11*4882a593Smuzhiyun * Note: This file does not include device nodes for all the controllers in 12*4882a593Smuzhiyun * Exynos5433 SoC. As device tree coverage for Exynos5433 increases, 13*4882a593Smuzhiyun * additional nodes can be added to this file. 14*4882a593Smuzhiyun */ 15*4882a593Smuzhiyun 16*4882a593Smuzhiyun#include <dt-bindings/clock/exynos5433.h> 17*4882a593Smuzhiyun#include <dt-bindings/interrupt-controller/arm-gic.h> 18*4882a593Smuzhiyun 19*4882a593Smuzhiyun/ { 20*4882a593Smuzhiyun compatible = "samsung,exynos5433"; 21*4882a593Smuzhiyun #address-cells = <2>; 22*4882a593Smuzhiyun #size-cells = <2>; 23*4882a593Smuzhiyun 24*4882a593Smuzhiyun interrupt-parent = <&gic>; 25*4882a593Smuzhiyun 26*4882a593Smuzhiyun arm_a53_pmu { 27*4882a593Smuzhiyun compatible = "arm,cortex-a53-pmu"; 28*4882a593Smuzhiyun interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>, 29*4882a593Smuzhiyun <GIC_SPI 33 IRQ_TYPE_LEVEL_HIGH>, 30*4882a593Smuzhiyun <GIC_SPI 34 IRQ_TYPE_LEVEL_HIGH>, 31*4882a593Smuzhiyun <GIC_SPI 35 IRQ_TYPE_LEVEL_HIGH>; 32*4882a593Smuzhiyun interrupt-affinity = <&cpu0>, <&cpu1>, <&cpu2>, <&cpu3>; 33*4882a593Smuzhiyun }; 34*4882a593Smuzhiyun 35*4882a593Smuzhiyun arm_a57_pmu { 36*4882a593Smuzhiyun compatible = "arm,cortex-a57-pmu"; 37*4882a593Smuzhiyun interrupts = <GIC_SPI 52 IRQ_TYPE_LEVEL_HIGH>, 38*4882a593Smuzhiyun <GIC_SPI 53 IRQ_TYPE_LEVEL_HIGH>, 39*4882a593Smuzhiyun <GIC_SPI 54 IRQ_TYPE_LEVEL_HIGH>, 40*4882a593Smuzhiyun <GIC_SPI 55 IRQ_TYPE_LEVEL_HIGH>; 41*4882a593Smuzhiyun interrupt-affinity = <&cpu4>, <&cpu5>, <&cpu6>, <&cpu7>; 42*4882a593Smuzhiyun }; 43*4882a593Smuzhiyun 44*4882a593Smuzhiyun xxti: clock { 45*4882a593Smuzhiyun /* XXTI */ 46*4882a593Smuzhiyun compatible = "fixed-clock"; 47*4882a593Smuzhiyun clock-output-names = "oscclk"; 48*4882a593Smuzhiyun #clock-cells = <0>; 49*4882a593Smuzhiyun }; 50*4882a593Smuzhiyun 51*4882a593Smuzhiyun cpus { 52*4882a593Smuzhiyun #address-cells = <1>; 53*4882a593Smuzhiyun #size-cells = <0>; 54*4882a593Smuzhiyun 55*4882a593Smuzhiyun cpu0: cpu@100 { 56*4882a593Smuzhiyun device_type = "cpu"; 57*4882a593Smuzhiyun compatible = "arm,cortex-a53"; 58*4882a593Smuzhiyun enable-method = "psci"; 59*4882a593Smuzhiyun reg = <0x100>; 60*4882a593Smuzhiyun clock-frequency = <1300000000>; 61*4882a593Smuzhiyun clocks = <&cmu_apollo CLK_SCLK_APOLLO>; 62*4882a593Smuzhiyun clock-names = "apolloclk"; 63*4882a593Smuzhiyun operating-points-v2 = <&cluster_a53_opp_table>; 64*4882a593Smuzhiyun #cooling-cells = <2>; 65*4882a593Smuzhiyun }; 66*4882a593Smuzhiyun 67*4882a593Smuzhiyun cpu1: cpu@101 { 68*4882a593Smuzhiyun device_type = "cpu"; 69*4882a593Smuzhiyun compatible = "arm,cortex-a53"; 70*4882a593Smuzhiyun enable-method = "psci"; 71*4882a593Smuzhiyun reg = <0x101>; 72*4882a593Smuzhiyun clock-frequency = <1300000000>; 73*4882a593Smuzhiyun operating-points-v2 = <&cluster_a53_opp_table>; 74*4882a593Smuzhiyun #cooling-cells = <2>; 75*4882a593Smuzhiyun }; 76*4882a593Smuzhiyun 77*4882a593Smuzhiyun cpu2: cpu@102 { 78*4882a593Smuzhiyun device_type = "cpu"; 79*4882a593Smuzhiyun compatible = "arm,cortex-a53"; 80*4882a593Smuzhiyun enable-method = "psci"; 81*4882a593Smuzhiyun reg = <0x102>; 82*4882a593Smuzhiyun clock-frequency = <1300000000>; 83*4882a593Smuzhiyun operating-points-v2 = <&cluster_a53_opp_table>; 84*4882a593Smuzhiyun #cooling-cells = <2>; 85*4882a593Smuzhiyun }; 86*4882a593Smuzhiyun 87*4882a593Smuzhiyun cpu3: cpu@103 { 88*4882a593Smuzhiyun device_type = "cpu"; 89*4882a593Smuzhiyun compatible = "arm,cortex-a53"; 90*4882a593Smuzhiyun enable-method = "psci"; 91*4882a593Smuzhiyun reg = <0x103>; 92*4882a593Smuzhiyun clock-frequency = <1300000000>; 93*4882a593Smuzhiyun operating-points-v2 = <&cluster_a53_opp_table>; 94*4882a593Smuzhiyun #cooling-cells = <2>; 95*4882a593Smuzhiyun }; 96*4882a593Smuzhiyun 97*4882a593Smuzhiyun cpu4: cpu@0 { 98*4882a593Smuzhiyun device_type = "cpu"; 99*4882a593Smuzhiyun compatible = "arm,cortex-a57"; 100*4882a593Smuzhiyun enable-method = "psci"; 101*4882a593Smuzhiyun reg = <0x0>; 102*4882a593Smuzhiyun clock-frequency = <1900000000>; 103*4882a593Smuzhiyun clocks = <&cmu_atlas CLK_SCLK_ATLAS>; 104*4882a593Smuzhiyun clock-names = "atlasclk"; 105*4882a593Smuzhiyun operating-points-v2 = <&cluster_a57_opp_table>; 106*4882a593Smuzhiyun #cooling-cells = <2>; 107*4882a593Smuzhiyun }; 108*4882a593Smuzhiyun 109*4882a593Smuzhiyun cpu5: cpu@1 { 110*4882a593Smuzhiyun device_type = "cpu"; 111*4882a593Smuzhiyun compatible = "arm,cortex-a57"; 112*4882a593Smuzhiyun enable-method = "psci"; 113*4882a593Smuzhiyun reg = <0x1>; 114*4882a593Smuzhiyun clock-frequency = <1900000000>; 115*4882a593Smuzhiyun operating-points-v2 = <&cluster_a57_opp_table>; 116*4882a593Smuzhiyun #cooling-cells = <2>; 117*4882a593Smuzhiyun }; 118*4882a593Smuzhiyun 119*4882a593Smuzhiyun cpu6: cpu@2 { 120*4882a593Smuzhiyun device_type = "cpu"; 121*4882a593Smuzhiyun compatible = "arm,cortex-a57"; 122*4882a593Smuzhiyun enable-method = "psci"; 123*4882a593Smuzhiyun reg = <0x2>; 124*4882a593Smuzhiyun clock-frequency = <1900000000>; 125*4882a593Smuzhiyun operating-points-v2 = <&cluster_a57_opp_table>; 126*4882a593Smuzhiyun #cooling-cells = <2>; 127*4882a593Smuzhiyun }; 128*4882a593Smuzhiyun 129*4882a593Smuzhiyun cpu7: cpu@3 { 130*4882a593Smuzhiyun device_type = "cpu"; 131*4882a593Smuzhiyun compatible = "arm,cortex-a57"; 132*4882a593Smuzhiyun enable-method = "psci"; 133*4882a593Smuzhiyun reg = <0x3>; 134*4882a593Smuzhiyun clock-frequency = <1900000000>; 135*4882a593Smuzhiyun operating-points-v2 = <&cluster_a57_opp_table>; 136*4882a593Smuzhiyun #cooling-cells = <2>; 137*4882a593Smuzhiyun }; 138*4882a593Smuzhiyun }; 139*4882a593Smuzhiyun 140*4882a593Smuzhiyun cluster_a53_opp_table: opp_table0 { 141*4882a593Smuzhiyun compatible = "operating-points-v2"; 142*4882a593Smuzhiyun opp-shared; 143*4882a593Smuzhiyun 144*4882a593Smuzhiyun opp-400000000 { 145*4882a593Smuzhiyun opp-hz = /bits/ 64 <400000000>; 146*4882a593Smuzhiyun opp-microvolt = <900000>; 147*4882a593Smuzhiyun }; 148*4882a593Smuzhiyun opp-500000000 { 149*4882a593Smuzhiyun opp-hz = /bits/ 64 <500000000>; 150*4882a593Smuzhiyun opp-microvolt = <925000>; 151*4882a593Smuzhiyun }; 152*4882a593Smuzhiyun opp-600000000 { 153*4882a593Smuzhiyun opp-hz = /bits/ 64 <600000000>; 154*4882a593Smuzhiyun opp-microvolt = <950000>; 155*4882a593Smuzhiyun }; 156*4882a593Smuzhiyun opp-700000000 { 157*4882a593Smuzhiyun opp-hz = /bits/ 64 <700000000>; 158*4882a593Smuzhiyun opp-microvolt = <975000>; 159*4882a593Smuzhiyun }; 160*4882a593Smuzhiyun opp-800000000 { 161*4882a593Smuzhiyun opp-hz = /bits/ 64 <800000000>; 162*4882a593Smuzhiyun opp-microvolt = <1000000>; 163*4882a593Smuzhiyun }; 164*4882a593Smuzhiyun opp-900000000 { 165*4882a593Smuzhiyun opp-hz = /bits/ 64 <900000000>; 166*4882a593Smuzhiyun opp-microvolt = <1050000>; 167*4882a593Smuzhiyun }; 168*4882a593Smuzhiyun opp-1000000000 { 169*4882a593Smuzhiyun opp-hz = /bits/ 64 <1000000000>; 170*4882a593Smuzhiyun opp-microvolt = <1075000>; 171*4882a593Smuzhiyun }; 172*4882a593Smuzhiyun opp-1100000000 { 173*4882a593Smuzhiyun opp-hz = /bits/ 64 <1100000000>; 174*4882a593Smuzhiyun opp-microvolt = <1112500>; 175*4882a593Smuzhiyun }; 176*4882a593Smuzhiyun opp-1200000000 { 177*4882a593Smuzhiyun opp-hz = /bits/ 64 <1200000000>; 178*4882a593Smuzhiyun opp-microvolt = <1112500>; 179*4882a593Smuzhiyun }; 180*4882a593Smuzhiyun opp-1300000000 { 181*4882a593Smuzhiyun opp-hz = /bits/ 64 <1300000000>; 182*4882a593Smuzhiyun opp-microvolt = <1150000>; 183*4882a593Smuzhiyun }; 184*4882a593Smuzhiyun }; 185*4882a593Smuzhiyun 186*4882a593Smuzhiyun cluster_a57_opp_table: opp_table1 { 187*4882a593Smuzhiyun compatible = "operating-points-v2"; 188*4882a593Smuzhiyun opp-shared; 189*4882a593Smuzhiyun 190*4882a593Smuzhiyun opp-500000000 { 191*4882a593Smuzhiyun opp-hz = /bits/ 64 <500000000>; 192*4882a593Smuzhiyun opp-microvolt = <900000>; 193*4882a593Smuzhiyun }; 194*4882a593Smuzhiyun opp-600000000 { 195*4882a593Smuzhiyun opp-hz = /bits/ 64 <600000000>; 196*4882a593Smuzhiyun opp-microvolt = <900000>; 197*4882a593Smuzhiyun }; 198*4882a593Smuzhiyun opp-700000000 { 199*4882a593Smuzhiyun opp-hz = /bits/ 64 <700000000>; 200*4882a593Smuzhiyun opp-microvolt = <912500>; 201*4882a593Smuzhiyun }; 202*4882a593Smuzhiyun opp-800000000 { 203*4882a593Smuzhiyun opp-hz = /bits/ 64 <800000000>; 204*4882a593Smuzhiyun opp-microvolt = <912500>; 205*4882a593Smuzhiyun }; 206*4882a593Smuzhiyun opp-900000000 { 207*4882a593Smuzhiyun opp-hz = /bits/ 64 <900000000>; 208*4882a593Smuzhiyun opp-microvolt = <937500>; 209*4882a593Smuzhiyun }; 210*4882a593Smuzhiyun opp-1000000000 { 211*4882a593Smuzhiyun opp-hz = /bits/ 64 <1000000000>; 212*4882a593Smuzhiyun opp-microvolt = <975000>; 213*4882a593Smuzhiyun }; 214*4882a593Smuzhiyun opp-1100000000 { 215*4882a593Smuzhiyun opp-hz = /bits/ 64 <1100000000>; 216*4882a593Smuzhiyun opp-microvolt = <1012500>; 217*4882a593Smuzhiyun }; 218*4882a593Smuzhiyun opp-1200000000 { 219*4882a593Smuzhiyun opp-hz = /bits/ 64 <1200000000>; 220*4882a593Smuzhiyun opp-microvolt = <1037500>; 221*4882a593Smuzhiyun }; 222*4882a593Smuzhiyun opp-1300000000 { 223*4882a593Smuzhiyun opp-hz = /bits/ 64 <1300000000>; 224*4882a593Smuzhiyun opp-microvolt = <1062500>; 225*4882a593Smuzhiyun }; 226*4882a593Smuzhiyun opp-1400000000 { 227*4882a593Smuzhiyun opp-hz = /bits/ 64 <1400000000>; 228*4882a593Smuzhiyun opp-microvolt = <1087500>; 229*4882a593Smuzhiyun }; 230*4882a593Smuzhiyun opp-1500000000 { 231*4882a593Smuzhiyun opp-hz = /bits/ 64 <1500000000>; 232*4882a593Smuzhiyun opp-microvolt = <1125000>; 233*4882a593Smuzhiyun }; 234*4882a593Smuzhiyun opp-1600000000 { 235*4882a593Smuzhiyun opp-hz = /bits/ 64 <1600000000>; 236*4882a593Smuzhiyun opp-microvolt = <1137500>; 237*4882a593Smuzhiyun }; 238*4882a593Smuzhiyun opp-1700000000 { 239*4882a593Smuzhiyun opp-hz = /bits/ 64 <1700000000>; 240*4882a593Smuzhiyun opp-microvolt = <1175000>; 241*4882a593Smuzhiyun }; 242*4882a593Smuzhiyun opp-1800000000 { 243*4882a593Smuzhiyun opp-hz = /bits/ 64 <1800000000>; 244*4882a593Smuzhiyun opp-microvolt = <1212500>; 245*4882a593Smuzhiyun }; 246*4882a593Smuzhiyun opp-1900000000 { 247*4882a593Smuzhiyun opp-hz = /bits/ 64 <1900000000>; 248*4882a593Smuzhiyun opp-microvolt = <1262500>; 249*4882a593Smuzhiyun }; 250*4882a593Smuzhiyun }; 251*4882a593Smuzhiyun 252*4882a593Smuzhiyun psci { 253*4882a593Smuzhiyun compatible = "arm,psci"; 254*4882a593Smuzhiyun method = "smc"; 255*4882a593Smuzhiyun cpu_off = <0x84000002>; 256*4882a593Smuzhiyun cpu_on = <0xC4000003>; 257*4882a593Smuzhiyun }; 258*4882a593Smuzhiyun 259*4882a593Smuzhiyun soc: soc@0 { 260*4882a593Smuzhiyun compatible = "simple-bus"; 261*4882a593Smuzhiyun #address-cells = <1>; 262*4882a593Smuzhiyun #size-cells = <1>; 263*4882a593Smuzhiyun ranges = <0x0 0x0 0x0 0x18000000>; 264*4882a593Smuzhiyun 265*4882a593Smuzhiyun chipid@10000000 { 266*4882a593Smuzhiyun compatible = "samsung,exynos4210-chipid"; 267*4882a593Smuzhiyun reg = <0x10000000 0x100>; 268*4882a593Smuzhiyun }; 269*4882a593Smuzhiyun 270*4882a593Smuzhiyun cmu_top: clock-controller@10030000 { 271*4882a593Smuzhiyun compatible = "samsung,exynos5433-cmu-top"; 272*4882a593Smuzhiyun reg = <0x10030000 0x1000>; 273*4882a593Smuzhiyun #clock-cells = <1>; 274*4882a593Smuzhiyun 275*4882a593Smuzhiyun clock-names = "oscclk", 276*4882a593Smuzhiyun "sclk_mphy_pll", 277*4882a593Smuzhiyun "sclk_mfc_pll", 278*4882a593Smuzhiyun "sclk_bus_pll"; 279*4882a593Smuzhiyun clocks = <&xxti>, 280*4882a593Smuzhiyun <&cmu_cpif CLK_SCLK_MPHY_PLL>, 281*4882a593Smuzhiyun <&cmu_mif CLK_SCLK_MFC_PLL>, 282*4882a593Smuzhiyun <&cmu_mif CLK_SCLK_BUS_PLL>; 283*4882a593Smuzhiyun }; 284*4882a593Smuzhiyun 285*4882a593Smuzhiyun cmu_cpif: clock-controller@10fc0000 { 286*4882a593Smuzhiyun compatible = "samsung,exynos5433-cmu-cpif"; 287*4882a593Smuzhiyun reg = <0x10fc0000 0x1000>; 288*4882a593Smuzhiyun #clock-cells = <1>; 289*4882a593Smuzhiyun 290*4882a593Smuzhiyun clock-names = "oscclk"; 291*4882a593Smuzhiyun clocks = <&xxti>; 292*4882a593Smuzhiyun }; 293*4882a593Smuzhiyun 294*4882a593Smuzhiyun cmu_mif: clock-controller@105b0000 { 295*4882a593Smuzhiyun compatible = "samsung,exynos5433-cmu-mif"; 296*4882a593Smuzhiyun reg = <0x105b0000 0x2000>; 297*4882a593Smuzhiyun #clock-cells = <1>; 298*4882a593Smuzhiyun 299*4882a593Smuzhiyun clock-names = "oscclk", 300*4882a593Smuzhiyun "sclk_mphy_pll"; 301*4882a593Smuzhiyun clocks = <&xxti>, 302*4882a593Smuzhiyun <&cmu_cpif CLK_SCLK_MPHY_PLL>; 303*4882a593Smuzhiyun }; 304*4882a593Smuzhiyun 305*4882a593Smuzhiyun cmu_peric: clock-controller@14c80000 { 306*4882a593Smuzhiyun compatible = "samsung,exynos5433-cmu-peric"; 307*4882a593Smuzhiyun reg = <0x14c80000 0x1000>; 308*4882a593Smuzhiyun #clock-cells = <1>; 309*4882a593Smuzhiyun }; 310*4882a593Smuzhiyun 311*4882a593Smuzhiyun cmu_peris: clock-controller@10040000 { 312*4882a593Smuzhiyun compatible = "samsung,exynos5433-cmu-peris"; 313*4882a593Smuzhiyun reg = <0x10040000 0x1000>; 314*4882a593Smuzhiyun #clock-cells = <1>; 315*4882a593Smuzhiyun }; 316*4882a593Smuzhiyun 317*4882a593Smuzhiyun cmu_fsys: clock-controller@156e0000 { 318*4882a593Smuzhiyun compatible = "samsung,exynos5433-cmu-fsys"; 319*4882a593Smuzhiyun reg = <0x156e0000 0x1000>; 320*4882a593Smuzhiyun #clock-cells = <1>; 321*4882a593Smuzhiyun 322*4882a593Smuzhiyun clock-names = "oscclk", 323*4882a593Smuzhiyun "sclk_ufs_mphy", 324*4882a593Smuzhiyun "aclk_fsys_200", 325*4882a593Smuzhiyun "sclk_pcie_100_fsys", 326*4882a593Smuzhiyun "sclk_ufsunipro_fsys", 327*4882a593Smuzhiyun "sclk_mmc2_fsys", 328*4882a593Smuzhiyun "sclk_mmc1_fsys", 329*4882a593Smuzhiyun "sclk_mmc0_fsys", 330*4882a593Smuzhiyun "sclk_usbhost30_fsys", 331*4882a593Smuzhiyun "sclk_usbdrd30_fsys"; 332*4882a593Smuzhiyun clocks = <&xxti>, 333*4882a593Smuzhiyun <&cmu_cpif CLK_SCLK_UFS_MPHY>, 334*4882a593Smuzhiyun <&cmu_top CLK_ACLK_FSYS_200>, 335*4882a593Smuzhiyun <&cmu_top CLK_SCLK_PCIE_100_FSYS>, 336*4882a593Smuzhiyun <&cmu_top CLK_SCLK_UFSUNIPRO_FSYS>, 337*4882a593Smuzhiyun <&cmu_top CLK_SCLK_MMC2_FSYS>, 338*4882a593Smuzhiyun <&cmu_top CLK_SCLK_MMC1_FSYS>, 339*4882a593Smuzhiyun <&cmu_top CLK_SCLK_MMC0_FSYS>, 340*4882a593Smuzhiyun <&cmu_top CLK_SCLK_USBHOST30_FSYS>, 341*4882a593Smuzhiyun <&cmu_top CLK_SCLK_USBDRD30_FSYS>; 342*4882a593Smuzhiyun }; 343*4882a593Smuzhiyun 344*4882a593Smuzhiyun cmu_g2d: clock-controller@12460000 { 345*4882a593Smuzhiyun compatible = "samsung,exynos5433-cmu-g2d"; 346*4882a593Smuzhiyun reg = <0x12460000 0x1000>; 347*4882a593Smuzhiyun #clock-cells = <1>; 348*4882a593Smuzhiyun 349*4882a593Smuzhiyun clock-names = "oscclk", 350*4882a593Smuzhiyun "aclk_g2d_266", 351*4882a593Smuzhiyun "aclk_g2d_400"; 352*4882a593Smuzhiyun clocks = <&xxti>, 353*4882a593Smuzhiyun <&cmu_top CLK_ACLK_G2D_266>, 354*4882a593Smuzhiyun <&cmu_top CLK_ACLK_G2D_400>; 355*4882a593Smuzhiyun power-domains = <&pd_g2d>; 356*4882a593Smuzhiyun }; 357*4882a593Smuzhiyun 358*4882a593Smuzhiyun cmu_disp: clock-controller@13b90000 { 359*4882a593Smuzhiyun compatible = "samsung,exynos5433-cmu-disp"; 360*4882a593Smuzhiyun reg = <0x13b90000 0x1000>; 361*4882a593Smuzhiyun #clock-cells = <1>; 362*4882a593Smuzhiyun 363*4882a593Smuzhiyun clock-names = "oscclk", 364*4882a593Smuzhiyun "sclk_dsim1_disp", 365*4882a593Smuzhiyun "sclk_dsim0_disp", 366*4882a593Smuzhiyun "sclk_dsd_disp", 367*4882a593Smuzhiyun "sclk_decon_tv_eclk_disp", 368*4882a593Smuzhiyun "sclk_decon_vclk_disp", 369*4882a593Smuzhiyun "sclk_decon_eclk_disp", 370*4882a593Smuzhiyun "sclk_decon_tv_vclk_disp", 371*4882a593Smuzhiyun "aclk_disp_333"; 372*4882a593Smuzhiyun clocks = <&xxti>, 373*4882a593Smuzhiyun <&cmu_mif CLK_SCLK_DSIM1_DISP>, 374*4882a593Smuzhiyun <&cmu_mif CLK_SCLK_DSIM0_DISP>, 375*4882a593Smuzhiyun <&cmu_mif CLK_SCLK_DSD_DISP>, 376*4882a593Smuzhiyun <&cmu_mif CLK_SCLK_DECON_TV_ECLK_DISP>, 377*4882a593Smuzhiyun <&cmu_mif CLK_SCLK_DECON_VCLK_DISP>, 378*4882a593Smuzhiyun <&cmu_mif CLK_SCLK_DECON_ECLK_DISP>, 379*4882a593Smuzhiyun <&cmu_mif CLK_SCLK_DECON_TV_VCLK_DISP>, 380*4882a593Smuzhiyun <&cmu_mif CLK_ACLK_DISP_333>; 381*4882a593Smuzhiyun power-domains = <&pd_disp>; 382*4882a593Smuzhiyun }; 383*4882a593Smuzhiyun 384*4882a593Smuzhiyun cmu_aud: clock-controller@114c0000 { 385*4882a593Smuzhiyun compatible = "samsung,exynos5433-cmu-aud"; 386*4882a593Smuzhiyun reg = <0x114c0000 0x1000>; 387*4882a593Smuzhiyun #clock-cells = <1>; 388*4882a593Smuzhiyun clock-names = "oscclk", "fout_aud_pll"; 389*4882a593Smuzhiyun clocks = <&xxti>, <&cmu_top CLK_FOUT_AUD_PLL>; 390*4882a593Smuzhiyun power-domains = <&pd_aud>; 391*4882a593Smuzhiyun }; 392*4882a593Smuzhiyun 393*4882a593Smuzhiyun cmu_bus0: clock-controller@13600000 { 394*4882a593Smuzhiyun compatible = "samsung,exynos5433-cmu-bus0"; 395*4882a593Smuzhiyun reg = <0x13600000 0x1000>; 396*4882a593Smuzhiyun #clock-cells = <1>; 397*4882a593Smuzhiyun 398*4882a593Smuzhiyun clock-names = "aclk_bus0_400"; 399*4882a593Smuzhiyun clocks = <&cmu_top CLK_ACLK_BUS0_400>; 400*4882a593Smuzhiyun }; 401*4882a593Smuzhiyun 402*4882a593Smuzhiyun cmu_bus1: clock-controller@14800000 { 403*4882a593Smuzhiyun compatible = "samsung,exynos5433-cmu-bus1"; 404*4882a593Smuzhiyun reg = <0x14800000 0x1000>; 405*4882a593Smuzhiyun #clock-cells = <1>; 406*4882a593Smuzhiyun 407*4882a593Smuzhiyun clock-names = "aclk_bus1_400"; 408*4882a593Smuzhiyun clocks = <&cmu_top CLK_ACLK_BUS1_400>; 409*4882a593Smuzhiyun }; 410*4882a593Smuzhiyun 411*4882a593Smuzhiyun cmu_bus2: clock-controller@13400000 { 412*4882a593Smuzhiyun compatible = "samsung,exynos5433-cmu-bus2"; 413*4882a593Smuzhiyun reg = <0x13400000 0x1000>; 414*4882a593Smuzhiyun #clock-cells = <1>; 415*4882a593Smuzhiyun 416*4882a593Smuzhiyun clock-names = "oscclk", "aclk_bus2_400"; 417*4882a593Smuzhiyun clocks = <&xxti>, <&cmu_mif CLK_ACLK_BUS2_400>; 418*4882a593Smuzhiyun }; 419*4882a593Smuzhiyun 420*4882a593Smuzhiyun cmu_g3d: clock-controller@14aa0000 { 421*4882a593Smuzhiyun compatible = "samsung,exynos5433-cmu-g3d"; 422*4882a593Smuzhiyun reg = <0x14aa0000 0x2000>; 423*4882a593Smuzhiyun #clock-cells = <1>; 424*4882a593Smuzhiyun 425*4882a593Smuzhiyun clock-names = "oscclk", "aclk_g3d_400"; 426*4882a593Smuzhiyun clocks = <&xxti>, <&cmu_top CLK_ACLK_G3D_400>; 427*4882a593Smuzhiyun power-domains = <&pd_g3d>; 428*4882a593Smuzhiyun }; 429*4882a593Smuzhiyun 430*4882a593Smuzhiyun cmu_gscl: clock-controller@13cf0000 { 431*4882a593Smuzhiyun compatible = "samsung,exynos5433-cmu-gscl"; 432*4882a593Smuzhiyun reg = <0x13cf0000 0x1000>; 433*4882a593Smuzhiyun #clock-cells = <1>; 434*4882a593Smuzhiyun 435*4882a593Smuzhiyun clock-names = "oscclk", 436*4882a593Smuzhiyun "aclk_gscl_111", 437*4882a593Smuzhiyun "aclk_gscl_333"; 438*4882a593Smuzhiyun clocks = <&xxti>, 439*4882a593Smuzhiyun <&cmu_top CLK_ACLK_GSCL_111>, 440*4882a593Smuzhiyun <&cmu_top CLK_ACLK_GSCL_333>; 441*4882a593Smuzhiyun power-domains = <&pd_gscl>; 442*4882a593Smuzhiyun }; 443*4882a593Smuzhiyun 444*4882a593Smuzhiyun cmu_apollo: clock-controller@11900000 { 445*4882a593Smuzhiyun compatible = "samsung,exynos5433-cmu-apollo"; 446*4882a593Smuzhiyun reg = <0x11900000 0x2000>; 447*4882a593Smuzhiyun #clock-cells = <1>; 448*4882a593Smuzhiyun 449*4882a593Smuzhiyun clock-names = "oscclk", "sclk_bus_pll_apollo"; 450*4882a593Smuzhiyun clocks = <&xxti>, <&cmu_mif CLK_SCLK_BUS_PLL_APOLLO>; 451*4882a593Smuzhiyun }; 452*4882a593Smuzhiyun 453*4882a593Smuzhiyun cmu_atlas: clock-controller@11800000 { 454*4882a593Smuzhiyun compatible = "samsung,exynos5433-cmu-atlas"; 455*4882a593Smuzhiyun reg = <0x11800000 0x2000>; 456*4882a593Smuzhiyun #clock-cells = <1>; 457*4882a593Smuzhiyun 458*4882a593Smuzhiyun clock-names = "oscclk", "sclk_bus_pll_atlas"; 459*4882a593Smuzhiyun clocks = <&xxti>, <&cmu_mif CLK_SCLK_BUS_PLL_ATLAS>; 460*4882a593Smuzhiyun }; 461*4882a593Smuzhiyun 462*4882a593Smuzhiyun cmu_mscl: clock-controller@150d0000 { 463*4882a593Smuzhiyun compatible = "samsung,exynos5433-cmu-mscl"; 464*4882a593Smuzhiyun reg = <0x150d0000 0x1000>; 465*4882a593Smuzhiyun #clock-cells = <1>; 466*4882a593Smuzhiyun 467*4882a593Smuzhiyun clock-names = "oscclk", 468*4882a593Smuzhiyun "sclk_jpeg_mscl", 469*4882a593Smuzhiyun "aclk_mscl_400"; 470*4882a593Smuzhiyun clocks = <&xxti>, 471*4882a593Smuzhiyun <&cmu_top CLK_SCLK_JPEG_MSCL>, 472*4882a593Smuzhiyun <&cmu_top CLK_ACLK_MSCL_400>; 473*4882a593Smuzhiyun power-domains = <&pd_mscl>; 474*4882a593Smuzhiyun }; 475*4882a593Smuzhiyun 476*4882a593Smuzhiyun cmu_mfc: clock-controller@15280000 { 477*4882a593Smuzhiyun compatible = "samsung,exynos5433-cmu-mfc"; 478*4882a593Smuzhiyun reg = <0x15280000 0x1000>; 479*4882a593Smuzhiyun #clock-cells = <1>; 480*4882a593Smuzhiyun 481*4882a593Smuzhiyun clock-names = "oscclk", "aclk_mfc_400"; 482*4882a593Smuzhiyun clocks = <&xxti>, <&cmu_top CLK_ACLK_MFC_400>; 483*4882a593Smuzhiyun power-domains = <&pd_mfc>; 484*4882a593Smuzhiyun }; 485*4882a593Smuzhiyun 486*4882a593Smuzhiyun cmu_hevc: clock-controller@14f80000 { 487*4882a593Smuzhiyun compatible = "samsung,exynos5433-cmu-hevc"; 488*4882a593Smuzhiyun reg = <0x14f80000 0x1000>; 489*4882a593Smuzhiyun #clock-cells = <1>; 490*4882a593Smuzhiyun 491*4882a593Smuzhiyun clock-names = "oscclk", "aclk_hevc_400"; 492*4882a593Smuzhiyun clocks = <&xxti>, <&cmu_top CLK_ACLK_HEVC_400>; 493*4882a593Smuzhiyun power-domains = <&pd_hevc>; 494*4882a593Smuzhiyun }; 495*4882a593Smuzhiyun 496*4882a593Smuzhiyun cmu_isp: clock-controller@146d0000 { 497*4882a593Smuzhiyun compatible = "samsung,exynos5433-cmu-isp"; 498*4882a593Smuzhiyun reg = <0x146d0000 0x1000>; 499*4882a593Smuzhiyun #clock-cells = <1>; 500*4882a593Smuzhiyun 501*4882a593Smuzhiyun clock-names = "oscclk", 502*4882a593Smuzhiyun "aclk_isp_dis_400", 503*4882a593Smuzhiyun "aclk_isp_400"; 504*4882a593Smuzhiyun clocks = <&xxti>, 505*4882a593Smuzhiyun <&cmu_top CLK_ACLK_ISP_DIS_400>, 506*4882a593Smuzhiyun <&cmu_top CLK_ACLK_ISP_400>; 507*4882a593Smuzhiyun power-domains = <&pd_isp>; 508*4882a593Smuzhiyun }; 509*4882a593Smuzhiyun 510*4882a593Smuzhiyun cmu_cam0: clock-controller@120d0000 { 511*4882a593Smuzhiyun compatible = "samsung,exynos5433-cmu-cam0"; 512*4882a593Smuzhiyun reg = <0x120d0000 0x1000>; 513*4882a593Smuzhiyun #clock-cells = <1>; 514*4882a593Smuzhiyun 515*4882a593Smuzhiyun clock-names = "oscclk", 516*4882a593Smuzhiyun "aclk_cam0_333", 517*4882a593Smuzhiyun "aclk_cam0_400", 518*4882a593Smuzhiyun "aclk_cam0_552"; 519*4882a593Smuzhiyun clocks = <&xxti>, 520*4882a593Smuzhiyun <&cmu_top CLK_ACLK_CAM0_333>, 521*4882a593Smuzhiyun <&cmu_top CLK_ACLK_CAM0_400>, 522*4882a593Smuzhiyun <&cmu_top CLK_ACLK_CAM0_552>; 523*4882a593Smuzhiyun power-domains = <&pd_cam0>; 524*4882a593Smuzhiyun }; 525*4882a593Smuzhiyun 526*4882a593Smuzhiyun cmu_cam1: clock-controller@145d0000 { 527*4882a593Smuzhiyun compatible = "samsung,exynos5433-cmu-cam1"; 528*4882a593Smuzhiyun reg = <0x145d0000 0x1000>; 529*4882a593Smuzhiyun #clock-cells = <1>; 530*4882a593Smuzhiyun 531*4882a593Smuzhiyun clock-names = "oscclk", 532*4882a593Smuzhiyun "sclk_isp_uart_cam1", 533*4882a593Smuzhiyun "sclk_isp_spi1_cam1", 534*4882a593Smuzhiyun "sclk_isp_spi0_cam1", 535*4882a593Smuzhiyun "aclk_cam1_333", 536*4882a593Smuzhiyun "aclk_cam1_400", 537*4882a593Smuzhiyun "aclk_cam1_552"; 538*4882a593Smuzhiyun clocks = <&xxti>, 539*4882a593Smuzhiyun <&cmu_top CLK_SCLK_ISP_UART_CAM1>, 540*4882a593Smuzhiyun <&cmu_top CLK_SCLK_ISP_SPI1_CAM1>, 541*4882a593Smuzhiyun <&cmu_top CLK_SCLK_ISP_SPI0_CAM1>, 542*4882a593Smuzhiyun <&cmu_top CLK_ACLK_CAM1_333>, 543*4882a593Smuzhiyun <&cmu_top CLK_ACLK_CAM1_400>, 544*4882a593Smuzhiyun <&cmu_top CLK_ACLK_CAM1_552>; 545*4882a593Smuzhiyun power-domains = <&pd_cam1>; 546*4882a593Smuzhiyun }; 547*4882a593Smuzhiyun 548*4882a593Smuzhiyun cmu_imem: clock-controller@11060000 { 549*4882a593Smuzhiyun compatible = "samsung,exynos5433-cmu-imem"; 550*4882a593Smuzhiyun reg = <0x11060000 0x1000>; 551*4882a593Smuzhiyun #clock-cells = <1>; 552*4882a593Smuzhiyun 553*4882a593Smuzhiyun clock-names = "oscclk", 554*4882a593Smuzhiyun "aclk_imem_sssx_266", 555*4882a593Smuzhiyun "aclk_imem_266", 556*4882a593Smuzhiyun "aclk_imem_200"; 557*4882a593Smuzhiyun clocks = <&xxti>, 558*4882a593Smuzhiyun <&cmu_top CLK_DIV_ACLK_IMEM_SSSX_266>, 559*4882a593Smuzhiyun <&cmu_top CLK_DIV_ACLK_IMEM_266>, 560*4882a593Smuzhiyun <&cmu_top CLK_DIV_ACLK_IMEM_200>; 561*4882a593Smuzhiyun }; 562*4882a593Smuzhiyun 563*4882a593Smuzhiyun slim_sss: slim-sss@11140000 { 564*4882a593Smuzhiyun compatible = "samsung,exynos5433-slim-sss"; 565*4882a593Smuzhiyun reg = <0x11140000 0x1000>; 566*4882a593Smuzhiyun interrupts = <GIC_SPI 312 IRQ_TYPE_LEVEL_HIGH>; 567*4882a593Smuzhiyun clock-names = "aclk", "pclk"; 568*4882a593Smuzhiyun clocks = <&cmu_imem CLK_ACLK_SLIMSSS>, 569*4882a593Smuzhiyun <&cmu_imem CLK_PCLK_SLIMSSS>; 570*4882a593Smuzhiyun }; 571*4882a593Smuzhiyun 572*4882a593Smuzhiyun pd_gscl: power-domain@105c4000 { 573*4882a593Smuzhiyun compatible = "samsung,exynos5433-pd"; 574*4882a593Smuzhiyun reg = <0x105c4000 0x20>; 575*4882a593Smuzhiyun #power-domain-cells = <0>; 576*4882a593Smuzhiyun label = "GSCL"; 577*4882a593Smuzhiyun }; 578*4882a593Smuzhiyun 579*4882a593Smuzhiyun pd_cam0: power-domain@105c4020 { 580*4882a593Smuzhiyun compatible = "samsung,exynos5433-pd"; 581*4882a593Smuzhiyun reg = <0x105c4020 0x20>; 582*4882a593Smuzhiyun #power-domain-cells = <0>; 583*4882a593Smuzhiyun power-domains = <&pd_cam1>; 584*4882a593Smuzhiyun label = "CAM0"; 585*4882a593Smuzhiyun }; 586*4882a593Smuzhiyun 587*4882a593Smuzhiyun pd_mscl: power-domain@105c4040 { 588*4882a593Smuzhiyun compatible = "samsung,exynos5433-pd"; 589*4882a593Smuzhiyun reg = <0x105c4040 0x20>; 590*4882a593Smuzhiyun #power-domain-cells = <0>; 591*4882a593Smuzhiyun label = "MSCL"; 592*4882a593Smuzhiyun }; 593*4882a593Smuzhiyun 594*4882a593Smuzhiyun pd_g3d: power-domain@105c4060 { 595*4882a593Smuzhiyun compatible = "samsung,exynos5433-pd"; 596*4882a593Smuzhiyun reg = <0x105c4060 0x20>; 597*4882a593Smuzhiyun #power-domain-cells = <0>; 598*4882a593Smuzhiyun label = "G3D"; 599*4882a593Smuzhiyun }; 600*4882a593Smuzhiyun 601*4882a593Smuzhiyun pd_disp: power-domain@105c4080 { 602*4882a593Smuzhiyun compatible = "samsung,exynos5433-pd"; 603*4882a593Smuzhiyun reg = <0x105c4080 0x20>; 604*4882a593Smuzhiyun #power-domain-cells = <0>; 605*4882a593Smuzhiyun label = "DISP"; 606*4882a593Smuzhiyun }; 607*4882a593Smuzhiyun 608*4882a593Smuzhiyun pd_cam1: power-domain@105c40a0 { 609*4882a593Smuzhiyun compatible = "samsung,exynos5433-pd"; 610*4882a593Smuzhiyun reg = <0x105c40a0 0x20>; 611*4882a593Smuzhiyun #power-domain-cells = <0>; 612*4882a593Smuzhiyun label = "CAM1"; 613*4882a593Smuzhiyun }; 614*4882a593Smuzhiyun 615*4882a593Smuzhiyun pd_aud: power-domain@105c40c0 { 616*4882a593Smuzhiyun compatible = "samsung,exynos5433-pd"; 617*4882a593Smuzhiyun reg = <0x105c40c0 0x20>; 618*4882a593Smuzhiyun #power-domain-cells = <0>; 619*4882a593Smuzhiyun label = "AUD"; 620*4882a593Smuzhiyun }; 621*4882a593Smuzhiyun 622*4882a593Smuzhiyun pd_g2d: power-domain@105c4120 { 623*4882a593Smuzhiyun compatible = "samsung,exynos5433-pd"; 624*4882a593Smuzhiyun reg = <0x105c4120 0x20>; 625*4882a593Smuzhiyun #power-domain-cells = <0>; 626*4882a593Smuzhiyun label = "G2D"; 627*4882a593Smuzhiyun }; 628*4882a593Smuzhiyun 629*4882a593Smuzhiyun pd_isp: power-domain@105c4140 { 630*4882a593Smuzhiyun compatible = "samsung,exynos5433-pd"; 631*4882a593Smuzhiyun reg = <0x105c4140 0x20>; 632*4882a593Smuzhiyun #power-domain-cells = <0>; 633*4882a593Smuzhiyun power-domains = <&pd_cam0>; 634*4882a593Smuzhiyun label = "ISP"; 635*4882a593Smuzhiyun }; 636*4882a593Smuzhiyun 637*4882a593Smuzhiyun pd_mfc: power-domain@105c4180 { 638*4882a593Smuzhiyun compatible = "samsung,exynos5433-pd"; 639*4882a593Smuzhiyun reg = <0x105c4180 0x20>; 640*4882a593Smuzhiyun #power-domain-cells = <0>; 641*4882a593Smuzhiyun label = "MFC"; 642*4882a593Smuzhiyun }; 643*4882a593Smuzhiyun 644*4882a593Smuzhiyun pd_hevc: power-domain@105c41c0 { 645*4882a593Smuzhiyun compatible = "samsung,exynos5433-pd"; 646*4882a593Smuzhiyun reg = <0x105c41c0 0x20>; 647*4882a593Smuzhiyun #power-domain-cells = <0>; 648*4882a593Smuzhiyun label = "HEVC"; 649*4882a593Smuzhiyun }; 650*4882a593Smuzhiyun 651*4882a593Smuzhiyun tmu_atlas0: tmu@10060000 { 652*4882a593Smuzhiyun compatible = "samsung,exynos5433-tmu"; 653*4882a593Smuzhiyun reg = <0x10060000 0x200>; 654*4882a593Smuzhiyun interrupts = <GIC_SPI 95 IRQ_TYPE_LEVEL_HIGH>; 655*4882a593Smuzhiyun clocks = <&cmu_peris CLK_PCLK_TMU0_APBIF>, 656*4882a593Smuzhiyun <&cmu_peris CLK_SCLK_TMU0>; 657*4882a593Smuzhiyun clock-names = "tmu_apbif", "tmu_sclk"; 658*4882a593Smuzhiyun #thermal-sensor-cells = <0>; 659*4882a593Smuzhiyun status = "disabled"; 660*4882a593Smuzhiyun }; 661*4882a593Smuzhiyun 662*4882a593Smuzhiyun tmu_atlas1: tmu@10068000 { 663*4882a593Smuzhiyun compatible = "samsung,exynos5433-tmu"; 664*4882a593Smuzhiyun reg = <0x10068000 0x200>; 665*4882a593Smuzhiyun interrupts = <GIC_SPI 96 IRQ_TYPE_LEVEL_HIGH>; 666*4882a593Smuzhiyun clocks = <&cmu_peris CLK_PCLK_TMU0_APBIF>, 667*4882a593Smuzhiyun <&cmu_peris CLK_SCLK_TMU0>; 668*4882a593Smuzhiyun clock-names = "tmu_apbif", "tmu_sclk"; 669*4882a593Smuzhiyun #thermal-sensor-cells = <0>; 670*4882a593Smuzhiyun status = "disabled"; 671*4882a593Smuzhiyun }; 672*4882a593Smuzhiyun 673*4882a593Smuzhiyun tmu_g3d: tmu@10070000 { 674*4882a593Smuzhiyun compatible = "samsung,exynos5433-tmu"; 675*4882a593Smuzhiyun reg = <0x10070000 0x200>; 676*4882a593Smuzhiyun interrupts = <GIC_SPI 99 IRQ_TYPE_LEVEL_HIGH>; 677*4882a593Smuzhiyun clocks = <&cmu_peris CLK_PCLK_TMU1_APBIF>, 678*4882a593Smuzhiyun <&cmu_peris CLK_SCLK_TMU1>; 679*4882a593Smuzhiyun clock-names = "tmu_apbif", "tmu_sclk"; 680*4882a593Smuzhiyun #thermal-sensor-cells = <0>; 681*4882a593Smuzhiyun status = "disabled"; 682*4882a593Smuzhiyun }; 683*4882a593Smuzhiyun 684*4882a593Smuzhiyun tmu_apollo: tmu@10078000 { 685*4882a593Smuzhiyun compatible = "samsung,exynos5433-tmu"; 686*4882a593Smuzhiyun reg = <0x10078000 0x200>; 687*4882a593Smuzhiyun interrupts = <GIC_SPI 115 IRQ_TYPE_LEVEL_HIGH>; 688*4882a593Smuzhiyun clocks = <&cmu_peris CLK_PCLK_TMU1_APBIF>, 689*4882a593Smuzhiyun <&cmu_peris CLK_SCLK_TMU1>; 690*4882a593Smuzhiyun clock-names = "tmu_apbif", "tmu_sclk"; 691*4882a593Smuzhiyun #thermal-sensor-cells = <0>; 692*4882a593Smuzhiyun status = "disabled"; 693*4882a593Smuzhiyun }; 694*4882a593Smuzhiyun 695*4882a593Smuzhiyun tmu_isp: tmu@1007c000 { 696*4882a593Smuzhiyun compatible = "samsung,exynos5433-tmu"; 697*4882a593Smuzhiyun reg = <0x1007c000 0x200>; 698*4882a593Smuzhiyun interrupts = <GIC_SPI 94 IRQ_TYPE_LEVEL_HIGH>; 699*4882a593Smuzhiyun clocks = <&cmu_peris CLK_PCLK_TMU1_APBIF>, 700*4882a593Smuzhiyun <&cmu_peris CLK_SCLK_TMU1>; 701*4882a593Smuzhiyun clock-names = "tmu_apbif", "tmu_sclk"; 702*4882a593Smuzhiyun #thermal-sensor-cells = <0>; 703*4882a593Smuzhiyun status = "disabled"; 704*4882a593Smuzhiyun }; 705*4882a593Smuzhiyun 706*4882a593Smuzhiyun timer@101c0000 { 707*4882a593Smuzhiyun compatible = "samsung,exynos4210-mct"; 708*4882a593Smuzhiyun reg = <0x101c0000 0x800>; 709*4882a593Smuzhiyun interrupts = <GIC_SPI 102 IRQ_TYPE_LEVEL_HIGH>, 710*4882a593Smuzhiyun <GIC_SPI 103 IRQ_TYPE_LEVEL_HIGH>, 711*4882a593Smuzhiyun <GIC_SPI 104 IRQ_TYPE_LEVEL_HIGH>, 712*4882a593Smuzhiyun <GIC_SPI 105 IRQ_TYPE_LEVEL_HIGH>, 713*4882a593Smuzhiyun <GIC_SPI 106 IRQ_TYPE_LEVEL_HIGH>, 714*4882a593Smuzhiyun <GIC_SPI 107 IRQ_TYPE_LEVEL_HIGH>, 715*4882a593Smuzhiyun <GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH>, 716*4882a593Smuzhiyun <GIC_SPI 109 IRQ_TYPE_LEVEL_HIGH>, 717*4882a593Smuzhiyun <GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH>, 718*4882a593Smuzhiyun <GIC_SPI 111 IRQ_TYPE_LEVEL_HIGH>, 719*4882a593Smuzhiyun <GIC_SPI 112 IRQ_TYPE_LEVEL_HIGH>, 720*4882a593Smuzhiyun <GIC_SPI 113 IRQ_TYPE_LEVEL_HIGH>; 721*4882a593Smuzhiyun clocks = <&xxti>, <&cmu_peris CLK_PCLK_MCT>; 722*4882a593Smuzhiyun clock-names = "fin_pll", "mct"; 723*4882a593Smuzhiyun }; 724*4882a593Smuzhiyun 725*4882a593Smuzhiyun ppmu_d0_cpu: ppmu@10480000 { 726*4882a593Smuzhiyun compatible = "samsung,exynos-ppmu-v2"; 727*4882a593Smuzhiyun reg = <0x10480000 0x2000>; 728*4882a593Smuzhiyun status = "disabled"; 729*4882a593Smuzhiyun }; 730*4882a593Smuzhiyun 731*4882a593Smuzhiyun ppmu_d0_general: ppmu@10490000 { 732*4882a593Smuzhiyun compatible = "samsung,exynos-ppmu-v2"; 733*4882a593Smuzhiyun reg = <0x10490000 0x2000>; 734*4882a593Smuzhiyun status = "disabled"; 735*4882a593Smuzhiyun }; 736*4882a593Smuzhiyun 737*4882a593Smuzhiyun ppmu_d1_cpu: ppmu@104b0000 { 738*4882a593Smuzhiyun compatible = "samsung,exynos-ppmu-v2"; 739*4882a593Smuzhiyun reg = <0x104b0000 0x2000>; 740*4882a593Smuzhiyun status = "disabled"; 741*4882a593Smuzhiyun }; 742*4882a593Smuzhiyun 743*4882a593Smuzhiyun ppmu_d1_general: ppmu@104c0000 { 744*4882a593Smuzhiyun compatible = "samsung,exynos-ppmu-v2"; 745*4882a593Smuzhiyun reg = <0x104c0000 0x2000>; 746*4882a593Smuzhiyun status = "disabled"; 747*4882a593Smuzhiyun }; 748*4882a593Smuzhiyun 749*4882a593Smuzhiyun pinctrl_alive: pinctrl@10580000 { 750*4882a593Smuzhiyun compatible = "samsung,exynos5433-pinctrl"; 751*4882a593Smuzhiyun reg = <0x10580000 0x1a20>, <0x11090000 0x100>; 752*4882a593Smuzhiyun 753*4882a593Smuzhiyun wakeup-interrupt-controller { 754*4882a593Smuzhiyun compatible = "samsung,exynos7-wakeup-eint"; 755*4882a593Smuzhiyun interrupts = <GIC_SPI 16 IRQ_TYPE_LEVEL_HIGH>; 756*4882a593Smuzhiyun }; 757*4882a593Smuzhiyun }; 758*4882a593Smuzhiyun 759*4882a593Smuzhiyun pinctrl_aud: pinctrl@114b0000 { 760*4882a593Smuzhiyun compatible = "samsung,exynos5433-pinctrl"; 761*4882a593Smuzhiyun reg = <0x114b0000 0x1000>; 762*4882a593Smuzhiyun interrupts = <GIC_SPI 68 IRQ_TYPE_LEVEL_HIGH>; 763*4882a593Smuzhiyun power-domains = <&pd_aud>; 764*4882a593Smuzhiyun }; 765*4882a593Smuzhiyun 766*4882a593Smuzhiyun pinctrl_cpif: pinctrl@10fe0000 { 767*4882a593Smuzhiyun compatible = "samsung,exynos5433-pinctrl"; 768*4882a593Smuzhiyun reg = <0x10fe0000 0x1000>; 769*4882a593Smuzhiyun interrupts = <GIC_SPI 179 IRQ_TYPE_LEVEL_HIGH>; 770*4882a593Smuzhiyun }; 771*4882a593Smuzhiyun 772*4882a593Smuzhiyun pinctrl_ese: pinctrl@14ca0000 { 773*4882a593Smuzhiyun compatible = "samsung,exynos5433-pinctrl"; 774*4882a593Smuzhiyun reg = <0x14ca0000 0x1000>; 775*4882a593Smuzhiyun interrupts = <GIC_SPI 413 IRQ_TYPE_LEVEL_HIGH>; 776*4882a593Smuzhiyun }; 777*4882a593Smuzhiyun 778*4882a593Smuzhiyun pinctrl_finger: pinctrl@14cb0000 { 779*4882a593Smuzhiyun compatible = "samsung,exynos5433-pinctrl"; 780*4882a593Smuzhiyun reg = <0x14cb0000 0x1000>; 781*4882a593Smuzhiyun interrupts = <GIC_SPI 414 IRQ_TYPE_LEVEL_HIGH>; 782*4882a593Smuzhiyun }; 783*4882a593Smuzhiyun 784*4882a593Smuzhiyun pinctrl_fsys: pinctrl@15690000 { 785*4882a593Smuzhiyun compatible = "samsung,exynos5433-pinctrl"; 786*4882a593Smuzhiyun reg = <0x15690000 0x1000>; 787*4882a593Smuzhiyun interrupts = <GIC_SPI 229 IRQ_TYPE_LEVEL_HIGH>; 788*4882a593Smuzhiyun }; 789*4882a593Smuzhiyun 790*4882a593Smuzhiyun pinctrl_imem: pinctrl@11090000 { 791*4882a593Smuzhiyun compatible = "samsung,exynos5433-pinctrl"; 792*4882a593Smuzhiyun reg = <0x11090000 0x1000>; 793*4882a593Smuzhiyun interrupts = <GIC_SPI 325 IRQ_TYPE_LEVEL_HIGH>; 794*4882a593Smuzhiyun }; 795*4882a593Smuzhiyun 796*4882a593Smuzhiyun pinctrl_nfc: pinctrl@14cd0000 { 797*4882a593Smuzhiyun compatible = "samsung,exynos5433-pinctrl"; 798*4882a593Smuzhiyun reg = <0x14cd0000 0x1000>; 799*4882a593Smuzhiyun interrupts = <GIC_SPI 441 IRQ_TYPE_LEVEL_HIGH>; 800*4882a593Smuzhiyun }; 801*4882a593Smuzhiyun 802*4882a593Smuzhiyun pinctrl_peric: pinctrl@14cc0000 { 803*4882a593Smuzhiyun compatible = "samsung,exynos5433-pinctrl"; 804*4882a593Smuzhiyun reg = <0x14cc0000 0x1100>; 805*4882a593Smuzhiyun interrupts = <GIC_SPI 440 IRQ_TYPE_LEVEL_HIGH>; 806*4882a593Smuzhiyun }; 807*4882a593Smuzhiyun 808*4882a593Smuzhiyun pinctrl_touch: pinctrl@14ce0000 { 809*4882a593Smuzhiyun compatible = "samsung,exynos5433-pinctrl"; 810*4882a593Smuzhiyun reg = <0x14ce0000 0x1100>; 811*4882a593Smuzhiyun interrupts = <GIC_SPI 442 IRQ_TYPE_LEVEL_HIGH>; 812*4882a593Smuzhiyun }; 813*4882a593Smuzhiyun 814*4882a593Smuzhiyun pmu_system_controller: system-controller@105c0000 { 815*4882a593Smuzhiyun compatible = "samsung,exynos5433-pmu", "syscon"; 816*4882a593Smuzhiyun reg = <0x105c0000 0x5008>; 817*4882a593Smuzhiyun #clock-cells = <1>; 818*4882a593Smuzhiyun clock-names = "clkout16"; 819*4882a593Smuzhiyun clocks = <&xxti>; 820*4882a593Smuzhiyun 821*4882a593Smuzhiyun reboot: syscon-reboot { 822*4882a593Smuzhiyun compatible = "syscon-reboot"; 823*4882a593Smuzhiyun regmap = <&pmu_system_controller>; 824*4882a593Smuzhiyun offset = <0x400>; /* SWRESET */ 825*4882a593Smuzhiyun mask = <0x1>; 826*4882a593Smuzhiyun }; 827*4882a593Smuzhiyun }; 828*4882a593Smuzhiyun 829*4882a593Smuzhiyun gic: interrupt-controller@11001000 { 830*4882a593Smuzhiyun compatible = "arm,gic-400"; 831*4882a593Smuzhiyun #interrupt-cells = <3>; 832*4882a593Smuzhiyun interrupt-controller; 833*4882a593Smuzhiyun reg = <0x11001000 0x1000>, 834*4882a593Smuzhiyun <0x11002000 0x2000>, 835*4882a593Smuzhiyun <0x11004000 0x2000>, 836*4882a593Smuzhiyun <0x11006000 0x2000>; 837*4882a593Smuzhiyun interrupts = <GIC_PPI 9 0xf04>; 838*4882a593Smuzhiyun }; 839*4882a593Smuzhiyun 840*4882a593Smuzhiyun mipi_phy: video-phy { 841*4882a593Smuzhiyun compatible = "samsung,exynos5433-mipi-video-phy"; 842*4882a593Smuzhiyun #phy-cells = <1>; 843*4882a593Smuzhiyun samsung,pmu-syscon = <&pmu_system_controller>; 844*4882a593Smuzhiyun samsung,cam0-sysreg = <&syscon_cam0>; 845*4882a593Smuzhiyun samsung,cam1-sysreg = <&syscon_cam1>; 846*4882a593Smuzhiyun samsung,disp-sysreg = <&syscon_disp>; 847*4882a593Smuzhiyun }; 848*4882a593Smuzhiyun 849*4882a593Smuzhiyun decon: decon@13800000 { 850*4882a593Smuzhiyun compatible = "samsung,exynos5433-decon"; 851*4882a593Smuzhiyun reg = <0x13800000 0x2104>; 852*4882a593Smuzhiyun clocks = <&cmu_disp CLK_PCLK_DECON>, 853*4882a593Smuzhiyun <&cmu_disp CLK_ACLK_DECON>, 854*4882a593Smuzhiyun <&cmu_disp CLK_ACLK_SMMU_DECON0X>, 855*4882a593Smuzhiyun <&cmu_disp CLK_ACLK_XIU_DECON0X>, 856*4882a593Smuzhiyun <&cmu_disp CLK_PCLK_SMMU_DECON0X>, 857*4882a593Smuzhiyun <&cmu_disp CLK_ACLK_SMMU_DECON1X>, 858*4882a593Smuzhiyun <&cmu_disp CLK_ACLK_XIU_DECON1X>, 859*4882a593Smuzhiyun <&cmu_disp CLK_PCLK_SMMU_DECON1X>, 860*4882a593Smuzhiyun <&cmu_disp CLK_SCLK_DECON_VCLK>, 861*4882a593Smuzhiyun <&cmu_disp CLK_SCLK_DECON_ECLK>, 862*4882a593Smuzhiyun <&cmu_disp CLK_SCLK_DSD>; 863*4882a593Smuzhiyun clock-names = "pclk", "aclk_decon", "aclk_smmu_decon0x", 864*4882a593Smuzhiyun "aclk_xiu_decon0x", "pclk_smmu_decon0x", 865*4882a593Smuzhiyun "aclk_smmu_decon1x", "aclk_xiu_decon1x", 866*4882a593Smuzhiyun "pclk_smmu_decon1x", "sclk_decon_vclk", 867*4882a593Smuzhiyun "sclk_decon_eclk", "dsd"; 868*4882a593Smuzhiyun power-domains = <&pd_disp>; 869*4882a593Smuzhiyun interrupt-names = "fifo", "vsync", "lcd_sys"; 870*4882a593Smuzhiyun interrupts = <GIC_SPI 201 IRQ_TYPE_LEVEL_HIGH>, 871*4882a593Smuzhiyun <GIC_SPI 202 IRQ_TYPE_LEVEL_HIGH>, 872*4882a593Smuzhiyun <GIC_SPI 203 IRQ_TYPE_LEVEL_HIGH>; 873*4882a593Smuzhiyun samsung,disp-sysreg = <&syscon_disp>; 874*4882a593Smuzhiyun status = "disabled"; 875*4882a593Smuzhiyun iommus = <&sysmmu_decon0x>, <&sysmmu_decon1x>; 876*4882a593Smuzhiyun iommu-names = "m0", "m1"; 877*4882a593Smuzhiyun 878*4882a593Smuzhiyun ports { 879*4882a593Smuzhiyun #address-cells = <1>; 880*4882a593Smuzhiyun #size-cells = <0>; 881*4882a593Smuzhiyun 882*4882a593Smuzhiyun port@0 { 883*4882a593Smuzhiyun reg = <0>; 884*4882a593Smuzhiyun decon_to_mic: endpoint { 885*4882a593Smuzhiyun remote-endpoint = 886*4882a593Smuzhiyun <&mic_to_decon>; 887*4882a593Smuzhiyun }; 888*4882a593Smuzhiyun }; 889*4882a593Smuzhiyun }; 890*4882a593Smuzhiyun }; 891*4882a593Smuzhiyun 892*4882a593Smuzhiyun decon_tv: decon@13880000 { 893*4882a593Smuzhiyun compatible = "samsung,exynos5433-decon-tv"; 894*4882a593Smuzhiyun reg = <0x13880000 0x20b8>; 895*4882a593Smuzhiyun clocks = <&cmu_disp CLK_PCLK_DECON_TV>, 896*4882a593Smuzhiyun <&cmu_disp CLK_ACLK_DECON_TV>, 897*4882a593Smuzhiyun <&cmu_disp CLK_ACLK_SMMU_TV0X>, 898*4882a593Smuzhiyun <&cmu_disp CLK_ACLK_XIU_TV0X>, 899*4882a593Smuzhiyun <&cmu_disp CLK_PCLK_SMMU_TV0X>, 900*4882a593Smuzhiyun <&cmu_disp CLK_ACLK_SMMU_TV1X>, 901*4882a593Smuzhiyun <&cmu_disp CLK_ACLK_XIU_TV1X>, 902*4882a593Smuzhiyun <&cmu_disp CLK_PCLK_SMMU_TV1X>, 903*4882a593Smuzhiyun <&cmu_disp CLK_SCLK_DECON_TV_VCLK>, 904*4882a593Smuzhiyun <&cmu_disp CLK_SCLK_DECON_TV_ECLK>, 905*4882a593Smuzhiyun <&cmu_disp CLK_SCLK_DSD>; 906*4882a593Smuzhiyun clock-names = "pclk", "aclk_decon", "aclk_smmu_decon0x", 907*4882a593Smuzhiyun "aclk_xiu_decon0x", "pclk_smmu_decon0x", 908*4882a593Smuzhiyun "aclk_smmu_decon1x", "aclk_xiu_decon1x", 909*4882a593Smuzhiyun "pclk_smmu_decon1x", "sclk_decon_vclk", 910*4882a593Smuzhiyun "sclk_decon_eclk", "dsd"; 911*4882a593Smuzhiyun samsung,disp-sysreg = <&syscon_disp>; 912*4882a593Smuzhiyun power-domains = <&pd_disp>; 913*4882a593Smuzhiyun interrupt-names = "fifo", "vsync", "lcd_sys"; 914*4882a593Smuzhiyun interrupts = <GIC_SPI 210 IRQ_TYPE_LEVEL_HIGH>, 915*4882a593Smuzhiyun <GIC_SPI 211 IRQ_TYPE_LEVEL_HIGH>, 916*4882a593Smuzhiyun <GIC_SPI 212 IRQ_TYPE_LEVEL_HIGH>; 917*4882a593Smuzhiyun status = "disabled"; 918*4882a593Smuzhiyun iommus = <&sysmmu_tv0x>, <&sysmmu_tv1x>; 919*4882a593Smuzhiyun iommu-names = "m0", "m1"; 920*4882a593Smuzhiyun }; 921*4882a593Smuzhiyun 922*4882a593Smuzhiyun dsi: dsi@13900000 { 923*4882a593Smuzhiyun compatible = "samsung,exynos5433-mipi-dsi"; 924*4882a593Smuzhiyun reg = <0x13900000 0xC0>; 925*4882a593Smuzhiyun interrupts = <GIC_SPI 205 IRQ_TYPE_LEVEL_HIGH>; 926*4882a593Smuzhiyun phys = <&mipi_phy 1>; 927*4882a593Smuzhiyun phy-names = "dsim"; 928*4882a593Smuzhiyun clocks = <&cmu_disp CLK_PCLK_DSIM0>, 929*4882a593Smuzhiyun <&cmu_disp CLK_PHYCLK_MIPIDPHY0_BITCLKDIV8>, 930*4882a593Smuzhiyun <&cmu_disp CLK_PHYCLK_MIPIDPHY0_RXCLKESC0>, 931*4882a593Smuzhiyun <&cmu_disp CLK_SCLK_RGB_VCLK_TO_DSIM0>, 932*4882a593Smuzhiyun <&cmu_disp CLK_SCLK_DSIM0>; 933*4882a593Smuzhiyun clock-names = "bus_clk", 934*4882a593Smuzhiyun "phyclk_mipidphy0_bitclkdiv8", 935*4882a593Smuzhiyun "phyclk_mipidphy0_rxclkesc0", 936*4882a593Smuzhiyun "sclk_rgb_vclk_to_dsim0", 937*4882a593Smuzhiyun "sclk_mipi"; 938*4882a593Smuzhiyun power-domains = <&pd_disp>; 939*4882a593Smuzhiyun status = "disabled"; 940*4882a593Smuzhiyun #address-cells = <1>; 941*4882a593Smuzhiyun #size-cells = <0>; 942*4882a593Smuzhiyun 943*4882a593Smuzhiyun ports { 944*4882a593Smuzhiyun #address-cells = <1>; 945*4882a593Smuzhiyun #size-cells = <0>; 946*4882a593Smuzhiyun 947*4882a593Smuzhiyun port@0 { 948*4882a593Smuzhiyun reg = <0>; 949*4882a593Smuzhiyun dsi_to_mic: endpoint { 950*4882a593Smuzhiyun remote-endpoint = <&mic_to_dsi>; 951*4882a593Smuzhiyun }; 952*4882a593Smuzhiyun }; 953*4882a593Smuzhiyun }; 954*4882a593Smuzhiyun }; 955*4882a593Smuzhiyun 956*4882a593Smuzhiyun mic: mic@13930000 { 957*4882a593Smuzhiyun compatible = "samsung,exynos5433-mic"; 958*4882a593Smuzhiyun reg = <0x13930000 0x48>; 959*4882a593Smuzhiyun clocks = <&cmu_disp CLK_PCLK_MIC0>, 960*4882a593Smuzhiyun <&cmu_disp CLK_SCLK_RGB_VCLK_TO_MIC0>; 961*4882a593Smuzhiyun clock-names = "pclk_mic0", "sclk_rgb_vclk_to_mic0"; 962*4882a593Smuzhiyun power-domains = <&pd_disp>; 963*4882a593Smuzhiyun samsung,disp-syscon = <&syscon_disp>; 964*4882a593Smuzhiyun status = "disabled"; 965*4882a593Smuzhiyun 966*4882a593Smuzhiyun ports { 967*4882a593Smuzhiyun #address-cells = <1>; 968*4882a593Smuzhiyun #size-cells = <0>; 969*4882a593Smuzhiyun 970*4882a593Smuzhiyun port@0 { 971*4882a593Smuzhiyun reg = <0>; 972*4882a593Smuzhiyun mic_to_decon: endpoint { 973*4882a593Smuzhiyun remote-endpoint = 974*4882a593Smuzhiyun <&decon_to_mic>; 975*4882a593Smuzhiyun }; 976*4882a593Smuzhiyun }; 977*4882a593Smuzhiyun 978*4882a593Smuzhiyun port@1 { 979*4882a593Smuzhiyun reg = <1>; 980*4882a593Smuzhiyun mic_to_dsi: endpoint { 981*4882a593Smuzhiyun remote-endpoint = <&dsi_to_mic>; 982*4882a593Smuzhiyun }; 983*4882a593Smuzhiyun }; 984*4882a593Smuzhiyun }; 985*4882a593Smuzhiyun }; 986*4882a593Smuzhiyun 987*4882a593Smuzhiyun hdmi: hdmi@13970000 { 988*4882a593Smuzhiyun compatible = "samsung,exynos5433-hdmi"; 989*4882a593Smuzhiyun reg = <0x13970000 0x70000>; 990*4882a593Smuzhiyun interrupts = <GIC_SPI 208 IRQ_TYPE_LEVEL_HIGH>; 991*4882a593Smuzhiyun clocks = <&cmu_disp CLK_PCLK_HDMI>, 992*4882a593Smuzhiyun <&cmu_disp CLK_PCLK_HDMIPHY>, 993*4882a593Smuzhiyun <&cmu_disp CLK_PHYCLK_HDMIPHY_TMDS_CLKO>, 994*4882a593Smuzhiyun <&cmu_disp CLK_PHYCLK_HDMI_PIXEL>, 995*4882a593Smuzhiyun <&cmu_disp CLK_PHYCLK_HDMIPHY_TMDS_CLKO_PHY>, 996*4882a593Smuzhiyun <&cmu_disp CLK_MOUT_PHYCLK_HDMIPHY_TMDS_CLKO_USER>, 997*4882a593Smuzhiyun <&cmu_disp CLK_PHYCLK_HDMIPHY_PIXEL_CLKO_PHY>, 998*4882a593Smuzhiyun <&cmu_disp CLK_MOUT_PHYCLK_HDMIPHY_PIXEL_CLKO_USER>, 999*4882a593Smuzhiyun <&xxti>, <&cmu_disp CLK_SCLK_HDMI_SPDIF>; 1000*4882a593Smuzhiyun clock-names = "hdmi_pclk", "hdmi_i_pclk", 1001*4882a593Smuzhiyun "i_tmds_clk", "i_pixel_clk", 1002*4882a593Smuzhiyun "tmds_clko", "tmds_clko_user", 1003*4882a593Smuzhiyun "pixel_clko", "pixel_clko_user", 1004*4882a593Smuzhiyun "oscclk", "i_spdif_clk"; 1005*4882a593Smuzhiyun phy = <&hdmiphy>; 1006*4882a593Smuzhiyun ddc = <&hsi2c_11>; 1007*4882a593Smuzhiyun samsung,syscon-phandle = <&pmu_system_controller>; 1008*4882a593Smuzhiyun samsung,sysreg-phandle = <&syscon_disp>; 1009*4882a593Smuzhiyun #sound-dai-cells = <0>; 1010*4882a593Smuzhiyun status = "disabled"; 1011*4882a593Smuzhiyun }; 1012*4882a593Smuzhiyun 1013*4882a593Smuzhiyun hdmiphy: hdmiphy@13af0000 { 1014*4882a593Smuzhiyun reg = <0x13af0000 0x80>; 1015*4882a593Smuzhiyun }; 1016*4882a593Smuzhiyun 1017*4882a593Smuzhiyun syscon_disp: syscon@13b80000 { 1018*4882a593Smuzhiyun compatible = "samsung,exynos5433-sysreg", "syscon"; 1019*4882a593Smuzhiyun reg = <0x13b80000 0x1010>; 1020*4882a593Smuzhiyun }; 1021*4882a593Smuzhiyun 1022*4882a593Smuzhiyun syscon_cam0: syscon@120f0000 { 1023*4882a593Smuzhiyun compatible = "samsung,exynos5433-sysreg", "syscon"; 1024*4882a593Smuzhiyun reg = <0x120f0000 0x1020>; 1025*4882a593Smuzhiyun }; 1026*4882a593Smuzhiyun 1027*4882a593Smuzhiyun syscon_cam1: syscon@145f0000 { 1028*4882a593Smuzhiyun compatible = "samsung,exynos5433-sysreg", "syscon"; 1029*4882a593Smuzhiyun reg = <0x145f0000 0x1038>; 1030*4882a593Smuzhiyun }; 1031*4882a593Smuzhiyun 1032*4882a593Smuzhiyun gsc_0: video-scaler@13c00000 { 1033*4882a593Smuzhiyun compatible = "samsung,exynos5433-gsc"; 1034*4882a593Smuzhiyun reg = <0x13c00000 0x1000>; 1035*4882a593Smuzhiyun interrupts = <GIC_SPI 297 IRQ_TYPE_LEVEL_HIGH>; 1036*4882a593Smuzhiyun clock-names = "pclk", "aclk", "aclk_xiu", 1037*4882a593Smuzhiyun "aclk_gsclbend", "gsd"; 1038*4882a593Smuzhiyun clocks = <&cmu_gscl CLK_PCLK_GSCL0>, 1039*4882a593Smuzhiyun <&cmu_gscl CLK_ACLK_GSCL0>, 1040*4882a593Smuzhiyun <&cmu_gscl CLK_ACLK_XIU_GSCLX>, 1041*4882a593Smuzhiyun <&cmu_gscl CLK_ACLK_GSCLBEND_333>, 1042*4882a593Smuzhiyun <&cmu_gscl CLK_ACLK_GSD>; 1043*4882a593Smuzhiyun iommus = <&sysmmu_gscl0>; 1044*4882a593Smuzhiyun power-domains = <&pd_gscl>; 1045*4882a593Smuzhiyun }; 1046*4882a593Smuzhiyun 1047*4882a593Smuzhiyun gsc_1: video-scaler@13c10000 { 1048*4882a593Smuzhiyun compatible = "samsung,exynos5433-gsc"; 1049*4882a593Smuzhiyun reg = <0x13c10000 0x1000>; 1050*4882a593Smuzhiyun interrupts = <GIC_SPI 298 IRQ_TYPE_LEVEL_HIGH>; 1051*4882a593Smuzhiyun clock-names = "pclk", "aclk", "aclk_xiu", 1052*4882a593Smuzhiyun "aclk_gsclbend", "gsd"; 1053*4882a593Smuzhiyun clocks = <&cmu_gscl CLK_PCLK_GSCL1>, 1054*4882a593Smuzhiyun <&cmu_gscl CLK_ACLK_GSCL1>, 1055*4882a593Smuzhiyun <&cmu_gscl CLK_ACLK_XIU_GSCLX>, 1056*4882a593Smuzhiyun <&cmu_gscl CLK_ACLK_GSCLBEND_333>, 1057*4882a593Smuzhiyun <&cmu_gscl CLK_ACLK_GSD>; 1058*4882a593Smuzhiyun iommus = <&sysmmu_gscl1>; 1059*4882a593Smuzhiyun power-domains = <&pd_gscl>; 1060*4882a593Smuzhiyun }; 1061*4882a593Smuzhiyun 1062*4882a593Smuzhiyun gsc_2: video-scaler@13c20000 { 1063*4882a593Smuzhiyun compatible = "samsung,exynos5433-gsc"; 1064*4882a593Smuzhiyun reg = <0x13c20000 0x1000>; 1065*4882a593Smuzhiyun interrupts = <GIC_SPI 299 IRQ_TYPE_LEVEL_HIGH>; 1066*4882a593Smuzhiyun clock-names = "pclk", "aclk", "aclk_xiu", 1067*4882a593Smuzhiyun "aclk_gsclbend", "gsd"; 1068*4882a593Smuzhiyun clocks = <&cmu_gscl CLK_PCLK_GSCL2>, 1069*4882a593Smuzhiyun <&cmu_gscl CLK_ACLK_GSCL2>, 1070*4882a593Smuzhiyun <&cmu_gscl CLK_ACLK_XIU_GSCLX>, 1071*4882a593Smuzhiyun <&cmu_gscl CLK_ACLK_GSCLBEND_333>, 1072*4882a593Smuzhiyun <&cmu_gscl CLK_ACLK_GSD>; 1073*4882a593Smuzhiyun iommus = <&sysmmu_gscl2>; 1074*4882a593Smuzhiyun power-domains = <&pd_gscl>; 1075*4882a593Smuzhiyun }; 1076*4882a593Smuzhiyun 1077*4882a593Smuzhiyun gpu: gpu@14ac0000 { 1078*4882a593Smuzhiyun compatible = "samsung,exynos5433-mali", "arm,mali-t760"; 1079*4882a593Smuzhiyun reg = <0x14ac0000 0x5000>; 1080*4882a593Smuzhiyun interrupts = <GIC_SPI 282 IRQ_TYPE_LEVEL_HIGH>, 1081*4882a593Smuzhiyun <GIC_SPI 283 IRQ_TYPE_LEVEL_HIGH>, 1082*4882a593Smuzhiyun <GIC_SPI 281 IRQ_TYPE_LEVEL_HIGH>; 1083*4882a593Smuzhiyun interrupt-names = "job", "mmu", "gpu"; 1084*4882a593Smuzhiyun clocks = <&cmu_g3d CLK_ACLK_G3D>; 1085*4882a593Smuzhiyun clock-names = "core"; 1086*4882a593Smuzhiyun power-domains = <&pd_g3d>; 1087*4882a593Smuzhiyun operating-points-v2 = <&gpu_opp_table>; 1088*4882a593Smuzhiyun status = "disabled"; 1089*4882a593Smuzhiyun 1090*4882a593Smuzhiyun gpu_opp_table: opp-table { 1091*4882a593Smuzhiyun compatible = "operating-points-v2"; 1092*4882a593Smuzhiyun 1093*4882a593Smuzhiyun opp-160000000 { 1094*4882a593Smuzhiyun opp-hz = /bits/ 64 <160000000>; 1095*4882a593Smuzhiyun opp-microvolt = <1000000>; 1096*4882a593Smuzhiyun }; 1097*4882a593Smuzhiyun opp-267000000 { 1098*4882a593Smuzhiyun opp-hz = /bits/ 64 <267000000>; 1099*4882a593Smuzhiyun opp-microvolt = <1000000>; 1100*4882a593Smuzhiyun }; 1101*4882a593Smuzhiyun opp-350000000 { 1102*4882a593Smuzhiyun opp-hz = /bits/ 64 <350000000>; 1103*4882a593Smuzhiyun opp-microvolt = <1025000>; 1104*4882a593Smuzhiyun }; 1105*4882a593Smuzhiyun opp-420000000 { 1106*4882a593Smuzhiyun opp-hz = /bits/ 64 <420000000>; 1107*4882a593Smuzhiyun opp-microvolt = <1025000>; 1108*4882a593Smuzhiyun }; 1109*4882a593Smuzhiyun opp-500000000 { 1110*4882a593Smuzhiyun opp-hz = /bits/ 64 <500000000>; 1111*4882a593Smuzhiyun opp-microvolt = <1075000>; 1112*4882a593Smuzhiyun }; 1113*4882a593Smuzhiyun opp-550000000 { 1114*4882a593Smuzhiyun opp-hz = /bits/ 64 <550000000>; 1115*4882a593Smuzhiyun opp-microvolt = <1125000>; 1116*4882a593Smuzhiyun }; 1117*4882a593Smuzhiyun opp-600000000 { 1118*4882a593Smuzhiyun opp-hz = /bits/ 64 <600000000>; 1119*4882a593Smuzhiyun opp-microvolt = <1150000>; 1120*4882a593Smuzhiyun }; 1121*4882a593Smuzhiyun opp-700000000 { 1122*4882a593Smuzhiyun opp-hz = /bits/ 64 <700000000>; 1123*4882a593Smuzhiyun opp-microvolt = <1150000>; 1124*4882a593Smuzhiyun }; 1125*4882a593Smuzhiyun }; 1126*4882a593Smuzhiyun }; 1127*4882a593Smuzhiyun 1128*4882a593Smuzhiyun scaler_0: scaler@15000000 { 1129*4882a593Smuzhiyun compatible = "samsung,exynos5433-scaler"; 1130*4882a593Smuzhiyun reg = <0x15000000 0x1294>; 1131*4882a593Smuzhiyun interrupts = <0 402 IRQ_TYPE_LEVEL_HIGH>; 1132*4882a593Smuzhiyun clock-names = "pclk", "aclk", "aclk_xiu"; 1133*4882a593Smuzhiyun clocks = <&cmu_mscl CLK_PCLK_M2MSCALER0>, 1134*4882a593Smuzhiyun <&cmu_mscl CLK_ACLK_M2MSCALER0>, 1135*4882a593Smuzhiyun <&cmu_mscl CLK_ACLK_XIU_MSCLX>; 1136*4882a593Smuzhiyun iommus = <&sysmmu_scaler_0>; 1137*4882a593Smuzhiyun power-domains = <&pd_mscl>; 1138*4882a593Smuzhiyun }; 1139*4882a593Smuzhiyun 1140*4882a593Smuzhiyun scaler_1: scaler@15010000 { 1141*4882a593Smuzhiyun compatible = "samsung,exynos5433-scaler"; 1142*4882a593Smuzhiyun reg = <0x15010000 0x1294>; 1143*4882a593Smuzhiyun interrupts = <0 403 IRQ_TYPE_LEVEL_HIGH>; 1144*4882a593Smuzhiyun clock-names = "pclk", "aclk", "aclk_xiu"; 1145*4882a593Smuzhiyun clocks = <&cmu_mscl CLK_PCLK_M2MSCALER1>, 1146*4882a593Smuzhiyun <&cmu_mscl CLK_ACLK_M2MSCALER1>, 1147*4882a593Smuzhiyun <&cmu_mscl CLK_ACLK_XIU_MSCLX>; 1148*4882a593Smuzhiyun iommus = <&sysmmu_scaler_1>; 1149*4882a593Smuzhiyun power-domains = <&pd_mscl>; 1150*4882a593Smuzhiyun }; 1151*4882a593Smuzhiyun 1152*4882a593Smuzhiyun jpeg: codec@15020000 { 1153*4882a593Smuzhiyun compatible = "samsung,exynos5433-jpeg"; 1154*4882a593Smuzhiyun reg = <0x15020000 0x10000>; 1155*4882a593Smuzhiyun interrupts = <GIC_SPI 411 IRQ_TYPE_LEVEL_HIGH>; 1156*4882a593Smuzhiyun clock-names = "pclk", "aclk", "aclk_xiu", "sclk"; 1157*4882a593Smuzhiyun clocks = <&cmu_mscl CLK_PCLK_JPEG>, 1158*4882a593Smuzhiyun <&cmu_mscl CLK_ACLK_JPEG>, 1159*4882a593Smuzhiyun <&cmu_mscl CLK_ACLK_XIU_MSCLX>, 1160*4882a593Smuzhiyun <&cmu_mscl CLK_SCLK_JPEG>; 1161*4882a593Smuzhiyun iommus = <&sysmmu_jpeg>; 1162*4882a593Smuzhiyun power-domains = <&pd_mscl>; 1163*4882a593Smuzhiyun }; 1164*4882a593Smuzhiyun 1165*4882a593Smuzhiyun mfc: codec@152e0000 { 1166*4882a593Smuzhiyun compatible = "samsung,exynos5433-mfc"; 1167*4882a593Smuzhiyun reg = <0x152E0000 0x10000>; 1168*4882a593Smuzhiyun interrupts = <GIC_SPI 358 IRQ_TYPE_LEVEL_HIGH>; 1169*4882a593Smuzhiyun clock-names = "pclk", "aclk", "aclk_xiu"; 1170*4882a593Smuzhiyun clocks = <&cmu_mfc CLK_PCLK_MFC>, 1171*4882a593Smuzhiyun <&cmu_mfc CLK_ACLK_MFC>, 1172*4882a593Smuzhiyun <&cmu_mfc CLK_ACLK_XIU_MFCX>; 1173*4882a593Smuzhiyun iommus = <&sysmmu_mfc_0>, <&sysmmu_mfc_1>; 1174*4882a593Smuzhiyun iommu-names = "left", "right"; 1175*4882a593Smuzhiyun power-domains = <&pd_mfc>; 1176*4882a593Smuzhiyun }; 1177*4882a593Smuzhiyun 1178*4882a593Smuzhiyun sysmmu_decon0x: sysmmu@13a00000 { 1179*4882a593Smuzhiyun compatible = "samsung,exynos-sysmmu"; 1180*4882a593Smuzhiyun reg = <0x13a00000 0x1000>; 1181*4882a593Smuzhiyun interrupts = <GIC_SPI 192 IRQ_TYPE_LEVEL_HIGH>; 1182*4882a593Smuzhiyun clock-names = "aclk", "pclk"; 1183*4882a593Smuzhiyun clocks = <&cmu_disp CLK_ACLK_SMMU_DECON0X>, 1184*4882a593Smuzhiyun <&cmu_disp CLK_PCLK_SMMU_DECON0X>; 1185*4882a593Smuzhiyun power-domains = <&pd_disp>; 1186*4882a593Smuzhiyun #iommu-cells = <0>; 1187*4882a593Smuzhiyun }; 1188*4882a593Smuzhiyun 1189*4882a593Smuzhiyun sysmmu_decon1x: sysmmu@13a10000 { 1190*4882a593Smuzhiyun compatible = "samsung,exynos-sysmmu"; 1191*4882a593Smuzhiyun reg = <0x13a10000 0x1000>; 1192*4882a593Smuzhiyun interrupts = <GIC_SPI 194 IRQ_TYPE_LEVEL_HIGH>; 1193*4882a593Smuzhiyun clock-names = "aclk", "pclk"; 1194*4882a593Smuzhiyun clocks = <&cmu_disp CLK_ACLK_SMMU_DECON1X>, 1195*4882a593Smuzhiyun <&cmu_disp CLK_PCLK_SMMU_DECON1X>; 1196*4882a593Smuzhiyun #iommu-cells = <0>; 1197*4882a593Smuzhiyun power-domains = <&pd_disp>; 1198*4882a593Smuzhiyun }; 1199*4882a593Smuzhiyun 1200*4882a593Smuzhiyun sysmmu_tv0x: sysmmu@13a20000 { 1201*4882a593Smuzhiyun compatible = "samsung,exynos-sysmmu"; 1202*4882a593Smuzhiyun reg = <0x13a20000 0x1000>; 1203*4882a593Smuzhiyun interrupts = <GIC_SPI 214 IRQ_TYPE_LEVEL_HIGH>; 1204*4882a593Smuzhiyun clock-names = "aclk", "pclk"; 1205*4882a593Smuzhiyun clocks = <&cmu_disp CLK_ACLK_SMMU_TV0X>, 1206*4882a593Smuzhiyun <&cmu_disp CLK_PCLK_SMMU_TV0X>; 1207*4882a593Smuzhiyun #iommu-cells = <0>; 1208*4882a593Smuzhiyun power-domains = <&pd_disp>; 1209*4882a593Smuzhiyun }; 1210*4882a593Smuzhiyun 1211*4882a593Smuzhiyun sysmmu_tv1x: sysmmu@13a30000 { 1212*4882a593Smuzhiyun compatible = "samsung,exynos-sysmmu"; 1213*4882a593Smuzhiyun reg = <0x13a30000 0x1000>; 1214*4882a593Smuzhiyun interrupts = <GIC_SPI 216 IRQ_TYPE_LEVEL_HIGH>; 1215*4882a593Smuzhiyun clock-names = "aclk", "pclk"; 1216*4882a593Smuzhiyun clocks = <&cmu_disp CLK_ACLK_SMMU_TV1X>, 1217*4882a593Smuzhiyun <&cmu_disp CLK_PCLK_SMMU_TV1X>; 1218*4882a593Smuzhiyun #iommu-cells = <0>; 1219*4882a593Smuzhiyun power-domains = <&pd_disp>; 1220*4882a593Smuzhiyun }; 1221*4882a593Smuzhiyun 1222*4882a593Smuzhiyun sysmmu_gscl0: sysmmu@13c80000 { 1223*4882a593Smuzhiyun compatible = "samsung,exynos-sysmmu"; 1224*4882a593Smuzhiyun reg = <0x13C80000 0x1000>; 1225*4882a593Smuzhiyun interrupts = <GIC_SPI 288 IRQ_TYPE_LEVEL_HIGH>; 1226*4882a593Smuzhiyun clock-names = "aclk", "pclk"; 1227*4882a593Smuzhiyun clocks = <&cmu_gscl CLK_ACLK_SMMU_GSCL0>, 1228*4882a593Smuzhiyun <&cmu_gscl CLK_PCLK_SMMU_GSCL0>; 1229*4882a593Smuzhiyun #iommu-cells = <0>; 1230*4882a593Smuzhiyun power-domains = <&pd_gscl>; 1231*4882a593Smuzhiyun }; 1232*4882a593Smuzhiyun 1233*4882a593Smuzhiyun sysmmu_gscl1: sysmmu@13c90000 { 1234*4882a593Smuzhiyun compatible = "samsung,exynos-sysmmu"; 1235*4882a593Smuzhiyun reg = <0x13C90000 0x1000>; 1236*4882a593Smuzhiyun interrupts = <GIC_SPI 290 IRQ_TYPE_LEVEL_HIGH>; 1237*4882a593Smuzhiyun clock-names = "aclk", "pclk"; 1238*4882a593Smuzhiyun clocks = <&cmu_gscl CLK_ACLK_SMMU_GSCL1>, 1239*4882a593Smuzhiyun <&cmu_gscl CLK_PCLK_SMMU_GSCL1>; 1240*4882a593Smuzhiyun #iommu-cells = <0>; 1241*4882a593Smuzhiyun power-domains = <&pd_gscl>; 1242*4882a593Smuzhiyun }; 1243*4882a593Smuzhiyun 1244*4882a593Smuzhiyun sysmmu_gscl2: sysmmu@13ca0000 { 1245*4882a593Smuzhiyun compatible = "samsung,exynos-sysmmu"; 1246*4882a593Smuzhiyun reg = <0x13CA0000 0x1000>; 1247*4882a593Smuzhiyun interrupts = <GIC_SPI 292 IRQ_TYPE_LEVEL_HIGH>; 1248*4882a593Smuzhiyun clock-names = "aclk", "pclk"; 1249*4882a593Smuzhiyun clocks = <&cmu_gscl CLK_ACLK_SMMU_GSCL2>, 1250*4882a593Smuzhiyun <&cmu_gscl CLK_PCLK_SMMU_GSCL2>; 1251*4882a593Smuzhiyun #iommu-cells = <0>; 1252*4882a593Smuzhiyun power-domains = <&pd_gscl>; 1253*4882a593Smuzhiyun }; 1254*4882a593Smuzhiyun 1255*4882a593Smuzhiyun sysmmu_scaler_0: sysmmu@15040000 { 1256*4882a593Smuzhiyun compatible = "samsung,exynos-sysmmu"; 1257*4882a593Smuzhiyun reg = <0x15040000 0x1000>; 1258*4882a593Smuzhiyun interrupts = <GIC_SPI 404 IRQ_TYPE_LEVEL_HIGH>; 1259*4882a593Smuzhiyun clock-names = "aclk", "pclk"; 1260*4882a593Smuzhiyun clocks = <&cmu_mscl CLK_ACLK_SMMU_M2MSCALER0>, 1261*4882a593Smuzhiyun <&cmu_mscl CLK_PCLK_SMMU_M2MSCALER0>; 1262*4882a593Smuzhiyun #iommu-cells = <0>; 1263*4882a593Smuzhiyun power-domains = <&pd_mscl>; 1264*4882a593Smuzhiyun }; 1265*4882a593Smuzhiyun 1266*4882a593Smuzhiyun sysmmu_scaler_1: sysmmu@15050000 { 1267*4882a593Smuzhiyun compatible = "samsung,exynos-sysmmu"; 1268*4882a593Smuzhiyun reg = <0x15050000 0x1000>; 1269*4882a593Smuzhiyun interrupts = <GIC_SPI 406 IRQ_TYPE_LEVEL_HIGH>; 1270*4882a593Smuzhiyun clock-names = "aclk", "pclk"; 1271*4882a593Smuzhiyun clocks = <&cmu_mscl CLK_ACLK_SMMU_M2MSCALER1>, 1272*4882a593Smuzhiyun <&cmu_mscl CLK_PCLK_SMMU_M2MSCALER1>; 1273*4882a593Smuzhiyun #iommu-cells = <0>; 1274*4882a593Smuzhiyun power-domains = <&pd_mscl>; 1275*4882a593Smuzhiyun }; 1276*4882a593Smuzhiyun 1277*4882a593Smuzhiyun sysmmu_jpeg: sysmmu@15060000 { 1278*4882a593Smuzhiyun compatible = "samsung,exynos-sysmmu"; 1279*4882a593Smuzhiyun reg = <0x15060000 0x1000>; 1280*4882a593Smuzhiyun interrupts = <GIC_SPI 408 IRQ_TYPE_LEVEL_HIGH>; 1281*4882a593Smuzhiyun clock-names = "aclk", "pclk"; 1282*4882a593Smuzhiyun clocks = <&cmu_mscl CLK_ACLK_SMMU_JPEG>, 1283*4882a593Smuzhiyun <&cmu_mscl CLK_PCLK_SMMU_JPEG>; 1284*4882a593Smuzhiyun #iommu-cells = <0>; 1285*4882a593Smuzhiyun power-domains = <&pd_mscl>; 1286*4882a593Smuzhiyun }; 1287*4882a593Smuzhiyun 1288*4882a593Smuzhiyun sysmmu_mfc_0: sysmmu@15200000 { 1289*4882a593Smuzhiyun compatible = "samsung,exynos-sysmmu"; 1290*4882a593Smuzhiyun reg = <0x15200000 0x1000>; 1291*4882a593Smuzhiyun interrupts = <GIC_SPI 352 IRQ_TYPE_LEVEL_HIGH>; 1292*4882a593Smuzhiyun clock-names = "aclk", "pclk"; 1293*4882a593Smuzhiyun clocks = <&cmu_mfc CLK_ACLK_SMMU_MFC_0>, 1294*4882a593Smuzhiyun <&cmu_mfc CLK_PCLK_SMMU_MFC_0>; 1295*4882a593Smuzhiyun #iommu-cells = <0>; 1296*4882a593Smuzhiyun power-domains = <&pd_mfc>; 1297*4882a593Smuzhiyun }; 1298*4882a593Smuzhiyun 1299*4882a593Smuzhiyun sysmmu_mfc_1: sysmmu@15210000 { 1300*4882a593Smuzhiyun compatible = "samsung,exynos-sysmmu"; 1301*4882a593Smuzhiyun reg = <0x15210000 0x1000>; 1302*4882a593Smuzhiyun interrupts = <GIC_SPI 354 IRQ_TYPE_LEVEL_HIGH>; 1303*4882a593Smuzhiyun clock-names = "aclk", "pclk"; 1304*4882a593Smuzhiyun clocks = <&cmu_mfc CLK_ACLK_SMMU_MFC_1>, 1305*4882a593Smuzhiyun <&cmu_mfc CLK_PCLK_SMMU_MFC_1>; 1306*4882a593Smuzhiyun #iommu-cells = <0>; 1307*4882a593Smuzhiyun power-domains = <&pd_mfc>; 1308*4882a593Smuzhiyun }; 1309*4882a593Smuzhiyun 1310*4882a593Smuzhiyun serial_0: serial@14c10000 { 1311*4882a593Smuzhiyun compatible = "samsung,exynos5433-uart"; 1312*4882a593Smuzhiyun reg = <0x14c10000 0x100>; 1313*4882a593Smuzhiyun interrupts = <GIC_SPI 421 IRQ_TYPE_LEVEL_HIGH>; 1314*4882a593Smuzhiyun clocks = <&cmu_peric CLK_PCLK_UART0>, 1315*4882a593Smuzhiyun <&cmu_peric CLK_SCLK_UART0>; 1316*4882a593Smuzhiyun clock-names = "uart", "clk_uart_baud0"; 1317*4882a593Smuzhiyun pinctrl-names = "default"; 1318*4882a593Smuzhiyun pinctrl-0 = <&uart0_bus>; 1319*4882a593Smuzhiyun status = "disabled"; 1320*4882a593Smuzhiyun }; 1321*4882a593Smuzhiyun 1322*4882a593Smuzhiyun serial_1: serial@14c20000 { 1323*4882a593Smuzhiyun compatible = "samsung,exynos5433-uart"; 1324*4882a593Smuzhiyun reg = <0x14c20000 0x100>; 1325*4882a593Smuzhiyun interrupts = <GIC_SPI 422 IRQ_TYPE_LEVEL_HIGH>; 1326*4882a593Smuzhiyun clocks = <&cmu_peric CLK_PCLK_UART1>, 1327*4882a593Smuzhiyun <&cmu_peric CLK_SCLK_UART1>; 1328*4882a593Smuzhiyun clock-names = "uart", "clk_uart_baud0"; 1329*4882a593Smuzhiyun pinctrl-names = "default"; 1330*4882a593Smuzhiyun pinctrl-0 = <&uart1_bus>; 1331*4882a593Smuzhiyun status = "disabled"; 1332*4882a593Smuzhiyun }; 1333*4882a593Smuzhiyun 1334*4882a593Smuzhiyun serial_2: serial@14c30000 { 1335*4882a593Smuzhiyun compatible = "samsung,exynos5433-uart"; 1336*4882a593Smuzhiyun reg = <0x14c30000 0x100>; 1337*4882a593Smuzhiyun interrupts = <GIC_SPI 423 IRQ_TYPE_LEVEL_HIGH>; 1338*4882a593Smuzhiyun clocks = <&cmu_peric CLK_PCLK_UART2>, 1339*4882a593Smuzhiyun <&cmu_peric CLK_SCLK_UART2>; 1340*4882a593Smuzhiyun clock-names = "uart", "clk_uart_baud0"; 1341*4882a593Smuzhiyun pinctrl-names = "default"; 1342*4882a593Smuzhiyun pinctrl-0 = <&uart2_bus>; 1343*4882a593Smuzhiyun status = "disabled"; 1344*4882a593Smuzhiyun }; 1345*4882a593Smuzhiyun 1346*4882a593Smuzhiyun spi_0: spi@14d20000 { 1347*4882a593Smuzhiyun compatible = "samsung,exynos5433-spi"; 1348*4882a593Smuzhiyun reg = <0x14d20000 0x100>; 1349*4882a593Smuzhiyun interrupts = <GIC_SPI 432 IRQ_TYPE_LEVEL_HIGH>; 1350*4882a593Smuzhiyun dmas = <&pdma0 9>, <&pdma0 8>; 1351*4882a593Smuzhiyun dma-names = "tx", "rx"; 1352*4882a593Smuzhiyun #address-cells = <1>; 1353*4882a593Smuzhiyun #size-cells = <0>; 1354*4882a593Smuzhiyun clocks = <&cmu_peric CLK_PCLK_SPI0>, 1355*4882a593Smuzhiyun <&cmu_peric CLK_SCLK_SPI0>, 1356*4882a593Smuzhiyun <&cmu_peric CLK_SCLK_IOCLK_SPI0>; 1357*4882a593Smuzhiyun clock-names = "spi", "spi_busclk0", "spi_ioclk"; 1358*4882a593Smuzhiyun samsung,spi-src-clk = <0>; 1359*4882a593Smuzhiyun pinctrl-names = "default"; 1360*4882a593Smuzhiyun pinctrl-0 = <&spi0_bus>; 1361*4882a593Smuzhiyun num-cs = <1>; 1362*4882a593Smuzhiyun status = "disabled"; 1363*4882a593Smuzhiyun }; 1364*4882a593Smuzhiyun 1365*4882a593Smuzhiyun spi_1: spi@14d30000 { 1366*4882a593Smuzhiyun compatible = "samsung,exynos5433-spi"; 1367*4882a593Smuzhiyun reg = <0x14d30000 0x100>; 1368*4882a593Smuzhiyun interrupts = <GIC_SPI 433 IRQ_TYPE_LEVEL_HIGH>; 1369*4882a593Smuzhiyun dmas = <&pdma0 11>, <&pdma0 10>; 1370*4882a593Smuzhiyun dma-names = "tx", "rx"; 1371*4882a593Smuzhiyun #address-cells = <1>; 1372*4882a593Smuzhiyun #size-cells = <0>; 1373*4882a593Smuzhiyun clocks = <&cmu_peric CLK_PCLK_SPI1>, 1374*4882a593Smuzhiyun <&cmu_peric CLK_SCLK_SPI1>, 1375*4882a593Smuzhiyun <&cmu_peric CLK_SCLK_IOCLK_SPI1>; 1376*4882a593Smuzhiyun clock-names = "spi", "spi_busclk0", "spi_ioclk"; 1377*4882a593Smuzhiyun samsung,spi-src-clk = <0>; 1378*4882a593Smuzhiyun pinctrl-names = "default"; 1379*4882a593Smuzhiyun pinctrl-0 = <&spi1_bus>; 1380*4882a593Smuzhiyun num-cs = <1>; 1381*4882a593Smuzhiyun status = "disabled"; 1382*4882a593Smuzhiyun }; 1383*4882a593Smuzhiyun 1384*4882a593Smuzhiyun spi_2: spi@14d40000 { 1385*4882a593Smuzhiyun compatible = "samsung,exynos5433-spi"; 1386*4882a593Smuzhiyun reg = <0x14d40000 0x100>; 1387*4882a593Smuzhiyun interrupts = <GIC_SPI 434 IRQ_TYPE_LEVEL_HIGH>; 1388*4882a593Smuzhiyun dmas = <&pdma0 13>, <&pdma0 12>; 1389*4882a593Smuzhiyun dma-names = "tx", "rx"; 1390*4882a593Smuzhiyun #address-cells = <1>; 1391*4882a593Smuzhiyun #size-cells = <0>; 1392*4882a593Smuzhiyun clocks = <&cmu_peric CLK_PCLK_SPI2>, 1393*4882a593Smuzhiyun <&cmu_peric CLK_SCLK_SPI2>, 1394*4882a593Smuzhiyun <&cmu_peric CLK_SCLK_IOCLK_SPI2>; 1395*4882a593Smuzhiyun clock-names = "spi", "spi_busclk0", "spi_ioclk"; 1396*4882a593Smuzhiyun samsung,spi-src-clk = <0>; 1397*4882a593Smuzhiyun pinctrl-names = "default"; 1398*4882a593Smuzhiyun pinctrl-0 = <&spi2_bus>; 1399*4882a593Smuzhiyun num-cs = <1>; 1400*4882a593Smuzhiyun status = "disabled"; 1401*4882a593Smuzhiyun }; 1402*4882a593Smuzhiyun 1403*4882a593Smuzhiyun spi_3: spi@14d50000 { 1404*4882a593Smuzhiyun compatible = "samsung,exynos5433-spi"; 1405*4882a593Smuzhiyun reg = <0x14d50000 0x100>; 1406*4882a593Smuzhiyun interrupts = <GIC_SPI 447 IRQ_TYPE_LEVEL_HIGH>; 1407*4882a593Smuzhiyun dmas = <&pdma0 23>, <&pdma0 22>; 1408*4882a593Smuzhiyun dma-names = "tx", "rx"; 1409*4882a593Smuzhiyun #address-cells = <1>; 1410*4882a593Smuzhiyun #size-cells = <0>; 1411*4882a593Smuzhiyun clocks = <&cmu_peric CLK_PCLK_SPI3>, 1412*4882a593Smuzhiyun <&cmu_peric CLK_SCLK_SPI3>, 1413*4882a593Smuzhiyun <&cmu_peric CLK_SCLK_IOCLK_SPI3>; 1414*4882a593Smuzhiyun clock-names = "spi", "spi_busclk0", "spi_ioclk"; 1415*4882a593Smuzhiyun samsung,spi-src-clk = <0>; 1416*4882a593Smuzhiyun pinctrl-names = "default"; 1417*4882a593Smuzhiyun pinctrl-0 = <&spi3_bus>; 1418*4882a593Smuzhiyun num-cs = <1>; 1419*4882a593Smuzhiyun status = "disabled"; 1420*4882a593Smuzhiyun }; 1421*4882a593Smuzhiyun 1422*4882a593Smuzhiyun spi_4: spi@14d00000 { 1423*4882a593Smuzhiyun compatible = "samsung,exynos5433-spi"; 1424*4882a593Smuzhiyun reg = <0x14d00000 0x100>; 1425*4882a593Smuzhiyun interrupts = <GIC_SPI 412 IRQ_TYPE_LEVEL_HIGH>; 1426*4882a593Smuzhiyun dmas = <&pdma0 25>, <&pdma0 24>; 1427*4882a593Smuzhiyun dma-names = "tx", "rx"; 1428*4882a593Smuzhiyun #address-cells = <1>; 1429*4882a593Smuzhiyun #size-cells = <0>; 1430*4882a593Smuzhiyun clocks = <&cmu_peric CLK_PCLK_SPI4>, 1431*4882a593Smuzhiyun <&cmu_peric CLK_SCLK_SPI4>, 1432*4882a593Smuzhiyun <&cmu_peric CLK_SCLK_IOCLK_SPI4>; 1433*4882a593Smuzhiyun clock-names = "spi", "spi_busclk0", "spi_ioclk"; 1434*4882a593Smuzhiyun samsung,spi-src-clk = <0>; 1435*4882a593Smuzhiyun pinctrl-names = "default"; 1436*4882a593Smuzhiyun pinctrl-0 = <&spi4_bus>; 1437*4882a593Smuzhiyun num-cs = <1>; 1438*4882a593Smuzhiyun status = "disabled"; 1439*4882a593Smuzhiyun }; 1440*4882a593Smuzhiyun 1441*4882a593Smuzhiyun adc: adc@14d10000 { 1442*4882a593Smuzhiyun compatible = "samsung,exynos7-adc"; 1443*4882a593Smuzhiyun reg = <0x14d10000 0x100>; 1444*4882a593Smuzhiyun interrupts = <GIC_SPI 438 IRQ_TYPE_LEVEL_HIGH>; 1445*4882a593Smuzhiyun clock-names = "adc"; 1446*4882a593Smuzhiyun clocks = <&cmu_peric CLK_PCLK_ADCIF>; 1447*4882a593Smuzhiyun #io-channel-cells = <1>; 1448*4882a593Smuzhiyun io-channel-ranges; 1449*4882a593Smuzhiyun status = "disabled"; 1450*4882a593Smuzhiyun }; 1451*4882a593Smuzhiyun 1452*4882a593Smuzhiyun i2s1: i2s@14d60000 { 1453*4882a593Smuzhiyun compatible = "samsung,exynos7-i2s"; 1454*4882a593Smuzhiyun reg = <0x14d60000 0x100>; 1455*4882a593Smuzhiyun dmas = <&pdma0 31>, <&pdma0 30>; 1456*4882a593Smuzhiyun dma-names = "tx", "rx"; 1457*4882a593Smuzhiyun interrupts = <GIC_SPI 435 IRQ_TYPE_LEVEL_HIGH>; 1458*4882a593Smuzhiyun clocks = <&cmu_peric CLK_PCLK_I2S1>, 1459*4882a593Smuzhiyun <&cmu_peric CLK_PCLK_I2S1>, 1460*4882a593Smuzhiyun <&cmu_peric CLK_SCLK_I2S1>; 1461*4882a593Smuzhiyun clock-names = "iis", "i2s_opclk0", "i2s_opclk1"; 1462*4882a593Smuzhiyun #clock-cells = <1>; 1463*4882a593Smuzhiyun #sound-dai-cells = <1>; 1464*4882a593Smuzhiyun status = "disabled"; 1465*4882a593Smuzhiyun }; 1466*4882a593Smuzhiyun 1467*4882a593Smuzhiyun pwm: pwm@14dd0000 { 1468*4882a593Smuzhiyun compatible = "samsung,exynos4210-pwm"; 1469*4882a593Smuzhiyun reg = <0x14dd0000 0x100>; 1470*4882a593Smuzhiyun interrupts = <GIC_SPI 416 IRQ_TYPE_LEVEL_HIGH>, 1471*4882a593Smuzhiyun <GIC_SPI 417 IRQ_TYPE_LEVEL_HIGH>, 1472*4882a593Smuzhiyun <GIC_SPI 418 IRQ_TYPE_LEVEL_HIGH>, 1473*4882a593Smuzhiyun <GIC_SPI 419 IRQ_TYPE_LEVEL_HIGH>, 1474*4882a593Smuzhiyun <GIC_SPI 420 IRQ_TYPE_LEVEL_HIGH>; 1475*4882a593Smuzhiyun samsung,pwm-outputs = <0>, <1>, <2>, <3>; 1476*4882a593Smuzhiyun clocks = <&cmu_peric CLK_PCLK_PWM>; 1477*4882a593Smuzhiyun clock-names = "timers"; 1478*4882a593Smuzhiyun #pwm-cells = <3>; 1479*4882a593Smuzhiyun status = "disabled"; 1480*4882a593Smuzhiyun }; 1481*4882a593Smuzhiyun 1482*4882a593Smuzhiyun hsi2c_0: hsi2c@14e40000 { 1483*4882a593Smuzhiyun compatible = "samsung,exynos7-hsi2c"; 1484*4882a593Smuzhiyun reg = <0x14e40000 0x1000>; 1485*4882a593Smuzhiyun interrupts = <GIC_SPI 428 IRQ_TYPE_LEVEL_HIGH>; 1486*4882a593Smuzhiyun #address-cells = <1>; 1487*4882a593Smuzhiyun #size-cells = <0>; 1488*4882a593Smuzhiyun pinctrl-names = "default"; 1489*4882a593Smuzhiyun pinctrl-0 = <&hs_i2c0_bus>; 1490*4882a593Smuzhiyun clocks = <&cmu_peric CLK_PCLK_HSI2C0>; 1491*4882a593Smuzhiyun clock-names = "hsi2c"; 1492*4882a593Smuzhiyun status = "disabled"; 1493*4882a593Smuzhiyun }; 1494*4882a593Smuzhiyun 1495*4882a593Smuzhiyun hsi2c_1: hsi2c@14e50000 { 1496*4882a593Smuzhiyun compatible = "samsung,exynos7-hsi2c"; 1497*4882a593Smuzhiyun reg = <0x14e50000 0x1000>; 1498*4882a593Smuzhiyun interrupts = <GIC_SPI 429 IRQ_TYPE_LEVEL_HIGH>; 1499*4882a593Smuzhiyun #address-cells = <1>; 1500*4882a593Smuzhiyun #size-cells = <0>; 1501*4882a593Smuzhiyun pinctrl-names = "default"; 1502*4882a593Smuzhiyun pinctrl-0 = <&hs_i2c1_bus>; 1503*4882a593Smuzhiyun clocks = <&cmu_peric CLK_PCLK_HSI2C1>; 1504*4882a593Smuzhiyun clock-names = "hsi2c"; 1505*4882a593Smuzhiyun status = "disabled"; 1506*4882a593Smuzhiyun }; 1507*4882a593Smuzhiyun 1508*4882a593Smuzhiyun hsi2c_2: hsi2c@14e60000 { 1509*4882a593Smuzhiyun compatible = "samsung,exynos7-hsi2c"; 1510*4882a593Smuzhiyun reg = <0x14e60000 0x1000>; 1511*4882a593Smuzhiyun interrupts = <GIC_SPI 430 IRQ_TYPE_LEVEL_HIGH>; 1512*4882a593Smuzhiyun #address-cells = <1>; 1513*4882a593Smuzhiyun #size-cells = <0>; 1514*4882a593Smuzhiyun pinctrl-names = "default"; 1515*4882a593Smuzhiyun pinctrl-0 = <&hs_i2c2_bus>; 1516*4882a593Smuzhiyun clocks = <&cmu_peric CLK_PCLK_HSI2C2>; 1517*4882a593Smuzhiyun clock-names = "hsi2c"; 1518*4882a593Smuzhiyun status = "disabled"; 1519*4882a593Smuzhiyun }; 1520*4882a593Smuzhiyun 1521*4882a593Smuzhiyun hsi2c_3: hsi2c@14e70000 { 1522*4882a593Smuzhiyun compatible = "samsung,exynos7-hsi2c"; 1523*4882a593Smuzhiyun reg = <0x14e70000 0x1000>; 1524*4882a593Smuzhiyun interrupts = <GIC_SPI 431 IRQ_TYPE_LEVEL_HIGH>; 1525*4882a593Smuzhiyun #address-cells = <1>; 1526*4882a593Smuzhiyun #size-cells = <0>; 1527*4882a593Smuzhiyun pinctrl-names = "default"; 1528*4882a593Smuzhiyun pinctrl-0 = <&hs_i2c3_bus>; 1529*4882a593Smuzhiyun clocks = <&cmu_peric CLK_PCLK_HSI2C3>; 1530*4882a593Smuzhiyun clock-names = "hsi2c"; 1531*4882a593Smuzhiyun status = "disabled"; 1532*4882a593Smuzhiyun }; 1533*4882a593Smuzhiyun 1534*4882a593Smuzhiyun hsi2c_4: hsi2c@14ec0000 { 1535*4882a593Smuzhiyun compatible = "samsung,exynos7-hsi2c"; 1536*4882a593Smuzhiyun reg = <0x14ec0000 0x1000>; 1537*4882a593Smuzhiyun interrupts = <GIC_SPI 424 IRQ_TYPE_LEVEL_HIGH>; 1538*4882a593Smuzhiyun #address-cells = <1>; 1539*4882a593Smuzhiyun #size-cells = <0>; 1540*4882a593Smuzhiyun pinctrl-names = "default"; 1541*4882a593Smuzhiyun pinctrl-0 = <&hs_i2c4_bus>; 1542*4882a593Smuzhiyun clocks = <&cmu_peric CLK_PCLK_HSI2C4>; 1543*4882a593Smuzhiyun clock-names = "hsi2c"; 1544*4882a593Smuzhiyun status = "disabled"; 1545*4882a593Smuzhiyun }; 1546*4882a593Smuzhiyun 1547*4882a593Smuzhiyun hsi2c_5: hsi2c@14ed0000 { 1548*4882a593Smuzhiyun compatible = "samsung,exynos7-hsi2c"; 1549*4882a593Smuzhiyun reg = <0x14ed0000 0x1000>; 1550*4882a593Smuzhiyun interrupts = <GIC_SPI 425 IRQ_TYPE_LEVEL_HIGH>; 1551*4882a593Smuzhiyun #address-cells = <1>; 1552*4882a593Smuzhiyun #size-cells = <0>; 1553*4882a593Smuzhiyun pinctrl-names = "default"; 1554*4882a593Smuzhiyun pinctrl-0 = <&hs_i2c5_bus>; 1555*4882a593Smuzhiyun clocks = <&cmu_peric CLK_PCLK_HSI2C5>; 1556*4882a593Smuzhiyun clock-names = "hsi2c"; 1557*4882a593Smuzhiyun status = "disabled"; 1558*4882a593Smuzhiyun }; 1559*4882a593Smuzhiyun 1560*4882a593Smuzhiyun hsi2c_6: hsi2c@14ee0000 { 1561*4882a593Smuzhiyun compatible = "samsung,exynos7-hsi2c"; 1562*4882a593Smuzhiyun reg = <0x14ee0000 0x1000>; 1563*4882a593Smuzhiyun interrupts = <GIC_SPI 426 IRQ_TYPE_LEVEL_HIGH>; 1564*4882a593Smuzhiyun #address-cells = <1>; 1565*4882a593Smuzhiyun #size-cells = <0>; 1566*4882a593Smuzhiyun pinctrl-names = "default"; 1567*4882a593Smuzhiyun pinctrl-0 = <&hs_i2c6_bus>; 1568*4882a593Smuzhiyun clocks = <&cmu_peric CLK_PCLK_HSI2C6>; 1569*4882a593Smuzhiyun clock-names = "hsi2c"; 1570*4882a593Smuzhiyun status = "disabled"; 1571*4882a593Smuzhiyun }; 1572*4882a593Smuzhiyun 1573*4882a593Smuzhiyun hsi2c_7: hsi2c@14ef0000 { 1574*4882a593Smuzhiyun compatible = "samsung,exynos7-hsi2c"; 1575*4882a593Smuzhiyun reg = <0x14ef0000 0x1000>; 1576*4882a593Smuzhiyun interrupts = <GIC_SPI 427 IRQ_TYPE_LEVEL_HIGH>; 1577*4882a593Smuzhiyun #address-cells = <1>; 1578*4882a593Smuzhiyun #size-cells = <0>; 1579*4882a593Smuzhiyun pinctrl-names = "default"; 1580*4882a593Smuzhiyun pinctrl-0 = <&hs_i2c7_bus>; 1581*4882a593Smuzhiyun clocks = <&cmu_peric CLK_PCLK_HSI2C7>; 1582*4882a593Smuzhiyun clock-names = "hsi2c"; 1583*4882a593Smuzhiyun status = "disabled"; 1584*4882a593Smuzhiyun }; 1585*4882a593Smuzhiyun 1586*4882a593Smuzhiyun hsi2c_8: hsi2c@14d90000 { 1587*4882a593Smuzhiyun compatible = "samsung,exynos7-hsi2c"; 1588*4882a593Smuzhiyun reg = <0x14d90000 0x1000>; 1589*4882a593Smuzhiyun interrupts = <GIC_SPI 443 IRQ_TYPE_LEVEL_HIGH>; 1590*4882a593Smuzhiyun #address-cells = <1>; 1591*4882a593Smuzhiyun #size-cells = <0>; 1592*4882a593Smuzhiyun pinctrl-names = "default"; 1593*4882a593Smuzhiyun pinctrl-0 = <&hs_i2c8_bus>; 1594*4882a593Smuzhiyun clocks = <&cmu_peric CLK_PCLK_HSI2C8>; 1595*4882a593Smuzhiyun clock-names = "hsi2c"; 1596*4882a593Smuzhiyun status = "disabled"; 1597*4882a593Smuzhiyun }; 1598*4882a593Smuzhiyun 1599*4882a593Smuzhiyun hsi2c_9: hsi2c@14da0000 { 1600*4882a593Smuzhiyun compatible = "samsung,exynos7-hsi2c"; 1601*4882a593Smuzhiyun reg = <0x14da0000 0x1000>; 1602*4882a593Smuzhiyun interrupts = <GIC_SPI 444 IRQ_TYPE_LEVEL_HIGH>; 1603*4882a593Smuzhiyun #address-cells = <1>; 1604*4882a593Smuzhiyun #size-cells = <0>; 1605*4882a593Smuzhiyun pinctrl-names = "default"; 1606*4882a593Smuzhiyun pinctrl-0 = <&hs_i2c9_bus>; 1607*4882a593Smuzhiyun clocks = <&cmu_peric CLK_PCLK_HSI2C9>; 1608*4882a593Smuzhiyun clock-names = "hsi2c"; 1609*4882a593Smuzhiyun status = "disabled"; 1610*4882a593Smuzhiyun }; 1611*4882a593Smuzhiyun 1612*4882a593Smuzhiyun hsi2c_10: hsi2c@14de0000 { 1613*4882a593Smuzhiyun compatible = "samsung,exynos7-hsi2c"; 1614*4882a593Smuzhiyun reg = <0x14de0000 0x1000>; 1615*4882a593Smuzhiyun interrupts = <GIC_SPI 445 IRQ_TYPE_LEVEL_HIGH>; 1616*4882a593Smuzhiyun #address-cells = <1>; 1617*4882a593Smuzhiyun #size-cells = <0>; 1618*4882a593Smuzhiyun pinctrl-names = "default"; 1619*4882a593Smuzhiyun pinctrl-0 = <&hs_i2c10_bus>; 1620*4882a593Smuzhiyun clocks = <&cmu_peric CLK_PCLK_HSI2C10>; 1621*4882a593Smuzhiyun clock-names = "hsi2c"; 1622*4882a593Smuzhiyun status = "disabled"; 1623*4882a593Smuzhiyun }; 1624*4882a593Smuzhiyun 1625*4882a593Smuzhiyun hsi2c_11: hsi2c@14df0000 { 1626*4882a593Smuzhiyun compatible = "samsung,exynos7-hsi2c"; 1627*4882a593Smuzhiyun reg = <0x14df0000 0x1000>; 1628*4882a593Smuzhiyun interrupts = <GIC_SPI 446 IRQ_TYPE_LEVEL_HIGH>; 1629*4882a593Smuzhiyun #address-cells = <1>; 1630*4882a593Smuzhiyun #size-cells = <0>; 1631*4882a593Smuzhiyun pinctrl-names = "default"; 1632*4882a593Smuzhiyun pinctrl-0 = <&hs_i2c11_bus>; 1633*4882a593Smuzhiyun clocks = <&cmu_peric CLK_PCLK_HSI2C11>; 1634*4882a593Smuzhiyun clock-names = "hsi2c"; 1635*4882a593Smuzhiyun status = "disabled"; 1636*4882a593Smuzhiyun }; 1637*4882a593Smuzhiyun 1638*4882a593Smuzhiyun usbdrd30: usbdrd { 1639*4882a593Smuzhiyun compatible = "samsung,exynos5433-dwusb3"; 1640*4882a593Smuzhiyun clocks = <&cmu_fsys CLK_ACLK_USBDRD30>, 1641*4882a593Smuzhiyun <&cmu_fsys CLK_SCLK_USBDRD30>, 1642*4882a593Smuzhiyun <&cmu_fsys CLK_PHYCLK_USBDRD30_UDRD30_PHYCLOCK>, 1643*4882a593Smuzhiyun <&cmu_fsys CLK_PHYCLK_USBDRD30_UDRD30_PIPE_PCLK>; 1644*4882a593Smuzhiyun clock-names = "aclk", "susp_clk", "phyclk", "pipe_pclk"; 1645*4882a593Smuzhiyun #address-cells = <1>; 1646*4882a593Smuzhiyun #size-cells = <1>; 1647*4882a593Smuzhiyun ranges; 1648*4882a593Smuzhiyun status = "disabled"; 1649*4882a593Smuzhiyun 1650*4882a593Smuzhiyun usbdrd_dwc3: dwc3@15400000 { 1651*4882a593Smuzhiyun compatible = "snps,dwc3"; 1652*4882a593Smuzhiyun clocks = <&cmu_fsys CLK_SCLK_USBDRD30>, 1653*4882a593Smuzhiyun <&cmu_fsys CLK_ACLK_USBDRD30>, 1654*4882a593Smuzhiyun <&cmu_fsys CLK_SCLK_USBDRD30>; 1655*4882a593Smuzhiyun clock-names = "ref", "bus_early", "suspend"; 1656*4882a593Smuzhiyun reg = <0x15400000 0x10000>; 1657*4882a593Smuzhiyun interrupts = <GIC_SPI 231 IRQ_TYPE_LEVEL_HIGH>; 1658*4882a593Smuzhiyun phys = <&usbdrd30_phy 0>, <&usbdrd30_phy 1>; 1659*4882a593Smuzhiyun phy-names = "usb2-phy", "usb3-phy"; 1660*4882a593Smuzhiyun }; 1661*4882a593Smuzhiyun }; 1662*4882a593Smuzhiyun 1663*4882a593Smuzhiyun usbdrd30_phy: phy@15500000 { 1664*4882a593Smuzhiyun compatible = "samsung,exynos5433-usbdrd-phy"; 1665*4882a593Smuzhiyun reg = <0x15500000 0x100>; 1666*4882a593Smuzhiyun clocks = <&cmu_fsys CLK_ACLK_USBDRD30>, <&xxti>, 1667*4882a593Smuzhiyun <&cmu_fsys CLK_PHYCLK_USBDRD30_UDRD30_PHYCLOCK>, 1668*4882a593Smuzhiyun <&cmu_fsys CLK_PHYCLK_USBDRD30_UDRD30_PIPE_PCLK>, 1669*4882a593Smuzhiyun <&cmu_fsys CLK_SCLK_USBDRD30>; 1670*4882a593Smuzhiyun clock-names = "phy", "ref", "phy_utmi", "phy_pipe", 1671*4882a593Smuzhiyun "itp"; 1672*4882a593Smuzhiyun #phy-cells = <1>; 1673*4882a593Smuzhiyun samsung,pmu-syscon = <&pmu_system_controller>; 1674*4882a593Smuzhiyun status = "disabled"; 1675*4882a593Smuzhiyun }; 1676*4882a593Smuzhiyun 1677*4882a593Smuzhiyun usbhost30_phy: phy@15580000 { 1678*4882a593Smuzhiyun compatible = "samsung,exynos5433-usbdrd-phy"; 1679*4882a593Smuzhiyun reg = <0x15580000 0x100>; 1680*4882a593Smuzhiyun clocks = <&cmu_fsys CLK_ACLK_USBHOST30>, <&xxti>, 1681*4882a593Smuzhiyun <&cmu_fsys CLK_PHYCLK_USBHOST30_UHOST30_PHYCLOCK>, 1682*4882a593Smuzhiyun <&cmu_fsys CLK_PHYCLK_USBHOST30_UHOST30_PIPE_PCLK>, 1683*4882a593Smuzhiyun <&cmu_fsys CLK_SCLK_USBHOST30>; 1684*4882a593Smuzhiyun clock-names = "phy", "ref", "phy_utmi", "phy_pipe", 1685*4882a593Smuzhiyun "itp"; 1686*4882a593Smuzhiyun #phy-cells = <1>; 1687*4882a593Smuzhiyun samsung,pmu-syscon = <&pmu_system_controller>; 1688*4882a593Smuzhiyun status = "disabled"; 1689*4882a593Smuzhiyun }; 1690*4882a593Smuzhiyun 1691*4882a593Smuzhiyun usbhost30: usbhost { 1692*4882a593Smuzhiyun compatible = "samsung,exynos5433-dwusb3"; 1693*4882a593Smuzhiyun clocks = <&cmu_fsys CLK_ACLK_USBHOST30>, 1694*4882a593Smuzhiyun <&cmu_fsys CLK_SCLK_USBHOST30>, 1695*4882a593Smuzhiyun <&cmu_fsys CLK_PHYCLK_USBHOST30_UHOST30_PHYCLOCK>, 1696*4882a593Smuzhiyun <&cmu_fsys CLK_PHYCLK_USBHOST30_UHOST30_PIPE_PCLK>; 1697*4882a593Smuzhiyun clock-names = "aclk", "susp_clk", "phyclk", "pipe_pclk"; 1698*4882a593Smuzhiyun #address-cells = <1>; 1699*4882a593Smuzhiyun #size-cells = <1>; 1700*4882a593Smuzhiyun ranges; 1701*4882a593Smuzhiyun status = "disabled"; 1702*4882a593Smuzhiyun 1703*4882a593Smuzhiyun usbhost_dwc3: dwc3@15a00000 { 1704*4882a593Smuzhiyun compatible = "snps,dwc3"; 1705*4882a593Smuzhiyun clocks = <&cmu_fsys CLK_SCLK_USBHOST30>, 1706*4882a593Smuzhiyun <&cmu_fsys CLK_ACLK_USBHOST30>, 1707*4882a593Smuzhiyun <&cmu_fsys CLK_SCLK_USBHOST30>; 1708*4882a593Smuzhiyun clock-names = "ref", "bus_early", "suspend"; 1709*4882a593Smuzhiyun reg = <0x15a00000 0x10000>; 1710*4882a593Smuzhiyun interrupts = <GIC_SPI 244 IRQ_TYPE_LEVEL_HIGH>; 1711*4882a593Smuzhiyun phys = <&usbhost30_phy 0>, <&usbhost30_phy 1>; 1712*4882a593Smuzhiyun phy-names = "usb2-phy", "usb3-phy"; 1713*4882a593Smuzhiyun }; 1714*4882a593Smuzhiyun }; 1715*4882a593Smuzhiyun 1716*4882a593Smuzhiyun mshc_0: mshc@15540000 { 1717*4882a593Smuzhiyun compatible = "samsung,exynos7-dw-mshc-smu"; 1718*4882a593Smuzhiyun interrupts = <GIC_SPI 225 IRQ_TYPE_LEVEL_HIGH>; 1719*4882a593Smuzhiyun #address-cells = <1>; 1720*4882a593Smuzhiyun #size-cells = <0>; 1721*4882a593Smuzhiyun reg = <0x15540000 0x2000>; 1722*4882a593Smuzhiyun clocks = <&cmu_fsys CLK_ACLK_MMC0>, 1723*4882a593Smuzhiyun <&cmu_fsys CLK_SCLK_MMC0>; 1724*4882a593Smuzhiyun clock-names = "biu", "ciu"; 1725*4882a593Smuzhiyun fifo-depth = <0x40>; 1726*4882a593Smuzhiyun status = "disabled"; 1727*4882a593Smuzhiyun }; 1728*4882a593Smuzhiyun 1729*4882a593Smuzhiyun mshc_1: mshc@15550000 { 1730*4882a593Smuzhiyun compatible = "samsung,exynos7-dw-mshc-smu"; 1731*4882a593Smuzhiyun interrupts = <GIC_SPI 226 IRQ_TYPE_LEVEL_HIGH>; 1732*4882a593Smuzhiyun #address-cells = <1>; 1733*4882a593Smuzhiyun #size-cells = <0>; 1734*4882a593Smuzhiyun reg = <0x15550000 0x2000>; 1735*4882a593Smuzhiyun clocks = <&cmu_fsys CLK_ACLK_MMC1>, 1736*4882a593Smuzhiyun <&cmu_fsys CLK_SCLK_MMC1>; 1737*4882a593Smuzhiyun clock-names = "biu", "ciu"; 1738*4882a593Smuzhiyun fifo-depth = <0x40>; 1739*4882a593Smuzhiyun status = "disabled"; 1740*4882a593Smuzhiyun }; 1741*4882a593Smuzhiyun 1742*4882a593Smuzhiyun mshc_2: mshc@15560000 { 1743*4882a593Smuzhiyun compatible = "samsung,exynos7-dw-mshc-smu"; 1744*4882a593Smuzhiyun interrupts = <GIC_SPI 227 IRQ_TYPE_LEVEL_HIGH>; 1745*4882a593Smuzhiyun #address-cells = <1>; 1746*4882a593Smuzhiyun #size-cells = <0>; 1747*4882a593Smuzhiyun reg = <0x15560000 0x2000>; 1748*4882a593Smuzhiyun clocks = <&cmu_fsys CLK_ACLK_MMC2>, 1749*4882a593Smuzhiyun <&cmu_fsys CLK_SCLK_MMC2>; 1750*4882a593Smuzhiyun clock-names = "biu", "ciu"; 1751*4882a593Smuzhiyun fifo-depth = <0x40>; 1752*4882a593Smuzhiyun status = "disabled"; 1753*4882a593Smuzhiyun }; 1754*4882a593Smuzhiyun 1755*4882a593Smuzhiyun pdma0: pdma@15610000 { 1756*4882a593Smuzhiyun compatible = "arm,pl330", "arm,primecell"; 1757*4882a593Smuzhiyun reg = <0x15610000 0x1000>; 1758*4882a593Smuzhiyun interrupts = <GIC_SPI 228 IRQ_TYPE_LEVEL_HIGH>; 1759*4882a593Smuzhiyun clocks = <&cmu_fsys CLK_PDMA0>; 1760*4882a593Smuzhiyun clock-names = "apb_pclk"; 1761*4882a593Smuzhiyun #dma-cells = <1>; 1762*4882a593Smuzhiyun #dma-channels = <8>; 1763*4882a593Smuzhiyun #dma-requests = <32>; 1764*4882a593Smuzhiyun }; 1765*4882a593Smuzhiyun 1766*4882a593Smuzhiyun pdma1: pdma@15600000 { 1767*4882a593Smuzhiyun compatible = "arm,pl330", "arm,primecell"; 1768*4882a593Smuzhiyun reg = <0x15600000 0x1000>; 1769*4882a593Smuzhiyun interrupts = <GIC_SPI 246 IRQ_TYPE_LEVEL_HIGH>; 1770*4882a593Smuzhiyun clocks = <&cmu_fsys CLK_PDMA1>; 1771*4882a593Smuzhiyun clock-names = "apb_pclk"; 1772*4882a593Smuzhiyun #dma-cells = <1>; 1773*4882a593Smuzhiyun #dma-channels = <8>; 1774*4882a593Smuzhiyun #dma-requests = <32>; 1775*4882a593Smuzhiyun }; 1776*4882a593Smuzhiyun 1777*4882a593Smuzhiyun audio-subsystem@11400000 { 1778*4882a593Smuzhiyun compatible = "samsung,exynos5433-lpass"; 1779*4882a593Smuzhiyun reg = <0x11400000 0x100>, <0x11500000 0x08>; 1780*4882a593Smuzhiyun clocks = <&cmu_aud CLK_PCLK_SFR0_CTRL>; 1781*4882a593Smuzhiyun clock-names = "sfr0_ctrl"; 1782*4882a593Smuzhiyun samsung,pmu-syscon = <&pmu_system_controller>; 1783*4882a593Smuzhiyun power-domains = <&pd_aud>; 1784*4882a593Smuzhiyun #address-cells = <1>; 1785*4882a593Smuzhiyun #size-cells = <1>; 1786*4882a593Smuzhiyun ranges; 1787*4882a593Smuzhiyun 1788*4882a593Smuzhiyun adma: adma@11420000 { 1789*4882a593Smuzhiyun compatible = "arm,pl330", "arm,primecell"; 1790*4882a593Smuzhiyun reg = <0x11420000 0x1000>; 1791*4882a593Smuzhiyun interrupts = <GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>; 1792*4882a593Smuzhiyun clocks = <&cmu_aud CLK_ACLK_DMAC>; 1793*4882a593Smuzhiyun clock-names = "apb_pclk"; 1794*4882a593Smuzhiyun #dma-cells = <1>; 1795*4882a593Smuzhiyun #dma-channels = <8>; 1796*4882a593Smuzhiyun #dma-requests = <32>; 1797*4882a593Smuzhiyun power-domains = <&pd_aud>; 1798*4882a593Smuzhiyun }; 1799*4882a593Smuzhiyun 1800*4882a593Smuzhiyun i2s0: i2s@11440000 { 1801*4882a593Smuzhiyun compatible = "samsung,exynos7-i2s"; 1802*4882a593Smuzhiyun reg = <0x11440000 0x100>; 1803*4882a593Smuzhiyun dmas = <&adma 0>, <&adma 2>; 1804*4882a593Smuzhiyun dma-names = "tx", "rx"; 1805*4882a593Smuzhiyun interrupts = <GIC_SPI 70 IRQ_TYPE_LEVEL_HIGH>; 1806*4882a593Smuzhiyun #address-cells = <1>; 1807*4882a593Smuzhiyun #size-cells = <0>; 1808*4882a593Smuzhiyun clocks = <&cmu_aud CLK_PCLK_AUD_I2S>, 1809*4882a593Smuzhiyun <&cmu_aud CLK_SCLK_AUD_I2S>, 1810*4882a593Smuzhiyun <&cmu_aud CLK_SCLK_I2S_BCLK>; 1811*4882a593Smuzhiyun clock-names = "iis", "i2s_opclk0", "i2s_opclk1"; 1812*4882a593Smuzhiyun #clock-cells = <1>; 1813*4882a593Smuzhiyun pinctrl-names = "default"; 1814*4882a593Smuzhiyun pinctrl-0 = <&i2s0_bus>; 1815*4882a593Smuzhiyun power-domains = <&pd_aud>; 1816*4882a593Smuzhiyun #sound-dai-cells = <1>; 1817*4882a593Smuzhiyun status = "disabled"; 1818*4882a593Smuzhiyun }; 1819*4882a593Smuzhiyun 1820*4882a593Smuzhiyun serial_3: serial@11460000 { 1821*4882a593Smuzhiyun compatible = "samsung,exynos5433-uart"; 1822*4882a593Smuzhiyun reg = <0x11460000 0x100>; 1823*4882a593Smuzhiyun interrupts = <GIC_SPI 67 IRQ_TYPE_LEVEL_HIGH>; 1824*4882a593Smuzhiyun clocks = <&cmu_aud CLK_PCLK_AUD_UART>, 1825*4882a593Smuzhiyun <&cmu_aud CLK_SCLK_AUD_UART>; 1826*4882a593Smuzhiyun clock-names = "uart", "clk_uart_baud0"; 1827*4882a593Smuzhiyun pinctrl-names = "default"; 1828*4882a593Smuzhiyun pinctrl-0 = <&uart_aud_bus>; 1829*4882a593Smuzhiyun power-domains = <&pd_aud>; 1830*4882a593Smuzhiyun status = "disabled"; 1831*4882a593Smuzhiyun }; 1832*4882a593Smuzhiyun }; 1833*4882a593Smuzhiyun }; 1834*4882a593Smuzhiyun 1835*4882a593Smuzhiyun timer: timer { 1836*4882a593Smuzhiyun compatible = "arm,armv8-timer"; 1837*4882a593Smuzhiyun interrupts = <GIC_PPI 13 1838*4882a593Smuzhiyun (GIC_CPU_MASK_SIMPLE(8) | IRQ_TYPE_LEVEL_HIGH)>, 1839*4882a593Smuzhiyun <GIC_PPI 14 1840*4882a593Smuzhiyun (GIC_CPU_MASK_SIMPLE(8) | IRQ_TYPE_LEVEL_HIGH)>, 1841*4882a593Smuzhiyun <GIC_PPI 11 1842*4882a593Smuzhiyun (GIC_CPU_MASK_SIMPLE(8) | IRQ_TYPE_LEVEL_HIGH)>, 1843*4882a593Smuzhiyun <GIC_PPI 10 1844*4882a593Smuzhiyun (GIC_CPU_MASK_SIMPLE(8) | IRQ_TYPE_LEVEL_HIGH)>; 1845*4882a593Smuzhiyun }; 1846*4882a593Smuzhiyun}; 1847*4882a593Smuzhiyun 1848*4882a593Smuzhiyun#include "exynos5433-bus.dtsi" 1849*4882a593Smuzhiyun#include "exynos5433-pinctrl.dtsi" 1850*4882a593Smuzhiyun#include "exynos5433-tmu.dtsi" 1851