xref: /OK3568_Linux_fs/kernel/arch/arm64/boot/dts/arm/rtsm_ve-aemv8a.dts (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun// SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun/*
3*4882a593Smuzhiyun * ARM Ltd. Fast Models
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Architecture Envelope Model (AEM) ARMv8-A
6*4882a593Smuzhiyun * ARMAEMv8AMPCT
7*4882a593Smuzhiyun *
8*4882a593Smuzhiyun * RTSM_VE_AEMv8A.lisa
9*4882a593Smuzhiyun */
10*4882a593Smuzhiyun
11*4882a593Smuzhiyun/dts-v1/;
12*4882a593Smuzhiyun
13*4882a593Smuzhiyun#include <dt-bindings/interrupt-controller/arm-gic.h>
14*4882a593Smuzhiyun
15*4882a593Smuzhiyun/memreserve/ 0x80000000 0x00010000;
16*4882a593Smuzhiyun
17*4882a593Smuzhiyun#include "rtsm_ve-motherboard.dtsi"
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun/ {
20*4882a593Smuzhiyun	model = "RTSM_VE_AEMv8A";
21*4882a593Smuzhiyun	compatible = "arm,rtsm_ve,aemv8a", "arm,vexpress";
22*4882a593Smuzhiyun	interrupt-parent = <&gic>;
23*4882a593Smuzhiyun	#address-cells = <2>;
24*4882a593Smuzhiyun	#size-cells = <2>;
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun	chosen { };
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun	aliases {
29*4882a593Smuzhiyun		serial0 = &v2m_serial0;
30*4882a593Smuzhiyun		serial1 = &v2m_serial1;
31*4882a593Smuzhiyun		serial2 = &v2m_serial2;
32*4882a593Smuzhiyun		serial3 = &v2m_serial3;
33*4882a593Smuzhiyun	};
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun	cpus {
36*4882a593Smuzhiyun		#address-cells = <2>;
37*4882a593Smuzhiyun		#size-cells = <0>;
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun		cpu@0 {
40*4882a593Smuzhiyun			device_type = "cpu";
41*4882a593Smuzhiyun			compatible = "arm,armv8";
42*4882a593Smuzhiyun			reg = <0x0 0x0>;
43*4882a593Smuzhiyun			enable-method = "spin-table";
44*4882a593Smuzhiyun			cpu-release-addr = <0x0 0x8000fff8>;
45*4882a593Smuzhiyun			next-level-cache = <&L2_0>;
46*4882a593Smuzhiyun		};
47*4882a593Smuzhiyun		cpu@1 {
48*4882a593Smuzhiyun			device_type = "cpu";
49*4882a593Smuzhiyun			compatible = "arm,armv8";
50*4882a593Smuzhiyun			reg = <0x0 0x1>;
51*4882a593Smuzhiyun			enable-method = "spin-table";
52*4882a593Smuzhiyun			cpu-release-addr = <0x0 0x8000fff8>;
53*4882a593Smuzhiyun			next-level-cache = <&L2_0>;
54*4882a593Smuzhiyun		};
55*4882a593Smuzhiyun		cpu@2 {
56*4882a593Smuzhiyun			device_type = "cpu";
57*4882a593Smuzhiyun			compatible = "arm,armv8";
58*4882a593Smuzhiyun			reg = <0x0 0x2>;
59*4882a593Smuzhiyun			enable-method = "spin-table";
60*4882a593Smuzhiyun			cpu-release-addr = <0x0 0x8000fff8>;
61*4882a593Smuzhiyun			next-level-cache = <&L2_0>;
62*4882a593Smuzhiyun		};
63*4882a593Smuzhiyun		cpu@3 {
64*4882a593Smuzhiyun			device_type = "cpu";
65*4882a593Smuzhiyun			compatible = "arm,armv8";
66*4882a593Smuzhiyun			reg = <0x0 0x3>;
67*4882a593Smuzhiyun			enable-method = "spin-table";
68*4882a593Smuzhiyun			cpu-release-addr = <0x0 0x8000fff8>;
69*4882a593Smuzhiyun			next-level-cache = <&L2_0>;
70*4882a593Smuzhiyun		};
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun		L2_0: l2-cache0 {
73*4882a593Smuzhiyun			compatible = "cache";
74*4882a593Smuzhiyun		};
75*4882a593Smuzhiyun	};
76*4882a593Smuzhiyun
77*4882a593Smuzhiyun	memory@80000000 {
78*4882a593Smuzhiyun		device_type = "memory";
79*4882a593Smuzhiyun		reg = <0x00000000 0x80000000 0 0x80000000>,
80*4882a593Smuzhiyun		      <0x00000008 0x80000000 0 0x80000000>;
81*4882a593Smuzhiyun	};
82*4882a593Smuzhiyun
83*4882a593Smuzhiyun	reserved-memory {
84*4882a593Smuzhiyun		#address-cells = <2>;
85*4882a593Smuzhiyun		#size-cells = <2>;
86*4882a593Smuzhiyun		ranges;
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun		/* Chipselect 2,00000000 is physically at 0x18000000 */
89*4882a593Smuzhiyun		vram: vram@18000000 {
90*4882a593Smuzhiyun			/* 8 MB of designated video RAM */
91*4882a593Smuzhiyun			compatible = "shared-dma-pool";
92*4882a593Smuzhiyun			reg = <0x00000000 0x18000000 0 0x00800000>;
93*4882a593Smuzhiyun			no-map;
94*4882a593Smuzhiyun		};
95*4882a593Smuzhiyun	};
96*4882a593Smuzhiyun
97*4882a593Smuzhiyun	gic: interrupt-controller@2c001000 {
98*4882a593Smuzhiyun		compatible = "arm,gic-400", "arm,cortex-a15-gic";
99*4882a593Smuzhiyun		#interrupt-cells = <3>;
100*4882a593Smuzhiyun		#address-cells = <0>;
101*4882a593Smuzhiyun		interrupt-controller;
102*4882a593Smuzhiyun		reg = <0x0 0x2c001000 0 0x1000>,
103*4882a593Smuzhiyun		      <0x0 0x2c002000 0 0x2000>,
104*4882a593Smuzhiyun		      <0x0 0x2c004000 0 0x2000>,
105*4882a593Smuzhiyun		      <0x0 0x2c006000 0 0x2000>;
106*4882a593Smuzhiyun		interrupts = <GIC_PPI 9 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>;
107*4882a593Smuzhiyun	};
108*4882a593Smuzhiyun
109*4882a593Smuzhiyun	timer {
110*4882a593Smuzhiyun		compatible = "arm,armv8-timer";
111*4882a593Smuzhiyun		interrupts = <GIC_PPI 13 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
112*4882a593Smuzhiyun			     <GIC_PPI 14 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
113*4882a593Smuzhiyun			     <GIC_PPI 11 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
114*4882a593Smuzhiyun			     <GIC_PPI 10 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>;
115*4882a593Smuzhiyun		clock-frequency = <100000000>;
116*4882a593Smuzhiyun	};
117*4882a593Smuzhiyun
118*4882a593Smuzhiyun	pmu {
119*4882a593Smuzhiyun		compatible = "arm,armv8-pmuv3";
120*4882a593Smuzhiyun		interrupts = <GIC_SPI 60 IRQ_TYPE_LEVEL_HIGH>,
121*4882a593Smuzhiyun			     <GIC_SPI 61 IRQ_TYPE_LEVEL_HIGH>,
122*4882a593Smuzhiyun			     <GIC_SPI 62 IRQ_TYPE_LEVEL_HIGH>,
123*4882a593Smuzhiyun			     <GIC_SPI 63 IRQ_TYPE_LEVEL_HIGH>;
124*4882a593Smuzhiyun	};
125*4882a593Smuzhiyun
126*4882a593Smuzhiyun	panel {
127*4882a593Smuzhiyun		compatible = "arm,rtsm-display";
128*4882a593Smuzhiyun		port {
129*4882a593Smuzhiyun			panel_in: endpoint {
130*4882a593Smuzhiyun				remote-endpoint = <&clcd_pads>;
131*4882a593Smuzhiyun			};
132*4882a593Smuzhiyun		};
133*4882a593Smuzhiyun	};
134*4882a593Smuzhiyun
135*4882a593Smuzhiyun	bus@8000000 {
136*4882a593Smuzhiyun		compatible = "simple-bus";
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun		#address-cells = <2>;
139*4882a593Smuzhiyun		#size-cells = <1>;
140*4882a593Smuzhiyun		ranges = <0 0 0 0x08000000 0x04000000>,
141*4882a593Smuzhiyun			 <1 0 0 0x14000000 0x04000000>,
142*4882a593Smuzhiyun			 <2 0 0 0x18000000 0x04000000>,
143*4882a593Smuzhiyun			 <3 0 0 0x1c000000 0x04000000>,
144*4882a593Smuzhiyun			 <4 0 0 0x0c000000 0x04000000>,
145*4882a593Smuzhiyun			 <5 0 0 0x10000000 0x04000000>;
146*4882a593Smuzhiyun
147*4882a593Smuzhiyun		#interrupt-cells = <1>;
148*4882a593Smuzhiyun		interrupt-map-mask = <0 0 63>;
149*4882a593Smuzhiyun		interrupt-map = <0 0  0 &gic GIC_SPI  0 IRQ_TYPE_LEVEL_HIGH>,
150*4882a593Smuzhiyun				<0 0  1 &gic GIC_SPI  1 IRQ_TYPE_LEVEL_HIGH>,
151*4882a593Smuzhiyun				<0 0  2 &gic GIC_SPI  2 IRQ_TYPE_LEVEL_HIGH>,
152*4882a593Smuzhiyun				<0 0  3 &gic GIC_SPI  3 IRQ_TYPE_LEVEL_HIGH>,
153*4882a593Smuzhiyun				<0 0  4 &gic GIC_SPI  4 IRQ_TYPE_LEVEL_HIGH>,
154*4882a593Smuzhiyun				<0 0  5 &gic GIC_SPI  5 IRQ_TYPE_LEVEL_HIGH>,
155*4882a593Smuzhiyun				<0 0  6 &gic GIC_SPI  6 IRQ_TYPE_LEVEL_HIGH>,
156*4882a593Smuzhiyun				<0 0  7 &gic GIC_SPI  7 IRQ_TYPE_LEVEL_HIGH>,
157*4882a593Smuzhiyun				<0 0  8 &gic GIC_SPI  8 IRQ_TYPE_LEVEL_HIGH>,
158*4882a593Smuzhiyun				<0 0  9 &gic GIC_SPI  9 IRQ_TYPE_LEVEL_HIGH>,
159*4882a593Smuzhiyun				<0 0 10 &gic GIC_SPI 10 IRQ_TYPE_LEVEL_HIGH>,
160*4882a593Smuzhiyun				<0 0 11 &gic GIC_SPI 11 IRQ_TYPE_LEVEL_HIGH>,
161*4882a593Smuzhiyun				<0 0 12 &gic GIC_SPI 12 IRQ_TYPE_LEVEL_HIGH>,
162*4882a593Smuzhiyun				<0 0 13 &gic GIC_SPI 13 IRQ_TYPE_LEVEL_HIGH>,
163*4882a593Smuzhiyun				<0 0 14 &gic GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>,
164*4882a593Smuzhiyun				<0 0 15 &gic GIC_SPI 15 IRQ_TYPE_LEVEL_HIGH>,
165*4882a593Smuzhiyun				<0 0 16 &gic GIC_SPI 16 IRQ_TYPE_LEVEL_HIGH>,
166*4882a593Smuzhiyun				<0 0 17 &gic GIC_SPI 17 IRQ_TYPE_LEVEL_HIGH>,
167*4882a593Smuzhiyun				<0 0 18 &gic GIC_SPI 18 IRQ_TYPE_LEVEL_HIGH>,
168*4882a593Smuzhiyun				<0 0 19 &gic GIC_SPI 19 IRQ_TYPE_LEVEL_HIGH>,
169*4882a593Smuzhiyun				<0 0 20 &gic GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH>,
170*4882a593Smuzhiyun				<0 0 21 &gic GIC_SPI 21 IRQ_TYPE_LEVEL_HIGH>,
171*4882a593Smuzhiyun				<0 0 22 &gic GIC_SPI 22 IRQ_TYPE_LEVEL_HIGH>,
172*4882a593Smuzhiyun				<0 0 23 &gic GIC_SPI 23 IRQ_TYPE_LEVEL_HIGH>,
173*4882a593Smuzhiyun				<0 0 24 &gic GIC_SPI 24 IRQ_TYPE_LEVEL_HIGH>,
174*4882a593Smuzhiyun				<0 0 25 &gic GIC_SPI 25 IRQ_TYPE_LEVEL_HIGH>,
175*4882a593Smuzhiyun				<0 0 26 &gic GIC_SPI 26 IRQ_TYPE_LEVEL_HIGH>,
176*4882a593Smuzhiyun				<0 0 27 &gic GIC_SPI 27 IRQ_TYPE_LEVEL_HIGH>,
177*4882a593Smuzhiyun				<0 0 28 &gic GIC_SPI 28 IRQ_TYPE_LEVEL_HIGH>,
178*4882a593Smuzhiyun				<0 0 29 &gic GIC_SPI 29 IRQ_TYPE_LEVEL_HIGH>,
179*4882a593Smuzhiyun				<0 0 30 &gic GIC_SPI 30 IRQ_TYPE_LEVEL_HIGH>,
180*4882a593Smuzhiyun				<0 0 31 &gic GIC_SPI 31 IRQ_TYPE_LEVEL_HIGH>,
181*4882a593Smuzhiyun				<0 0 32 &gic GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>,
182*4882a593Smuzhiyun				<0 0 33 &gic GIC_SPI 33 IRQ_TYPE_LEVEL_HIGH>,
183*4882a593Smuzhiyun				<0 0 34 &gic GIC_SPI 34 IRQ_TYPE_LEVEL_HIGH>,
184*4882a593Smuzhiyun				<0 0 35 &gic GIC_SPI 35 IRQ_TYPE_LEVEL_HIGH>,
185*4882a593Smuzhiyun				<0 0 36 &gic GIC_SPI 36 IRQ_TYPE_LEVEL_HIGH>,
186*4882a593Smuzhiyun				<0 0 37 &gic GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>,
187*4882a593Smuzhiyun				<0 0 38 &gic GIC_SPI 38 IRQ_TYPE_LEVEL_HIGH>,
188*4882a593Smuzhiyun				<0 0 39 &gic GIC_SPI 39 IRQ_TYPE_LEVEL_HIGH>,
189*4882a593Smuzhiyun				<0 0 40 &gic GIC_SPI 40 IRQ_TYPE_LEVEL_HIGH>,
190*4882a593Smuzhiyun				<0 0 41 &gic GIC_SPI 41 IRQ_TYPE_LEVEL_HIGH>,
191*4882a593Smuzhiyun				<0 0 42 &gic GIC_SPI 42 IRQ_TYPE_LEVEL_HIGH>;
192*4882a593Smuzhiyun	};
193*4882a593Smuzhiyun};
194