1*4882a593Smuzhiyun/* 2*4882a593Smuzhiyun * ARM Juno Platform motherboard peripherals 3*4882a593Smuzhiyun * 4*4882a593Smuzhiyun * Copyright (c) 2013-2014 ARM Ltd 5*4882a593Smuzhiyun * 6*4882a593Smuzhiyun * This file is licensed under a dual GPLv2 or BSD license. 7*4882a593Smuzhiyun * 8*4882a593Smuzhiyun */ 9*4882a593Smuzhiyun 10*4882a593Smuzhiyun/ { 11*4882a593Smuzhiyun mb_clk24mhz: clk24mhz { 12*4882a593Smuzhiyun compatible = "fixed-clock"; 13*4882a593Smuzhiyun #clock-cells = <0>; 14*4882a593Smuzhiyun clock-frequency = <24000000>; 15*4882a593Smuzhiyun clock-output-names = "juno_mb:clk24mhz"; 16*4882a593Smuzhiyun }; 17*4882a593Smuzhiyun 18*4882a593Smuzhiyun mb_clk25mhz: clk25mhz { 19*4882a593Smuzhiyun compatible = "fixed-clock"; 20*4882a593Smuzhiyun #clock-cells = <0>; 21*4882a593Smuzhiyun clock-frequency = <25000000>; 22*4882a593Smuzhiyun clock-output-names = "juno_mb:clk25mhz"; 23*4882a593Smuzhiyun }; 24*4882a593Smuzhiyun 25*4882a593Smuzhiyun v2m_refclk1mhz: refclk1mhz { 26*4882a593Smuzhiyun compatible = "fixed-clock"; 27*4882a593Smuzhiyun #clock-cells = <0>; 28*4882a593Smuzhiyun clock-frequency = <1000000>; 29*4882a593Smuzhiyun clock-output-names = "juno_mb:refclk1mhz"; 30*4882a593Smuzhiyun }; 31*4882a593Smuzhiyun 32*4882a593Smuzhiyun v2m_refclk32khz: refclk32khz { 33*4882a593Smuzhiyun compatible = "fixed-clock"; 34*4882a593Smuzhiyun #clock-cells = <0>; 35*4882a593Smuzhiyun clock-frequency = <32768>; 36*4882a593Smuzhiyun clock-output-names = "juno_mb:refclk32khz"; 37*4882a593Smuzhiyun }; 38*4882a593Smuzhiyun 39*4882a593Smuzhiyun mb_fixed_3v3: mcc-sb-3v3 { 40*4882a593Smuzhiyun compatible = "regulator-fixed"; 41*4882a593Smuzhiyun regulator-name = "MCC_SB_3V3"; 42*4882a593Smuzhiyun regulator-min-microvolt = <3300000>; 43*4882a593Smuzhiyun regulator-max-microvolt = <3300000>; 44*4882a593Smuzhiyun regulator-always-on; 45*4882a593Smuzhiyun }; 46*4882a593Smuzhiyun 47*4882a593Smuzhiyun gpio-keys { 48*4882a593Smuzhiyun compatible = "gpio-keys"; 49*4882a593Smuzhiyun 50*4882a593Smuzhiyun power-button { 51*4882a593Smuzhiyun debounce-interval = <50>; 52*4882a593Smuzhiyun wakeup-source; 53*4882a593Smuzhiyun linux,code = <116>; 54*4882a593Smuzhiyun label = "POWER"; 55*4882a593Smuzhiyun gpios = <&iofpga_gpio0 0 0x4>; 56*4882a593Smuzhiyun }; 57*4882a593Smuzhiyun home-button { 58*4882a593Smuzhiyun debounce-interval = <50>; 59*4882a593Smuzhiyun wakeup-source; 60*4882a593Smuzhiyun linux,code = <102>; 61*4882a593Smuzhiyun label = "HOME"; 62*4882a593Smuzhiyun gpios = <&iofpga_gpio0 1 0x4>; 63*4882a593Smuzhiyun }; 64*4882a593Smuzhiyun rlock-button { 65*4882a593Smuzhiyun debounce-interval = <50>; 66*4882a593Smuzhiyun wakeup-source; 67*4882a593Smuzhiyun linux,code = <152>; 68*4882a593Smuzhiyun label = "RLOCK"; 69*4882a593Smuzhiyun gpios = <&iofpga_gpio0 2 0x4>; 70*4882a593Smuzhiyun }; 71*4882a593Smuzhiyun vol-up-button { 72*4882a593Smuzhiyun debounce-interval = <50>; 73*4882a593Smuzhiyun wakeup-source; 74*4882a593Smuzhiyun linux,code = <115>; 75*4882a593Smuzhiyun label = "VOL+"; 76*4882a593Smuzhiyun gpios = <&iofpga_gpio0 3 0x4>; 77*4882a593Smuzhiyun }; 78*4882a593Smuzhiyun vol-down-button { 79*4882a593Smuzhiyun debounce-interval = <50>; 80*4882a593Smuzhiyun wakeup-source; 81*4882a593Smuzhiyun linux,code = <114>; 82*4882a593Smuzhiyun label = "VOL-"; 83*4882a593Smuzhiyun gpios = <&iofpga_gpio0 4 0x4>; 84*4882a593Smuzhiyun }; 85*4882a593Smuzhiyun nmi-button { 86*4882a593Smuzhiyun debounce-interval = <50>; 87*4882a593Smuzhiyun wakeup-source; 88*4882a593Smuzhiyun linux,code = <99>; 89*4882a593Smuzhiyun label = "NMI"; 90*4882a593Smuzhiyun gpios = <&iofpga_gpio0 5 0x4>; 91*4882a593Smuzhiyun }; 92*4882a593Smuzhiyun }; 93*4882a593Smuzhiyun 94*4882a593Smuzhiyun bus@8000000 { 95*4882a593Smuzhiyun motherboard-bus { 96*4882a593Smuzhiyun compatible = "arm,vexpress,v2p-p1", "simple-bus"; 97*4882a593Smuzhiyun #address-cells = <2>; /* SMB chipselect number and offset */ 98*4882a593Smuzhiyun #size-cells = <1>; 99*4882a593Smuzhiyun #interrupt-cells = <1>; 100*4882a593Smuzhiyun ranges; 101*4882a593Smuzhiyun model = "V2M-Juno"; 102*4882a593Smuzhiyun arm,hbi = <0x252>; 103*4882a593Smuzhiyun arm,vexpress,site = <0>; 104*4882a593Smuzhiyun arm,v2m-memory-map = "rs1"; 105*4882a593Smuzhiyun 106*4882a593Smuzhiyun flash@0 { 107*4882a593Smuzhiyun /* 2 * 32MiB NOR Flash memory mounted on CS0 */ 108*4882a593Smuzhiyun compatible = "arm,vexpress-flash", "cfi-flash"; 109*4882a593Smuzhiyun reg = <0 0x00000000 0x04000000>; 110*4882a593Smuzhiyun bank-width = <4>; 111*4882a593Smuzhiyun /* 112*4882a593Smuzhiyun * Unfortunately, accessing the flash disturbs 113*4882a593Smuzhiyun * the CPU idle states (suspend) and CPU 114*4882a593Smuzhiyun * hotplug of the platform. For this reason, 115*4882a593Smuzhiyun * flash hardware access is disabled by default. 116*4882a593Smuzhiyun */ 117*4882a593Smuzhiyun status = "disabled"; 118*4882a593Smuzhiyun partitions { 119*4882a593Smuzhiyun compatible = "arm,arm-firmware-suite"; 120*4882a593Smuzhiyun }; 121*4882a593Smuzhiyun }; 122*4882a593Smuzhiyun 123*4882a593Smuzhiyun ethernet@200000000 { 124*4882a593Smuzhiyun compatible = "smsc,lan9118", "smsc,lan9115"; 125*4882a593Smuzhiyun reg = <2 0x00000000 0x10000>; 126*4882a593Smuzhiyun interrupts = <3>; 127*4882a593Smuzhiyun phy-mode = "mii"; 128*4882a593Smuzhiyun reg-io-width = <4>; 129*4882a593Smuzhiyun smsc,irq-active-high; 130*4882a593Smuzhiyun smsc,irq-push-pull; 131*4882a593Smuzhiyun clocks = <&mb_clk25mhz>; 132*4882a593Smuzhiyun vdd33a-supply = <&mb_fixed_3v3>; 133*4882a593Smuzhiyun vddvario-supply = <&mb_fixed_3v3>; 134*4882a593Smuzhiyun }; 135*4882a593Smuzhiyun 136*4882a593Smuzhiyun iofpga-bus@300000000 { 137*4882a593Smuzhiyun compatible = "simple-bus"; 138*4882a593Smuzhiyun #address-cells = <1>; 139*4882a593Smuzhiyun #size-cells = <1>; 140*4882a593Smuzhiyun ranges = <0 3 0 0x200000>; 141*4882a593Smuzhiyun 142*4882a593Smuzhiyun v2m_sysctl: sysctl@20000 { 143*4882a593Smuzhiyun compatible = "arm,sp810", "arm,primecell"; 144*4882a593Smuzhiyun reg = <0x020000 0x1000>; 145*4882a593Smuzhiyun clocks = <&v2m_refclk32khz>, <&v2m_refclk1mhz>, <&mb_clk24mhz>; 146*4882a593Smuzhiyun clock-names = "refclk", "timclk", "apb_pclk"; 147*4882a593Smuzhiyun #clock-cells = <1>; 148*4882a593Smuzhiyun clock-output-names = "timerclken0", "timerclken1", "timerclken2", "timerclken3"; 149*4882a593Smuzhiyun assigned-clocks = <&v2m_sysctl 0>, <&v2m_sysctl 1>, <&v2m_sysctl 3>, <&v2m_sysctl 3>; 150*4882a593Smuzhiyun assigned-clock-parents = <&v2m_refclk1mhz>, <&v2m_refclk1mhz>, <&v2m_refclk1mhz>, <&v2m_refclk1mhz>; 151*4882a593Smuzhiyun }; 152*4882a593Smuzhiyun 153*4882a593Smuzhiyun apbregs@10000 { 154*4882a593Smuzhiyun compatible = "syscon", "simple-mfd"; 155*4882a593Smuzhiyun reg = <0x010000 0x1000>; 156*4882a593Smuzhiyun 157*4882a593Smuzhiyun led0 { 158*4882a593Smuzhiyun compatible = "register-bit-led"; 159*4882a593Smuzhiyun offset = <0x08>; 160*4882a593Smuzhiyun mask = <0x01>; 161*4882a593Smuzhiyun label = "vexpress:0"; 162*4882a593Smuzhiyun linux,default-trigger = "heartbeat"; 163*4882a593Smuzhiyun default-state = "on"; 164*4882a593Smuzhiyun }; 165*4882a593Smuzhiyun led1 { 166*4882a593Smuzhiyun compatible = "register-bit-led"; 167*4882a593Smuzhiyun offset = <0x08>; 168*4882a593Smuzhiyun mask = <0x02>; 169*4882a593Smuzhiyun label = "vexpress:1"; 170*4882a593Smuzhiyun linux,default-trigger = "mmc0"; 171*4882a593Smuzhiyun default-state = "off"; 172*4882a593Smuzhiyun }; 173*4882a593Smuzhiyun led2 { 174*4882a593Smuzhiyun compatible = "register-bit-led"; 175*4882a593Smuzhiyun offset = <0x08>; 176*4882a593Smuzhiyun mask = <0x04>; 177*4882a593Smuzhiyun label = "vexpress:2"; 178*4882a593Smuzhiyun linux,default-trigger = "cpu0"; 179*4882a593Smuzhiyun default-state = "off"; 180*4882a593Smuzhiyun }; 181*4882a593Smuzhiyun led3 { 182*4882a593Smuzhiyun compatible = "register-bit-led"; 183*4882a593Smuzhiyun offset = <0x08>; 184*4882a593Smuzhiyun mask = <0x08>; 185*4882a593Smuzhiyun label = "vexpress:3"; 186*4882a593Smuzhiyun linux,default-trigger = "cpu1"; 187*4882a593Smuzhiyun default-state = "off"; 188*4882a593Smuzhiyun }; 189*4882a593Smuzhiyun led4 { 190*4882a593Smuzhiyun compatible = "register-bit-led"; 191*4882a593Smuzhiyun offset = <0x08>; 192*4882a593Smuzhiyun mask = <0x10>; 193*4882a593Smuzhiyun label = "vexpress:4"; 194*4882a593Smuzhiyun linux,default-trigger = "cpu2"; 195*4882a593Smuzhiyun default-state = "off"; 196*4882a593Smuzhiyun }; 197*4882a593Smuzhiyun led5 { 198*4882a593Smuzhiyun compatible = "register-bit-led"; 199*4882a593Smuzhiyun offset = <0x08>; 200*4882a593Smuzhiyun mask = <0x20>; 201*4882a593Smuzhiyun label = "vexpress:5"; 202*4882a593Smuzhiyun linux,default-trigger = "cpu3"; 203*4882a593Smuzhiyun default-state = "off"; 204*4882a593Smuzhiyun }; 205*4882a593Smuzhiyun led6 { 206*4882a593Smuzhiyun compatible = "register-bit-led"; 207*4882a593Smuzhiyun offset = <0x08>; 208*4882a593Smuzhiyun mask = <0x40>; 209*4882a593Smuzhiyun label = "vexpress:6"; 210*4882a593Smuzhiyun default-state = "off"; 211*4882a593Smuzhiyun }; 212*4882a593Smuzhiyun led7 { 213*4882a593Smuzhiyun compatible = "register-bit-led"; 214*4882a593Smuzhiyun offset = <0x08>; 215*4882a593Smuzhiyun mask = <0x80>; 216*4882a593Smuzhiyun label = "vexpress:7"; 217*4882a593Smuzhiyun default-state = "off"; 218*4882a593Smuzhiyun }; 219*4882a593Smuzhiyun }; 220*4882a593Smuzhiyun 221*4882a593Smuzhiyun mmci@50000 { 222*4882a593Smuzhiyun compatible = "arm,pl180", "arm,primecell"; 223*4882a593Smuzhiyun reg = <0x050000 0x1000>; 224*4882a593Smuzhiyun interrupts = <5>; 225*4882a593Smuzhiyun /* cd-gpios = <&v2m_mmc_gpios 0 0>; 226*4882a593Smuzhiyun wp-gpios = <&v2m_mmc_gpios 1 0>; */ 227*4882a593Smuzhiyun max-frequency = <12000000>; 228*4882a593Smuzhiyun vmmc-supply = <&mb_fixed_3v3>; 229*4882a593Smuzhiyun clocks = <&mb_clk24mhz>, <&soc_smc50mhz>; 230*4882a593Smuzhiyun clock-names = "mclk", "apb_pclk"; 231*4882a593Smuzhiyun }; 232*4882a593Smuzhiyun 233*4882a593Smuzhiyun kmi@60000 { 234*4882a593Smuzhiyun compatible = "arm,pl050", "arm,primecell"; 235*4882a593Smuzhiyun reg = <0x060000 0x1000>; 236*4882a593Smuzhiyun interrupts = <8>; 237*4882a593Smuzhiyun clocks = <&mb_clk24mhz>, <&soc_smc50mhz>; 238*4882a593Smuzhiyun clock-names = "KMIREFCLK", "apb_pclk"; 239*4882a593Smuzhiyun }; 240*4882a593Smuzhiyun 241*4882a593Smuzhiyun kmi@70000 { 242*4882a593Smuzhiyun compatible = "arm,pl050", "arm,primecell"; 243*4882a593Smuzhiyun reg = <0x070000 0x1000>; 244*4882a593Smuzhiyun interrupts = <8>; 245*4882a593Smuzhiyun clocks = <&mb_clk24mhz>, <&soc_smc50mhz>; 246*4882a593Smuzhiyun clock-names = "KMIREFCLK", "apb_pclk"; 247*4882a593Smuzhiyun }; 248*4882a593Smuzhiyun 249*4882a593Smuzhiyun wdt@f0000 { 250*4882a593Smuzhiyun compatible = "arm,sp805", "arm,primecell"; 251*4882a593Smuzhiyun reg = <0x0f0000 0x10000>; 252*4882a593Smuzhiyun interrupts = <7>; 253*4882a593Smuzhiyun clocks = <&mb_clk24mhz>, <&soc_smc50mhz>; 254*4882a593Smuzhiyun clock-names = "wdog_clk", "apb_pclk"; 255*4882a593Smuzhiyun }; 256*4882a593Smuzhiyun 257*4882a593Smuzhiyun v2m_timer01: timer@110000 { 258*4882a593Smuzhiyun compatible = "arm,sp804", "arm,primecell"; 259*4882a593Smuzhiyun reg = <0x110000 0x10000>; 260*4882a593Smuzhiyun interrupts = <9>; 261*4882a593Smuzhiyun clocks = <&v2m_sysctl 0>, <&v2m_sysctl 1>, <&mb_clk24mhz>; 262*4882a593Smuzhiyun clock-names = "timclken1", "timclken2", "apb_pclk"; 263*4882a593Smuzhiyun }; 264*4882a593Smuzhiyun 265*4882a593Smuzhiyun v2m_timer23: timer@120000 { 266*4882a593Smuzhiyun compatible = "arm,sp804", "arm,primecell"; 267*4882a593Smuzhiyun reg = <0x120000 0x10000>; 268*4882a593Smuzhiyun interrupts = <9>; 269*4882a593Smuzhiyun clocks = <&v2m_sysctl 2>, <&v2m_sysctl 3>, <&mb_clk24mhz>; 270*4882a593Smuzhiyun clock-names = "timclken1", "timclken2", "apb_pclk"; 271*4882a593Smuzhiyun }; 272*4882a593Smuzhiyun 273*4882a593Smuzhiyun rtc@170000 { 274*4882a593Smuzhiyun compatible = "arm,pl031", "arm,primecell"; 275*4882a593Smuzhiyun reg = <0x170000 0x10000>; 276*4882a593Smuzhiyun interrupts = <0>; 277*4882a593Smuzhiyun clocks = <&soc_smc50mhz>; 278*4882a593Smuzhiyun clock-names = "apb_pclk"; 279*4882a593Smuzhiyun }; 280*4882a593Smuzhiyun 281*4882a593Smuzhiyun iofpga_gpio0: gpio@1d0000 { 282*4882a593Smuzhiyun compatible = "arm,pl061", "arm,primecell"; 283*4882a593Smuzhiyun reg = <0x1d0000 0x1000>; 284*4882a593Smuzhiyun interrupts = <6>; 285*4882a593Smuzhiyun clocks = <&soc_smc50mhz>; 286*4882a593Smuzhiyun clock-names = "apb_pclk"; 287*4882a593Smuzhiyun gpio-controller; 288*4882a593Smuzhiyun #gpio-cells = <2>; 289*4882a593Smuzhiyun interrupt-controller; 290*4882a593Smuzhiyun #interrupt-cells = <2>; 291*4882a593Smuzhiyun }; 292*4882a593Smuzhiyun }; 293*4882a593Smuzhiyun }; 294*4882a593Smuzhiyun }; 295*4882a593Smuzhiyun}; 296