1*4882a593Smuzhiyun// SPDX-License-Identifier: GPL-2.0 2*4882a593Smuzhiyun/* 3*4882a593Smuzhiyun * ARM Ltd. Fast Models 4*4882a593Smuzhiyun * 5*4882a593Smuzhiyun * Architecture Envelope Model (AEM) ARMv8-A 6*4882a593Smuzhiyun * ARMAEMv8AMPCT 7*4882a593Smuzhiyun * 8*4882a593Smuzhiyun * FVP Base RevC 9*4882a593Smuzhiyun */ 10*4882a593Smuzhiyun 11*4882a593Smuzhiyun/dts-v1/; 12*4882a593Smuzhiyun 13*4882a593Smuzhiyun#include <dt-bindings/interrupt-controller/arm-gic.h> 14*4882a593Smuzhiyun 15*4882a593Smuzhiyun/memreserve/ 0x80000000 0x00010000; 16*4882a593Smuzhiyun 17*4882a593Smuzhiyun#include "rtsm_ve-motherboard.dtsi" 18*4882a593Smuzhiyun#include "rtsm_ve-motherboard-rs2.dtsi" 19*4882a593Smuzhiyun 20*4882a593Smuzhiyun/ { 21*4882a593Smuzhiyun model = "FVP Base RevC"; 22*4882a593Smuzhiyun compatible = "arm,fvp-base-revc", "arm,vexpress"; 23*4882a593Smuzhiyun interrupt-parent = <&gic>; 24*4882a593Smuzhiyun #address-cells = <2>; 25*4882a593Smuzhiyun #size-cells = <2>; 26*4882a593Smuzhiyun 27*4882a593Smuzhiyun chosen { }; 28*4882a593Smuzhiyun 29*4882a593Smuzhiyun aliases { 30*4882a593Smuzhiyun serial0 = &v2m_serial0; 31*4882a593Smuzhiyun serial1 = &v2m_serial1; 32*4882a593Smuzhiyun serial2 = &v2m_serial2; 33*4882a593Smuzhiyun serial3 = &v2m_serial3; 34*4882a593Smuzhiyun }; 35*4882a593Smuzhiyun 36*4882a593Smuzhiyun psci { 37*4882a593Smuzhiyun compatible = "arm,psci-0.2"; 38*4882a593Smuzhiyun method = "smc"; 39*4882a593Smuzhiyun }; 40*4882a593Smuzhiyun 41*4882a593Smuzhiyun cpus { 42*4882a593Smuzhiyun #address-cells = <2>; 43*4882a593Smuzhiyun #size-cells = <0>; 44*4882a593Smuzhiyun 45*4882a593Smuzhiyun cpu0: cpu@0 { 46*4882a593Smuzhiyun device_type = "cpu"; 47*4882a593Smuzhiyun compatible = "arm,armv8"; 48*4882a593Smuzhiyun reg = <0x0 0x000>; 49*4882a593Smuzhiyun enable-method = "psci"; 50*4882a593Smuzhiyun }; 51*4882a593Smuzhiyun cpu1: cpu@100 { 52*4882a593Smuzhiyun device_type = "cpu"; 53*4882a593Smuzhiyun compatible = "arm,armv8"; 54*4882a593Smuzhiyun reg = <0x0 0x100>; 55*4882a593Smuzhiyun enable-method = "psci"; 56*4882a593Smuzhiyun }; 57*4882a593Smuzhiyun cpu2: cpu@200 { 58*4882a593Smuzhiyun device_type = "cpu"; 59*4882a593Smuzhiyun compatible = "arm,armv8"; 60*4882a593Smuzhiyun reg = <0x0 0x200>; 61*4882a593Smuzhiyun enable-method = "psci"; 62*4882a593Smuzhiyun }; 63*4882a593Smuzhiyun cpu3: cpu@300 { 64*4882a593Smuzhiyun device_type = "cpu"; 65*4882a593Smuzhiyun compatible = "arm,armv8"; 66*4882a593Smuzhiyun reg = <0x0 0x300>; 67*4882a593Smuzhiyun enable-method = "psci"; 68*4882a593Smuzhiyun }; 69*4882a593Smuzhiyun cpu4: cpu@10000 { 70*4882a593Smuzhiyun device_type = "cpu"; 71*4882a593Smuzhiyun compatible = "arm,armv8"; 72*4882a593Smuzhiyun reg = <0x0 0x10000>; 73*4882a593Smuzhiyun enable-method = "psci"; 74*4882a593Smuzhiyun }; 75*4882a593Smuzhiyun cpu5: cpu@10100 { 76*4882a593Smuzhiyun device_type = "cpu"; 77*4882a593Smuzhiyun compatible = "arm,armv8"; 78*4882a593Smuzhiyun reg = <0x0 0x10100>; 79*4882a593Smuzhiyun enable-method = "psci"; 80*4882a593Smuzhiyun }; 81*4882a593Smuzhiyun cpu6: cpu@10200 { 82*4882a593Smuzhiyun device_type = "cpu"; 83*4882a593Smuzhiyun compatible = "arm,armv8"; 84*4882a593Smuzhiyun reg = <0x0 0x10200>; 85*4882a593Smuzhiyun enable-method = "psci"; 86*4882a593Smuzhiyun }; 87*4882a593Smuzhiyun cpu7: cpu@10300 { 88*4882a593Smuzhiyun device_type = "cpu"; 89*4882a593Smuzhiyun compatible = "arm,armv8"; 90*4882a593Smuzhiyun reg = <0x0 0x10300>; 91*4882a593Smuzhiyun enable-method = "psci"; 92*4882a593Smuzhiyun }; 93*4882a593Smuzhiyun }; 94*4882a593Smuzhiyun 95*4882a593Smuzhiyun memory@80000000 { 96*4882a593Smuzhiyun device_type = "memory"; 97*4882a593Smuzhiyun reg = <0x00000000 0x80000000 0 0x80000000>, 98*4882a593Smuzhiyun <0x00000008 0x80000000 0 0x80000000>; 99*4882a593Smuzhiyun }; 100*4882a593Smuzhiyun 101*4882a593Smuzhiyun reserved-memory { 102*4882a593Smuzhiyun #address-cells = <2>; 103*4882a593Smuzhiyun #size-cells = <2>; 104*4882a593Smuzhiyun ranges; 105*4882a593Smuzhiyun 106*4882a593Smuzhiyun /* Chipselect 2,00000000 is physically at 0x18000000 */ 107*4882a593Smuzhiyun vram: vram@18000000 { 108*4882a593Smuzhiyun /* 8 MB of designated video RAM */ 109*4882a593Smuzhiyun compatible = "shared-dma-pool"; 110*4882a593Smuzhiyun reg = <0x00000000 0x18000000 0 0x00800000>; 111*4882a593Smuzhiyun no-map; 112*4882a593Smuzhiyun }; 113*4882a593Smuzhiyun }; 114*4882a593Smuzhiyun 115*4882a593Smuzhiyun gic: interrupt-controller@2f000000 { 116*4882a593Smuzhiyun compatible = "arm,gic-v3"; 117*4882a593Smuzhiyun #interrupt-cells = <3>; 118*4882a593Smuzhiyun #address-cells = <2>; 119*4882a593Smuzhiyun #size-cells = <2>; 120*4882a593Smuzhiyun ranges; 121*4882a593Smuzhiyun interrupt-controller; 122*4882a593Smuzhiyun reg = <0x0 0x2f000000 0 0x10000>, // GICD 123*4882a593Smuzhiyun <0x0 0x2f100000 0 0x200000>, // GICR 124*4882a593Smuzhiyun <0x0 0x2c000000 0 0x2000>, // GICC 125*4882a593Smuzhiyun <0x0 0x2c010000 0 0x2000>, // GICH 126*4882a593Smuzhiyun <0x0 0x2c02f000 0 0x2000>; // GICV 127*4882a593Smuzhiyun interrupts = <GIC_PPI 9 IRQ_TYPE_LEVEL_HIGH>; 128*4882a593Smuzhiyun 129*4882a593Smuzhiyun its: msi-controller@2f020000 { 130*4882a593Smuzhiyun #msi-cells = <1>; 131*4882a593Smuzhiyun compatible = "arm,gic-v3-its"; 132*4882a593Smuzhiyun reg = <0x0 0x2f020000 0x0 0x20000>; // GITS 133*4882a593Smuzhiyun msi-controller; 134*4882a593Smuzhiyun }; 135*4882a593Smuzhiyun }; 136*4882a593Smuzhiyun 137*4882a593Smuzhiyun timer { 138*4882a593Smuzhiyun compatible = "arm,armv8-timer"; 139*4882a593Smuzhiyun interrupts = <GIC_PPI 13 IRQ_TYPE_LEVEL_LOW>, 140*4882a593Smuzhiyun <GIC_PPI 14 IRQ_TYPE_LEVEL_LOW>, 141*4882a593Smuzhiyun <GIC_PPI 11 IRQ_TYPE_LEVEL_LOW>, 142*4882a593Smuzhiyun <GIC_PPI 10 IRQ_TYPE_LEVEL_LOW>; 143*4882a593Smuzhiyun }; 144*4882a593Smuzhiyun 145*4882a593Smuzhiyun pmu { 146*4882a593Smuzhiyun compatible = "arm,armv8-pmuv3"; 147*4882a593Smuzhiyun interrupts = <GIC_PPI 7 IRQ_TYPE_LEVEL_HIGH>; 148*4882a593Smuzhiyun }; 149*4882a593Smuzhiyun 150*4882a593Smuzhiyun spe-pmu { 151*4882a593Smuzhiyun compatible = "arm,statistical-profiling-extension-v1"; 152*4882a593Smuzhiyun interrupts = <GIC_PPI 5 IRQ_TYPE_LEVEL_HIGH>; 153*4882a593Smuzhiyun }; 154*4882a593Smuzhiyun 155*4882a593Smuzhiyun pci: pci@40000000 { 156*4882a593Smuzhiyun #address-cells = <0x3>; 157*4882a593Smuzhiyun #size-cells = <0x2>; 158*4882a593Smuzhiyun #interrupt-cells = <0x1>; 159*4882a593Smuzhiyun compatible = "pci-host-ecam-generic"; 160*4882a593Smuzhiyun device_type = "pci"; 161*4882a593Smuzhiyun bus-range = <0x0 0x1>; 162*4882a593Smuzhiyun reg = <0x0 0x40000000 0x0 0x10000000>; 163*4882a593Smuzhiyun ranges = <0x2000000 0x0 0x50000000 0x0 0x50000000 0x0 0x10000000>; 164*4882a593Smuzhiyun interrupt-map = <0 0 0 1 &gic 0 0 GIC_SPI 168 IRQ_TYPE_LEVEL_HIGH>, 165*4882a593Smuzhiyun <0 0 0 2 &gic 0 0 GIC_SPI 169 IRQ_TYPE_LEVEL_HIGH>, 166*4882a593Smuzhiyun <0 0 0 3 &gic 0 0 GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>, 167*4882a593Smuzhiyun <0 0 0 4 &gic 0 0 GIC_SPI 171 IRQ_TYPE_LEVEL_HIGH>; 168*4882a593Smuzhiyun interrupt-map-mask = <0x0 0x0 0x0 0x7>; 169*4882a593Smuzhiyun msi-map = <0x0 &its 0x0 0x10000>; 170*4882a593Smuzhiyun iommu-map = <0x0 &smmu 0x0 0x10000>; 171*4882a593Smuzhiyun 172*4882a593Smuzhiyun dma-coherent; 173*4882a593Smuzhiyun }; 174*4882a593Smuzhiyun 175*4882a593Smuzhiyun smmu: iommu@2b400000 { 176*4882a593Smuzhiyun compatible = "arm,smmu-v3"; 177*4882a593Smuzhiyun reg = <0x0 0x2b400000 0x0 0x100000>; 178*4882a593Smuzhiyun interrupts = <GIC_SPI 74 IRQ_TYPE_EDGE_RISING>, 179*4882a593Smuzhiyun <GIC_SPI 79 IRQ_TYPE_EDGE_RISING>, 180*4882a593Smuzhiyun <GIC_SPI 75 IRQ_TYPE_EDGE_RISING>, 181*4882a593Smuzhiyun <GIC_SPI 77 IRQ_TYPE_EDGE_RISING>; 182*4882a593Smuzhiyun interrupt-names = "eventq", "gerror", "priq", "cmdq-sync"; 183*4882a593Smuzhiyun dma-coherent; 184*4882a593Smuzhiyun #iommu-cells = <1>; 185*4882a593Smuzhiyun msi-parent = <&its 0x10000>; 186*4882a593Smuzhiyun }; 187*4882a593Smuzhiyun 188*4882a593Smuzhiyun panel { 189*4882a593Smuzhiyun compatible = "arm,rtsm-display", "panel-dpi"; 190*4882a593Smuzhiyun port { 191*4882a593Smuzhiyun panel_in: endpoint { 192*4882a593Smuzhiyun remote-endpoint = <&clcd_pads>; 193*4882a593Smuzhiyun }; 194*4882a593Smuzhiyun }; 195*4882a593Smuzhiyun 196*4882a593Smuzhiyun panel-timing { 197*4882a593Smuzhiyun clock-frequency = <63500127>; 198*4882a593Smuzhiyun hactive = <1024>; 199*4882a593Smuzhiyun hback-porch = <152>; 200*4882a593Smuzhiyun hfront-porch = <48>; 201*4882a593Smuzhiyun hsync-len = <104>; 202*4882a593Smuzhiyun vactive = <768>; 203*4882a593Smuzhiyun vback-porch = <23>; 204*4882a593Smuzhiyun vfront-porch = <3>; 205*4882a593Smuzhiyun vsync-len = <4>; 206*4882a593Smuzhiyun }; 207*4882a593Smuzhiyun }; 208*4882a593Smuzhiyun 209*4882a593Smuzhiyun bus@8000000 { 210*4882a593Smuzhiyun compatible = "simple-bus"; 211*4882a593Smuzhiyun 212*4882a593Smuzhiyun #address-cells = <2>; 213*4882a593Smuzhiyun #size-cells = <1>; 214*4882a593Smuzhiyun ranges = <0 0 0 0x08000000 0x04000000>, 215*4882a593Smuzhiyun <1 0 0 0x14000000 0x04000000>, 216*4882a593Smuzhiyun <2 0 0 0x18000000 0x04000000>, 217*4882a593Smuzhiyun <3 0 0 0x1c000000 0x04000000>, 218*4882a593Smuzhiyun <4 0 0 0x0c000000 0x04000000>, 219*4882a593Smuzhiyun <5 0 0 0x10000000 0x04000000>; 220*4882a593Smuzhiyun 221*4882a593Smuzhiyun #interrupt-cells = <1>; 222*4882a593Smuzhiyun interrupt-map-mask = <0 0 63>; 223*4882a593Smuzhiyun interrupt-map = <0 0 0 &gic 0 0 GIC_SPI 0 IRQ_TYPE_LEVEL_HIGH>, 224*4882a593Smuzhiyun <0 0 1 &gic 0 0 GIC_SPI 1 IRQ_TYPE_LEVEL_HIGH>, 225*4882a593Smuzhiyun <0 0 2 &gic 0 0 GIC_SPI 2 IRQ_TYPE_LEVEL_HIGH>, 226*4882a593Smuzhiyun <0 0 3 &gic 0 0 GIC_SPI 3 IRQ_TYPE_LEVEL_HIGH>, 227*4882a593Smuzhiyun <0 0 4 &gic 0 0 GIC_SPI 4 IRQ_TYPE_LEVEL_HIGH>, 228*4882a593Smuzhiyun <0 0 5 &gic 0 0 GIC_SPI 5 IRQ_TYPE_LEVEL_HIGH>, 229*4882a593Smuzhiyun <0 0 6 &gic 0 0 GIC_SPI 6 IRQ_TYPE_LEVEL_HIGH>, 230*4882a593Smuzhiyun <0 0 7 &gic 0 0 GIC_SPI 7 IRQ_TYPE_LEVEL_HIGH>, 231*4882a593Smuzhiyun <0 0 8 &gic 0 0 GIC_SPI 8 IRQ_TYPE_LEVEL_HIGH>, 232*4882a593Smuzhiyun <0 0 9 &gic 0 0 GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>, 233*4882a593Smuzhiyun <0 0 10 &gic 0 0 GIC_SPI 10 IRQ_TYPE_LEVEL_HIGH>, 234*4882a593Smuzhiyun <0 0 11 &gic 0 0 GIC_SPI 11 IRQ_TYPE_LEVEL_HIGH>, 235*4882a593Smuzhiyun <0 0 12 &gic 0 0 GIC_SPI 12 IRQ_TYPE_LEVEL_HIGH>, 236*4882a593Smuzhiyun <0 0 13 &gic 0 0 GIC_SPI 13 IRQ_TYPE_LEVEL_HIGH>, 237*4882a593Smuzhiyun <0 0 14 &gic 0 0 GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>, 238*4882a593Smuzhiyun <0 0 15 &gic 0 0 GIC_SPI 15 IRQ_TYPE_LEVEL_HIGH>, 239*4882a593Smuzhiyun <0 0 16 &gic 0 0 GIC_SPI 16 IRQ_TYPE_LEVEL_HIGH>, 240*4882a593Smuzhiyun <0 0 17 &gic 0 0 GIC_SPI 17 IRQ_TYPE_LEVEL_HIGH>, 241*4882a593Smuzhiyun <0 0 18 &gic 0 0 GIC_SPI 18 IRQ_TYPE_LEVEL_HIGH>, 242*4882a593Smuzhiyun <0 0 19 &gic 0 0 GIC_SPI 19 IRQ_TYPE_LEVEL_HIGH>, 243*4882a593Smuzhiyun <0 0 20 &gic 0 0 GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH>, 244*4882a593Smuzhiyun <0 0 21 &gic 0 0 GIC_SPI 21 IRQ_TYPE_LEVEL_HIGH>, 245*4882a593Smuzhiyun <0 0 22 &gic 0 0 GIC_SPI 22 IRQ_TYPE_LEVEL_HIGH>, 246*4882a593Smuzhiyun <0 0 23 &gic 0 0 GIC_SPI 23 IRQ_TYPE_LEVEL_HIGH>, 247*4882a593Smuzhiyun <0 0 24 &gic 0 0 GIC_SPI 24 IRQ_TYPE_LEVEL_HIGH>, 248*4882a593Smuzhiyun <0 0 25 &gic 0 0 GIC_SPI 25 IRQ_TYPE_LEVEL_HIGH>, 249*4882a593Smuzhiyun <0 0 26 &gic 0 0 GIC_SPI 26 IRQ_TYPE_LEVEL_HIGH>, 250*4882a593Smuzhiyun <0 0 27 &gic 0 0 GIC_SPI 27 IRQ_TYPE_LEVEL_HIGH>, 251*4882a593Smuzhiyun <0 0 28 &gic 0 0 GIC_SPI 28 IRQ_TYPE_LEVEL_HIGH>, 252*4882a593Smuzhiyun <0 0 29 &gic 0 0 GIC_SPI 29 IRQ_TYPE_LEVEL_HIGH>, 253*4882a593Smuzhiyun <0 0 30 &gic 0 0 GIC_SPI 30 IRQ_TYPE_LEVEL_HIGH>, 254*4882a593Smuzhiyun <0 0 31 &gic 0 0 GIC_SPI 31 IRQ_TYPE_LEVEL_HIGH>, 255*4882a593Smuzhiyun <0 0 32 &gic 0 0 GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>, 256*4882a593Smuzhiyun <0 0 33 &gic 0 0 GIC_SPI 33 IRQ_TYPE_LEVEL_HIGH>, 257*4882a593Smuzhiyun <0 0 34 &gic 0 0 GIC_SPI 34 IRQ_TYPE_LEVEL_HIGH>, 258*4882a593Smuzhiyun <0 0 35 &gic 0 0 GIC_SPI 35 IRQ_TYPE_LEVEL_HIGH>, 259*4882a593Smuzhiyun <0 0 36 &gic 0 0 GIC_SPI 36 IRQ_TYPE_LEVEL_HIGH>, 260*4882a593Smuzhiyun <0 0 37 &gic 0 0 GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>, 261*4882a593Smuzhiyun <0 0 38 &gic 0 0 GIC_SPI 38 IRQ_TYPE_LEVEL_HIGH>, 262*4882a593Smuzhiyun <0 0 39 &gic 0 0 GIC_SPI 39 IRQ_TYPE_LEVEL_HIGH>, 263*4882a593Smuzhiyun <0 0 40 &gic 0 0 GIC_SPI 40 IRQ_TYPE_LEVEL_HIGH>, 264*4882a593Smuzhiyun <0 0 41 &gic 0 0 GIC_SPI 41 IRQ_TYPE_LEVEL_HIGH>, 265*4882a593Smuzhiyun <0 0 42 &gic 0 0 GIC_SPI 42 IRQ_TYPE_LEVEL_HIGH>, 266*4882a593Smuzhiyun <0 0 43 &gic 0 0 GIC_SPI 43 IRQ_TYPE_LEVEL_HIGH>, 267*4882a593Smuzhiyun <0 0 44 &gic 0 0 GIC_SPI 44 IRQ_TYPE_LEVEL_HIGH>; 268*4882a593Smuzhiyun }; 269*4882a593Smuzhiyun}; 270