xref: /OK3568_Linux_fs/kernel/arch/arm64/boot/dts/amlogic/meson-gxl.dtsi (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun// SPDX-License-Identifier: (GPL-2.0+ OR MIT)
2*4882a593Smuzhiyun/*
3*4882a593Smuzhiyun * Copyright (c) 2016 Endless Computers, Inc.
4*4882a593Smuzhiyun * Author: Carlo Caione <carlo@endlessm.com>
5*4882a593Smuzhiyun */
6*4882a593Smuzhiyun
7*4882a593Smuzhiyun#include "meson-gx.dtsi"
8*4882a593Smuzhiyun#include <dt-bindings/clock/gxbb-clkc.h>
9*4882a593Smuzhiyun#include <dt-bindings/clock/gxbb-aoclkc.h>
10*4882a593Smuzhiyun#include <dt-bindings/gpio/meson-gxl-gpio.h>
11*4882a593Smuzhiyun#include <dt-bindings/reset/amlogic,meson-gxbb-reset.h>
12*4882a593Smuzhiyun
13*4882a593Smuzhiyun/ {
14*4882a593Smuzhiyun	compatible = "amlogic,meson-gxl";
15*4882a593Smuzhiyun
16*4882a593Smuzhiyun	soc {
17*4882a593Smuzhiyun		usb: usb@d0078080 {
18*4882a593Smuzhiyun			compatible = "amlogic,meson-gxl-usb-ctrl";
19*4882a593Smuzhiyun			reg = <0x0 0xd0078080 0x0 0x20>;
20*4882a593Smuzhiyun			interrupts = <GIC_SPI 16 IRQ_TYPE_LEVEL_HIGH>;
21*4882a593Smuzhiyun			#address-cells = <2>;
22*4882a593Smuzhiyun			#size-cells = <2>;
23*4882a593Smuzhiyun			ranges;
24*4882a593Smuzhiyun
25*4882a593Smuzhiyun			clocks = <&clkc CLKID_USB>, <&clkc CLKID_USB1_DDR_BRIDGE>;
26*4882a593Smuzhiyun			clock-names = "usb_ctrl", "ddr";
27*4882a593Smuzhiyun			resets = <&reset RESET_USB_OTG>;
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun			dr_mode = "otg";
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun			phys = <&usb2_phy0>, <&usb2_phy1>;
32*4882a593Smuzhiyun			phy-names = "usb2-phy0", "usb2-phy1";
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun			dwc2: usb@c9100000 {
35*4882a593Smuzhiyun				compatible = "amlogic,meson-g12a-usb", "snps,dwc2";
36*4882a593Smuzhiyun				reg = <0x0 0xc9100000 0x0 0x40000>;
37*4882a593Smuzhiyun				interrupts = <GIC_SPI 31 IRQ_TYPE_LEVEL_HIGH>;
38*4882a593Smuzhiyun				clocks = <&clkc CLKID_USB1>;
39*4882a593Smuzhiyun				clock-names = "otg";
40*4882a593Smuzhiyun				phys = <&usb2_phy1>;
41*4882a593Smuzhiyun				dr_mode = "peripheral";
42*4882a593Smuzhiyun				g-rx-fifo-size = <192>;
43*4882a593Smuzhiyun				g-np-tx-fifo-size = <128>;
44*4882a593Smuzhiyun				g-tx-fifo-size = <128 128 16 16 16>;
45*4882a593Smuzhiyun			};
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun			dwc3: usb@c9000000 {
48*4882a593Smuzhiyun				compatible = "snps,dwc3";
49*4882a593Smuzhiyun				reg = <0x0 0xc9000000 0x0 0x100000>;
50*4882a593Smuzhiyun				interrupts = <GIC_SPI 30 IRQ_TYPE_LEVEL_HIGH>;
51*4882a593Smuzhiyun				dr_mode = "host";
52*4882a593Smuzhiyun				maximum-speed = "high-speed";
53*4882a593Smuzhiyun				snps,dis_u2_susphy_quirk;
54*4882a593Smuzhiyun			};
55*4882a593Smuzhiyun		};
56*4882a593Smuzhiyun
57*4882a593Smuzhiyun		acodec: audio-controller@c8832000 {
58*4882a593Smuzhiyun			compatible = "amlogic,t9015";
59*4882a593Smuzhiyun			reg = <0x0 0xc8832000 0x0 0x14>;
60*4882a593Smuzhiyun			#sound-dai-cells = <0>;
61*4882a593Smuzhiyun			sound-name-prefix = "ACODEC";
62*4882a593Smuzhiyun			clocks = <&clkc CLKID_ACODEC>;
63*4882a593Smuzhiyun			clock-names = "pclk";
64*4882a593Smuzhiyun			resets = <&reset RESET_ACODEC>;
65*4882a593Smuzhiyun			status = "disabled";
66*4882a593Smuzhiyun		};
67*4882a593Smuzhiyun
68*4882a593Smuzhiyun		crypto: crypto@c883e000 {
69*4882a593Smuzhiyun			compatible = "amlogic,gxl-crypto";
70*4882a593Smuzhiyun			reg = <0x0 0xc883e000 0x0 0x36>;
71*4882a593Smuzhiyun			interrupts = <GIC_SPI 188 IRQ_TYPE_EDGE_RISING>,
72*4882a593Smuzhiyun				     <GIC_SPI 189 IRQ_TYPE_EDGE_RISING>;
73*4882a593Smuzhiyun			clocks = <&clkc CLKID_BLKMV>;
74*4882a593Smuzhiyun			clock-names = "blkmv";
75*4882a593Smuzhiyun			status = "okay";
76*4882a593Smuzhiyun		};
77*4882a593Smuzhiyun	};
78*4882a593Smuzhiyun};
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun&aiu {
81*4882a593Smuzhiyun	compatible = "amlogic,aiu-gxl", "amlogic,aiu";
82*4882a593Smuzhiyun	clocks = <&clkc CLKID_AIU_GLUE>,
83*4882a593Smuzhiyun		 <&clkc CLKID_I2S_OUT>,
84*4882a593Smuzhiyun		 <&clkc CLKID_AOCLK_GATE>,
85*4882a593Smuzhiyun		 <&clkc CLKID_CTS_AMCLK>,
86*4882a593Smuzhiyun		 <&clkc CLKID_MIXER_IFACE>,
87*4882a593Smuzhiyun		 <&clkc CLKID_IEC958>,
88*4882a593Smuzhiyun		 <&clkc CLKID_IEC958_GATE>,
89*4882a593Smuzhiyun		 <&clkc CLKID_CTS_MCLK_I958>,
90*4882a593Smuzhiyun		 <&clkc CLKID_CTS_I958>;
91*4882a593Smuzhiyun	clock-names = "pclk",
92*4882a593Smuzhiyun		      "i2s_pclk",
93*4882a593Smuzhiyun		      "i2s_aoclk",
94*4882a593Smuzhiyun		      "i2s_mclk",
95*4882a593Smuzhiyun		      "i2s_mixer",
96*4882a593Smuzhiyun		      "spdif_pclk",
97*4882a593Smuzhiyun		      "spdif_aoclk",
98*4882a593Smuzhiyun		      "spdif_mclk",
99*4882a593Smuzhiyun		      "spdif_mclk_sel";
100*4882a593Smuzhiyun	resets = <&reset RESET_AIU>;
101*4882a593Smuzhiyun};
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun&apb {
104*4882a593Smuzhiyun	usb2_phy0: phy@78000 {
105*4882a593Smuzhiyun		compatible = "amlogic,meson-gxl-usb2-phy";
106*4882a593Smuzhiyun		#phy-cells = <0>;
107*4882a593Smuzhiyun		reg = <0x0 0x78000 0x0 0x20>;
108*4882a593Smuzhiyun		clocks = <&clkc CLKID_USB>;
109*4882a593Smuzhiyun		clock-names = "phy";
110*4882a593Smuzhiyun		resets = <&reset RESET_USB_OTG>;
111*4882a593Smuzhiyun		reset-names = "phy";
112*4882a593Smuzhiyun		status = "okay";
113*4882a593Smuzhiyun	};
114*4882a593Smuzhiyun
115*4882a593Smuzhiyun	usb2_phy1: phy@78020 {
116*4882a593Smuzhiyun		compatible = "amlogic,meson-gxl-usb2-phy";
117*4882a593Smuzhiyun		#phy-cells = <0>;
118*4882a593Smuzhiyun		reg = <0x0 0x78020 0x0 0x20>;
119*4882a593Smuzhiyun		clocks = <&clkc CLKID_USB>;
120*4882a593Smuzhiyun		clock-names = "phy";
121*4882a593Smuzhiyun		resets = <&reset RESET_USB_OTG>;
122*4882a593Smuzhiyun		reset-names = "phy";
123*4882a593Smuzhiyun		status = "okay";
124*4882a593Smuzhiyun	};
125*4882a593Smuzhiyun};
126*4882a593Smuzhiyun
127*4882a593Smuzhiyun&efuse {
128*4882a593Smuzhiyun	clocks = <&clkc CLKID_EFUSE>;
129*4882a593Smuzhiyun};
130*4882a593Smuzhiyun
131*4882a593Smuzhiyun&ethmac {
132*4882a593Smuzhiyun	clocks = <&clkc CLKID_ETH>,
133*4882a593Smuzhiyun		 <&clkc CLKID_FCLK_DIV2>,
134*4882a593Smuzhiyun		 <&clkc CLKID_MPLL2>,
135*4882a593Smuzhiyun		 <&clkc CLKID_FCLK_DIV2>;
136*4882a593Smuzhiyun	clock-names = "stmmaceth", "clkin0", "clkin1", "timing-adjustment";
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun	mdio0: mdio {
139*4882a593Smuzhiyun		#address-cells = <1>;
140*4882a593Smuzhiyun		#size-cells = <0>;
141*4882a593Smuzhiyun		compatible = "snps,dwmac-mdio";
142*4882a593Smuzhiyun	};
143*4882a593Smuzhiyun};
144*4882a593Smuzhiyun
145*4882a593Smuzhiyun&aobus {
146*4882a593Smuzhiyun	pinctrl_aobus: pinctrl@14 {
147*4882a593Smuzhiyun		compatible = "amlogic,meson-gxl-aobus-pinctrl";
148*4882a593Smuzhiyun		#address-cells = <2>;
149*4882a593Smuzhiyun		#size-cells = <2>;
150*4882a593Smuzhiyun		ranges;
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun		gpio_ao: bank@14 {
153*4882a593Smuzhiyun			reg = <0x0 0x00014 0x0 0x8>,
154*4882a593Smuzhiyun			      <0x0 0x0002c 0x0 0x4>,
155*4882a593Smuzhiyun			      <0x0 0x00024 0x0 0x8>;
156*4882a593Smuzhiyun			reg-names = "mux", "pull", "gpio";
157*4882a593Smuzhiyun			gpio-controller;
158*4882a593Smuzhiyun			#gpio-cells = <2>;
159*4882a593Smuzhiyun			gpio-ranges = <&pinctrl_aobus 0 0 14>;
160*4882a593Smuzhiyun		};
161*4882a593Smuzhiyun
162*4882a593Smuzhiyun		uart_ao_a_pins: uart_ao_a {
163*4882a593Smuzhiyun			mux {
164*4882a593Smuzhiyun				groups = "uart_tx_ao_a", "uart_rx_ao_a";
165*4882a593Smuzhiyun				function = "uart_ao";
166*4882a593Smuzhiyun				bias-disable;
167*4882a593Smuzhiyun			};
168*4882a593Smuzhiyun		};
169*4882a593Smuzhiyun
170*4882a593Smuzhiyun		uart_ao_a_cts_rts_pins: uart_ao_a_cts_rts {
171*4882a593Smuzhiyun			mux {
172*4882a593Smuzhiyun				groups = "uart_cts_ao_a",
173*4882a593Smuzhiyun				       "uart_rts_ao_a";
174*4882a593Smuzhiyun				function = "uart_ao";
175*4882a593Smuzhiyun				bias-disable;
176*4882a593Smuzhiyun			};
177*4882a593Smuzhiyun		};
178*4882a593Smuzhiyun
179*4882a593Smuzhiyun		uart_ao_b_pins: uart_ao_b {
180*4882a593Smuzhiyun			mux {
181*4882a593Smuzhiyun				groups = "uart_tx_ao_b", "uart_rx_ao_b";
182*4882a593Smuzhiyun				function = "uart_ao_b";
183*4882a593Smuzhiyun				bias-disable;
184*4882a593Smuzhiyun			};
185*4882a593Smuzhiyun		};
186*4882a593Smuzhiyun
187*4882a593Smuzhiyun		uart_ao_b_0_1_pins: uart_ao_b_0_1 {
188*4882a593Smuzhiyun			mux {
189*4882a593Smuzhiyun				groups = "uart_tx_ao_b_0", "uart_rx_ao_b_1";
190*4882a593Smuzhiyun				function = "uart_ao_b";
191*4882a593Smuzhiyun				bias-disable;
192*4882a593Smuzhiyun			};
193*4882a593Smuzhiyun		};
194*4882a593Smuzhiyun
195*4882a593Smuzhiyun		uart_ao_b_cts_rts_pins: uart_ao_b_cts_rts {
196*4882a593Smuzhiyun			mux {
197*4882a593Smuzhiyun				groups = "uart_cts_ao_b",
198*4882a593Smuzhiyun				       "uart_rts_ao_b";
199*4882a593Smuzhiyun				function = "uart_ao_b";
200*4882a593Smuzhiyun				bias-disable;
201*4882a593Smuzhiyun			};
202*4882a593Smuzhiyun		};
203*4882a593Smuzhiyun
204*4882a593Smuzhiyun		remote_input_ao_pins: remote_input_ao {
205*4882a593Smuzhiyun			mux {
206*4882a593Smuzhiyun				groups = "remote_input_ao";
207*4882a593Smuzhiyun				function = "remote_input_ao";
208*4882a593Smuzhiyun				bias-disable;
209*4882a593Smuzhiyun			};
210*4882a593Smuzhiyun		};
211*4882a593Smuzhiyun
212*4882a593Smuzhiyun		i2c_ao_pins: i2c_ao {
213*4882a593Smuzhiyun			mux {
214*4882a593Smuzhiyun				groups = "i2c_sck_ao",
215*4882a593Smuzhiyun				       "i2c_sda_ao";
216*4882a593Smuzhiyun				function = "i2c_ao";
217*4882a593Smuzhiyun				bias-disable;
218*4882a593Smuzhiyun			};
219*4882a593Smuzhiyun		};
220*4882a593Smuzhiyun
221*4882a593Smuzhiyun		pwm_ao_a_3_pins: pwm_ao_a_3 {
222*4882a593Smuzhiyun			mux {
223*4882a593Smuzhiyun				groups = "pwm_ao_a_3";
224*4882a593Smuzhiyun				function = "pwm_ao_a";
225*4882a593Smuzhiyun				bias-disable;
226*4882a593Smuzhiyun			};
227*4882a593Smuzhiyun		};
228*4882a593Smuzhiyun
229*4882a593Smuzhiyun		pwm_ao_a_8_pins: pwm_ao_a_8 {
230*4882a593Smuzhiyun			mux {
231*4882a593Smuzhiyun				groups = "pwm_ao_a_8";
232*4882a593Smuzhiyun				function = "pwm_ao_a";
233*4882a593Smuzhiyun				bias-disable;
234*4882a593Smuzhiyun			};
235*4882a593Smuzhiyun		};
236*4882a593Smuzhiyun
237*4882a593Smuzhiyun		pwm_ao_b_pins: pwm_ao_b {
238*4882a593Smuzhiyun			mux {
239*4882a593Smuzhiyun				groups = "pwm_ao_b";
240*4882a593Smuzhiyun				function = "pwm_ao_b";
241*4882a593Smuzhiyun				bias-disable;
242*4882a593Smuzhiyun			};
243*4882a593Smuzhiyun		};
244*4882a593Smuzhiyun
245*4882a593Smuzhiyun		pwm_ao_b_6_pins: pwm_ao_b_6 {
246*4882a593Smuzhiyun			mux {
247*4882a593Smuzhiyun				groups = "pwm_ao_b_6";
248*4882a593Smuzhiyun				function = "pwm_ao_b";
249*4882a593Smuzhiyun				bias-disable;
250*4882a593Smuzhiyun			};
251*4882a593Smuzhiyun		};
252*4882a593Smuzhiyun
253*4882a593Smuzhiyun		i2s_out_ch23_ao_pins: i2s_out_ch23_ao {
254*4882a593Smuzhiyun			mux {
255*4882a593Smuzhiyun				groups = "i2s_out_ch23_ao";
256*4882a593Smuzhiyun				function = "i2s_out_ao";
257*4882a593Smuzhiyun				bias-disable;
258*4882a593Smuzhiyun			};
259*4882a593Smuzhiyun		};
260*4882a593Smuzhiyun
261*4882a593Smuzhiyun		i2s_out_ch45_ao_pins: i2s_out_ch45_ao {
262*4882a593Smuzhiyun			mux {
263*4882a593Smuzhiyun				groups = "i2s_out_ch45_ao";
264*4882a593Smuzhiyun				function = "i2s_out_ao";
265*4882a593Smuzhiyun				bias-disable;
266*4882a593Smuzhiyun			};
267*4882a593Smuzhiyun		};
268*4882a593Smuzhiyun
269*4882a593Smuzhiyun		spdif_out_ao_6_pins: spdif_out_ao_6 {
270*4882a593Smuzhiyun			mux {
271*4882a593Smuzhiyun				groups = "spdif_out_ao_6";
272*4882a593Smuzhiyun				function = "spdif_out_ao";
273*4882a593Smuzhiyun				bias-disable;
274*4882a593Smuzhiyun			};
275*4882a593Smuzhiyun		};
276*4882a593Smuzhiyun
277*4882a593Smuzhiyun		spdif_out_ao_9_pins: spdif_out_ao_9 {
278*4882a593Smuzhiyun			mux {
279*4882a593Smuzhiyun				groups = "spdif_out_ao_9";
280*4882a593Smuzhiyun				function = "spdif_out_ao";
281*4882a593Smuzhiyun				bias-disable;
282*4882a593Smuzhiyun			};
283*4882a593Smuzhiyun		};
284*4882a593Smuzhiyun
285*4882a593Smuzhiyun		ao_cec_pins: ao_cec {
286*4882a593Smuzhiyun			mux {
287*4882a593Smuzhiyun				groups = "ao_cec";
288*4882a593Smuzhiyun				function = "cec_ao";
289*4882a593Smuzhiyun				bias-disable;
290*4882a593Smuzhiyun			};
291*4882a593Smuzhiyun		};
292*4882a593Smuzhiyun
293*4882a593Smuzhiyun		ee_cec_pins: ee_cec {
294*4882a593Smuzhiyun			mux {
295*4882a593Smuzhiyun				groups = "ee_cec";
296*4882a593Smuzhiyun				function = "cec_ao";
297*4882a593Smuzhiyun				bias-disable;
298*4882a593Smuzhiyun			};
299*4882a593Smuzhiyun		};
300*4882a593Smuzhiyun	};
301*4882a593Smuzhiyun};
302*4882a593Smuzhiyun
303*4882a593Smuzhiyun&cec_AO {
304*4882a593Smuzhiyun	clocks = <&clkc_AO CLKID_AO_CEC_32K>;
305*4882a593Smuzhiyun	clock-names = "core";
306*4882a593Smuzhiyun};
307*4882a593Smuzhiyun
308*4882a593Smuzhiyun&clkc_AO {
309*4882a593Smuzhiyun	compatible = "amlogic,meson-gxl-aoclkc", "amlogic,meson-gx-aoclkc";
310*4882a593Smuzhiyun	clocks = <&xtal>, <&clkc CLKID_CLK81>;
311*4882a593Smuzhiyun	clock-names = "xtal", "mpeg-clk";
312*4882a593Smuzhiyun};
313*4882a593Smuzhiyun
314*4882a593Smuzhiyun&gpio_intc {
315*4882a593Smuzhiyun	compatible = "amlogic,meson-gpio-intc",
316*4882a593Smuzhiyun		     "amlogic,meson-gxl-gpio-intc";
317*4882a593Smuzhiyun	status = "okay";
318*4882a593Smuzhiyun};
319*4882a593Smuzhiyun
320*4882a593Smuzhiyun&hdmi_tx {
321*4882a593Smuzhiyun	compatible = "amlogic,meson-gxl-dw-hdmi", "amlogic,meson-gx-dw-hdmi";
322*4882a593Smuzhiyun	resets = <&reset RESET_HDMITX_CAPB3>,
323*4882a593Smuzhiyun		 <&reset RESET_HDMI_SYSTEM_RESET>,
324*4882a593Smuzhiyun		 <&reset RESET_HDMI_TX>;
325*4882a593Smuzhiyun	reset-names = "hdmitx_apb", "hdmitx", "hdmitx_phy";
326*4882a593Smuzhiyun	clocks = <&clkc CLKID_HDMI_PCLK>,
327*4882a593Smuzhiyun		 <&clkc CLKID_CLK81>,
328*4882a593Smuzhiyun		 <&clkc CLKID_GCLK_VENCI_INT0>;
329*4882a593Smuzhiyun	clock-names = "isfr", "iahb", "venci";
330*4882a593Smuzhiyun};
331*4882a593Smuzhiyun
332*4882a593Smuzhiyun&sysctrl {
333*4882a593Smuzhiyun	clkc: clock-controller {
334*4882a593Smuzhiyun		compatible = "amlogic,gxl-clkc";
335*4882a593Smuzhiyun		#clock-cells = <1>;
336*4882a593Smuzhiyun		clocks = <&xtal>;
337*4882a593Smuzhiyun		clock-names = "xtal";
338*4882a593Smuzhiyun	};
339*4882a593Smuzhiyun};
340*4882a593Smuzhiyun
341*4882a593Smuzhiyun&hwrng {
342*4882a593Smuzhiyun	clocks = <&clkc CLKID_RNG0>;
343*4882a593Smuzhiyun	clock-names = "core";
344*4882a593Smuzhiyun};
345*4882a593Smuzhiyun
346*4882a593Smuzhiyun&i2c_A {
347*4882a593Smuzhiyun	clocks = <&clkc CLKID_I2C>;
348*4882a593Smuzhiyun};
349*4882a593Smuzhiyun
350*4882a593Smuzhiyun&i2c_AO {
351*4882a593Smuzhiyun	clocks = <&clkc CLKID_AO_I2C>;
352*4882a593Smuzhiyun};
353*4882a593Smuzhiyun
354*4882a593Smuzhiyun&i2c_B {
355*4882a593Smuzhiyun	clocks = <&clkc CLKID_I2C>;
356*4882a593Smuzhiyun};
357*4882a593Smuzhiyun
358*4882a593Smuzhiyun&i2c_C {
359*4882a593Smuzhiyun	clocks = <&clkc CLKID_I2C>;
360*4882a593Smuzhiyun};
361*4882a593Smuzhiyun
362*4882a593Smuzhiyun&periphs {
363*4882a593Smuzhiyun	pinctrl_periphs: pinctrl@4b0 {
364*4882a593Smuzhiyun		compatible = "amlogic,meson-gxl-periphs-pinctrl";
365*4882a593Smuzhiyun		#address-cells = <2>;
366*4882a593Smuzhiyun		#size-cells = <2>;
367*4882a593Smuzhiyun		ranges;
368*4882a593Smuzhiyun
369*4882a593Smuzhiyun		gpio: bank@4b0 {
370*4882a593Smuzhiyun			reg = <0x0 0x004b0 0x0 0x28>,
371*4882a593Smuzhiyun			      <0x0 0x004e8 0x0 0x14>,
372*4882a593Smuzhiyun			      <0x0 0x00520 0x0 0x14>,
373*4882a593Smuzhiyun			      <0x0 0x00430 0x0 0x40>;
374*4882a593Smuzhiyun			reg-names = "mux", "pull", "pull-enable", "gpio";
375*4882a593Smuzhiyun			gpio-controller;
376*4882a593Smuzhiyun			#gpio-cells = <2>;
377*4882a593Smuzhiyun			gpio-ranges = <&pinctrl_periphs 0 0 100>;
378*4882a593Smuzhiyun		};
379*4882a593Smuzhiyun
380*4882a593Smuzhiyun		emmc_pins: emmc {
381*4882a593Smuzhiyun			mux-0 {
382*4882a593Smuzhiyun				groups = "emmc_nand_d07",
383*4882a593Smuzhiyun				       "emmc_cmd";
384*4882a593Smuzhiyun				function = "emmc";
385*4882a593Smuzhiyun				bias-pull-up;
386*4882a593Smuzhiyun			};
387*4882a593Smuzhiyun
388*4882a593Smuzhiyun			mux-1 {
389*4882a593Smuzhiyun				groups = "emmc_clk";
390*4882a593Smuzhiyun				function = "emmc";
391*4882a593Smuzhiyun				bias-disable;
392*4882a593Smuzhiyun			};
393*4882a593Smuzhiyun		};
394*4882a593Smuzhiyun
395*4882a593Smuzhiyun		emmc_ds_pins: emmc-ds {
396*4882a593Smuzhiyun			mux {
397*4882a593Smuzhiyun				groups = "emmc_ds";
398*4882a593Smuzhiyun				function = "emmc";
399*4882a593Smuzhiyun				bias-pull-down;
400*4882a593Smuzhiyun			};
401*4882a593Smuzhiyun		};
402*4882a593Smuzhiyun
403*4882a593Smuzhiyun		emmc_clk_gate_pins: emmc_clk_gate {
404*4882a593Smuzhiyun			mux {
405*4882a593Smuzhiyun				groups = "BOOT_8";
406*4882a593Smuzhiyun				function = "gpio_periphs";
407*4882a593Smuzhiyun				bias-pull-down;
408*4882a593Smuzhiyun			};
409*4882a593Smuzhiyun		};
410*4882a593Smuzhiyun
411*4882a593Smuzhiyun		nor_pins: nor {
412*4882a593Smuzhiyun			mux {
413*4882a593Smuzhiyun				groups = "nor_d",
414*4882a593Smuzhiyun				       "nor_q",
415*4882a593Smuzhiyun				       "nor_c",
416*4882a593Smuzhiyun				       "nor_cs";
417*4882a593Smuzhiyun				function = "nor";
418*4882a593Smuzhiyun				bias-disable;
419*4882a593Smuzhiyun			};
420*4882a593Smuzhiyun		};
421*4882a593Smuzhiyun
422*4882a593Smuzhiyun		spi_pins: spi-pins {
423*4882a593Smuzhiyun			mux {
424*4882a593Smuzhiyun				groups = "spi_miso",
425*4882a593Smuzhiyun					"spi_mosi",
426*4882a593Smuzhiyun					"spi_sclk";
427*4882a593Smuzhiyun				function = "spi";
428*4882a593Smuzhiyun				bias-disable;
429*4882a593Smuzhiyun			};
430*4882a593Smuzhiyun		};
431*4882a593Smuzhiyun
432*4882a593Smuzhiyun		spi_ss0_pins: spi-ss0 {
433*4882a593Smuzhiyun			mux {
434*4882a593Smuzhiyun				groups = "spi_ss0";
435*4882a593Smuzhiyun				function = "spi";
436*4882a593Smuzhiyun				bias-disable;
437*4882a593Smuzhiyun			};
438*4882a593Smuzhiyun		};
439*4882a593Smuzhiyun
440*4882a593Smuzhiyun		sdcard_pins: sdcard {
441*4882a593Smuzhiyun			mux-0 {
442*4882a593Smuzhiyun				groups = "sdcard_d0",
443*4882a593Smuzhiyun				       "sdcard_d1",
444*4882a593Smuzhiyun				       "sdcard_d2",
445*4882a593Smuzhiyun				       "sdcard_d3",
446*4882a593Smuzhiyun				       "sdcard_cmd";
447*4882a593Smuzhiyun				function = "sdcard";
448*4882a593Smuzhiyun				bias-pull-up;
449*4882a593Smuzhiyun			};
450*4882a593Smuzhiyun
451*4882a593Smuzhiyun			mux-1 {
452*4882a593Smuzhiyun				groups = "sdcard_clk";
453*4882a593Smuzhiyun				function = "sdcard";
454*4882a593Smuzhiyun				bias-disable;
455*4882a593Smuzhiyun			};
456*4882a593Smuzhiyun		};
457*4882a593Smuzhiyun
458*4882a593Smuzhiyun		sdcard_clk_gate_pins: sdcard_clk_gate {
459*4882a593Smuzhiyun			mux {
460*4882a593Smuzhiyun				groups = "CARD_2";
461*4882a593Smuzhiyun				function = "gpio_periphs";
462*4882a593Smuzhiyun				bias-pull-down;
463*4882a593Smuzhiyun			};
464*4882a593Smuzhiyun		};
465*4882a593Smuzhiyun
466*4882a593Smuzhiyun		sdio_pins: sdio {
467*4882a593Smuzhiyun			mux-0 {
468*4882a593Smuzhiyun				groups = "sdio_d0",
469*4882a593Smuzhiyun				       "sdio_d1",
470*4882a593Smuzhiyun				       "sdio_d2",
471*4882a593Smuzhiyun				       "sdio_d3",
472*4882a593Smuzhiyun				       "sdio_cmd";
473*4882a593Smuzhiyun				function = "sdio";
474*4882a593Smuzhiyun				bias-pull-up;
475*4882a593Smuzhiyun			};
476*4882a593Smuzhiyun
477*4882a593Smuzhiyun			mux-1 {
478*4882a593Smuzhiyun				groups = "sdio_clk";
479*4882a593Smuzhiyun				function = "sdio";
480*4882a593Smuzhiyun				bias-disable;
481*4882a593Smuzhiyun			};
482*4882a593Smuzhiyun		};
483*4882a593Smuzhiyun
484*4882a593Smuzhiyun		sdio_clk_gate_pins: sdio_clk_gate {
485*4882a593Smuzhiyun			mux {
486*4882a593Smuzhiyun				groups = "GPIOX_4";
487*4882a593Smuzhiyun				function = "gpio_periphs";
488*4882a593Smuzhiyun				bias-pull-down;
489*4882a593Smuzhiyun			};
490*4882a593Smuzhiyun		};
491*4882a593Smuzhiyun
492*4882a593Smuzhiyun		sdio_irq_pins: sdio_irq {
493*4882a593Smuzhiyun			mux {
494*4882a593Smuzhiyun				groups = "sdio_irq";
495*4882a593Smuzhiyun				function = "sdio";
496*4882a593Smuzhiyun				bias-disable;
497*4882a593Smuzhiyun			};
498*4882a593Smuzhiyun		};
499*4882a593Smuzhiyun
500*4882a593Smuzhiyun		uart_a_pins: uart_a {
501*4882a593Smuzhiyun			mux {
502*4882a593Smuzhiyun				groups = "uart_tx_a",
503*4882a593Smuzhiyun				       "uart_rx_a";
504*4882a593Smuzhiyun				function = "uart_a";
505*4882a593Smuzhiyun				bias-disable;
506*4882a593Smuzhiyun			};
507*4882a593Smuzhiyun		};
508*4882a593Smuzhiyun
509*4882a593Smuzhiyun		uart_a_cts_rts_pins: uart_a_cts_rts {
510*4882a593Smuzhiyun			mux {
511*4882a593Smuzhiyun				groups = "uart_cts_a",
512*4882a593Smuzhiyun				       "uart_rts_a";
513*4882a593Smuzhiyun				function = "uart_a";
514*4882a593Smuzhiyun				bias-disable;
515*4882a593Smuzhiyun			};
516*4882a593Smuzhiyun		};
517*4882a593Smuzhiyun
518*4882a593Smuzhiyun		uart_b_pins: uart_b {
519*4882a593Smuzhiyun			mux {
520*4882a593Smuzhiyun				groups = "uart_tx_b",
521*4882a593Smuzhiyun				       "uart_rx_b";
522*4882a593Smuzhiyun				function = "uart_b";
523*4882a593Smuzhiyun				bias-disable;
524*4882a593Smuzhiyun			};
525*4882a593Smuzhiyun		};
526*4882a593Smuzhiyun
527*4882a593Smuzhiyun		uart_b_cts_rts_pins: uart_b_cts_rts {
528*4882a593Smuzhiyun			mux {
529*4882a593Smuzhiyun				groups = "uart_cts_b",
530*4882a593Smuzhiyun				       "uart_rts_b";
531*4882a593Smuzhiyun				function = "uart_b";
532*4882a593Smuzhiyun				bias-disable;
533*4882a593Smuzhiyun			};
534*4882a593Smuzhiyun		};
535*4882a593Smuzhiyun
536*4882a593Smuzhiyun		uart_c_pins: uart_c {
537*4882a593Smuzhiyun			mux {
538*4882a593Smuzhiyun				groups = "uart_tx_c",
539*4882a593Smuzhiyun				       "uart_rx_c";
540*4882a593Smuzhiyun				function = "uart_c";
541*4882a593Smuzhiyun				bias-disable;
542*4882a593Smuzhiyun			};
543*4882a593Smuzhiyun		};
544*4882a593Smuzhiyun
545*4882a593Smuzhiyun		uart_c_cts_rts_pins: uart_c_cts_rts {
546*4882a593Smuzhiyun			mux {
547*4882a593Smuzhiyun				groups = "uart_cts_c",
548*4882a593Smuzhiyun				       "uart_rts_c";
549*4882a593Smuzhiyun				function = "uart_c";
550*4882a593Smuzhiyun				bias-disable;
551*4882a593Smuzhiyun			};
552*4882a593Smuzhiyun		};
553*4882a593Smuzhiyun
554*4882a593Smuzhiyun		i2c_a_pins: i2c_a {
555*4882a593Smuzhiyun			mux {
556*4882a593Smuzhiyun				groups = "i2c_sck_a",
557*4882a593Smuzhiyun				     "i2c_sda_a";
558*4882a593Smuzhiyun				function = "i2c_a";
559*4882a593Smuzhiyun				bias-disable;
560*4882a593Smuzhiyun			};
561*4882a593Smuzhiyun		};
562*4882a593Smuzhiyun
563*4882a593Smuzhiyun		i2c_b_pins: i2c_b {
564*4882a593Smuzhiyun			mux {
565*4882a593Smuzhiyun				groups = "i2c_sck_b",
566*4882a593Smuzhiyun				      "i2c_sda_b";
567*4882a593Smuzhiyun				function = "i2c_b";
568*4882a593Smuzhiyun				bias-disable;
569*4882a593Smuzhiyun			};
570*4882a593Smuzhiyun		};
571*4882a593Smuzhiyun
572*4882a593Smuzhiyun		i2c_c_pins: i2c_c {
573*4882a593Smuzhiyun			mux {
574*4882a593Smuzhiyun				groups = "i2c_sck_c",
575*4882a593Smuzhiyun				      "i2c_sda_c";
576*4882a593Smuzhiyun				function = "i2c_c";
577*4882a593Smuzhiyun				bias-disable;
578*4882a593Smuzhiyun			};
579*4882a593Smuzhiyun		};
580*4882a593Smuzhiyun
581*4882a593Smuzhiyun		i2c_c_dv18_pins: i2c_c_dv18 {
582*4882a593Smuzhiyun			mux {
583*4882a593Smuzhiyun				groups = "i2c_sck_c_dv19",
584*4882a593Smuzhiyun				      "i2c_sda_c_dv18";
585*4882a593Smuzhiyun				function = "i2c_c";
586*4882a593Smuzhiyun				bias-disable;
587*4882a593Smuzhiyun			};
588*4882a593Smuzhiyun		};
589*4882a593Smuzhiyun
590*4882a593Smuzhiyun		eth_pins: eth_c {
591*4882a593Smuzhiyun			mux {
592*4882a593Smuzhiyun				groups = "eth_mdio",
593*4882a593Smuzhiyun				       "eth_mdc",
594*4882a593Smuzhiyun				       "eth_clk_rx_clk",
595*4882a593Smuzhiyun				       "eth_rx_dv",
596*4882a593Smuzhiyun				       "eth_rxd0",
597*4882a593Smuzhiyun				       "eth_rxd1",
598*4882a593Smuzhiyun				       "eth_rxd2",
599*4882a593Smuzhiyun				       "eth_rxd3",
600*4882a593Smuzhiyun				       "eth_rgmii_tx_clk",
601*4882a593Smuzhiyun				       "eth_tx_en",
602*4882a593Smuzhiyun				       "eth_txd0",
603*4882a593Smuzhiyun				       "eth_txd1",
604*4882a593Smuzhiyun				       "eth_txd2",
605*4882a593Smuzhiyun				       "eth_txd3";
606*4882a593Smuzhiyun				function = "eth";
607*4882a593Smuzhiyun				bias-disable;
608*4882a593Smuzhiyun			};
609*4882a593Smuzhiyun		};
610*4882a593Smuzhiyun
611*4882a593Smuzhiyun		eth_link_led_pins: eth_link_led {
612*4882a593Smuzhiyun			mux {
613*4882a593Smuzhiyun				groups = "eth_link_led";
614*4882a593Smuzhiyun				function = "eth_led";
615*4882a593Smuzhiyun				bias-disable;
616*4882a593Smuzhiyun			};
617*4882a593Smuzhiyun		};
618*4882a593Smuzhiyun
619*4882a593Smuzhiyun		eth_act_led_pins: eth_act_led {
620*4882a593Smuzhiyun			mux {
621*4882a593Smuzhiyun				groups = "eth_act_led";
622*4882a593Smuzhiyun				function = "eth_led";
623*4882a593Smuzhiyun			};
624*4882a593Smuzhiyun		};
625*4882a593Smuzhiyun
626*4882a593Smuzhiyun		pwm_a_pins: pwm_a {
627*4882a593Smuzhiyun			mux {
628*4882a593Smuzhiyun				groups = "pwm_a";
629*4882a593Smuzhiyun				function = "pwm_a";
630*4882a593Smuzhiyun				bias-disable;
631*4882a593Smuzhiyun			};
632*4882a593Smuzhiyun		};
633*4882a593Smuzhiyun
634*4882a593Smuzhiyun		pwm_b_pins: pwm_b {
635*4882a593Smuzhiyun			mux {
636*4882a593Smuzhiyun				groups = "pwm_b";
637*4882a593Smuzhiyun				function = "pwm_b";
638*4882a593Smuzhiyun				bias-disable;
639*4882a593Smuzhiyun			};
640*4882a593Smuzhiyun		};
641*4882a593Smuzhiyun
642*4882a593Smuzhiyun		pwm_c_pins: pwm_c {
643*4882a593Smuzhiyun			mux {
644*4882a593Smuzhiyun				groups = "pwm_c";
645*4882a593Smuzhiyun				function = "pwm_c";
646*4882a593Smuzhiyun				bias-disable;
647*4882a593Smuzhiyun			};
648*4882a593Smuzhiyun		};
649*4882a593Smuzhiyun
650*4882a593Smuzhiyun		pwm_d_pins: pwm_d {
651*4882a593Smuzhiyun			mux {
652*4882a593Smuzhiyun				groups = "pwm_d";
653*4882a593Smuzhiyun				function = "pwm_d";
654*4882a593Smuzhiyun				bias-disable;
655*4882a593Smuzhiyun			};
656*4882a593Smuzhiyun		};
657*4882a593Smuzhiyun
658*4882a593Smuzhiyun		pwm_e_pins: pwm_e {
659*4882a593Smuzhiyun			mux {
660*4882a593Smuzhiyun				groups = "pwm_e";
661*4882a593Smuzhiyun				function = "pwm_e";
662*4882a593Smuzhiyun				bias-disable;
663*4882a593Smuzhiyun			};
664*4882a593Smuzhiyun		};
665*4882a593Smuzhiyun
666*4882a593Smuzhiyun		pwm_f_clk_pins: pwm_f_clk {
667*4882a593Smuzhiyun			mux {
668*4882a593Smuzhiyun				groups = "pwm_f_clk";
669*4882a593Smuzhiyun				function = "pwm_f";
670*4882a593Smuzhiyun				bias-disable;
671*4882a593Smuzhiyun			};
672*4882a593Smuzhiyun		};
673*4882a593Smuzhiyun
674*4882a593Smuzhiyun		pwm_f_x_pins: pwm_f_x {
675*4882a593Smuzhiyun			mux {
676*4882a593Smuzhiyun				groups = "pwm_f_x";
677*4882a593Smuzhiyun				function = "pwm_f";
678*4882a593Smuzhiyun				bias-disable;
679*4882a593Smuzhiyun			};
680*4882a593Smuzhiyun		};
681*4882a593Smuzhiyun
682*4882a593Smuzhiyun		hdmi_hpd_pins: hdmi_hpd {
683*4882a593Smuzhiyun			mux {
684*4882a593Smuzhiyun				groups = "hdmi_hpd";
685*4882a593Smuzhiyun				function = "hdmi_hpd";
686*4882a593Smuzhiyun				bias-disable;
687*4882a593Smuzhiyun			};
688*4882a593Smuzhiyun		};
689*4882a593Smuzhiyun
690*4882a593Smuzhiyun		hdmi_i2c_pins: hdmi_i2c {
691*4882a593Smuzhiyun			mux {
692*4882a593Smuzhiyun				groups = "hdmi_sda", "hdmi_scl";
693*4882a593Smuzhiyun				function = "hdmi_i2c";
694*4882a593Smuzhiyun				bias-disable;
695*4882a593Smuzhiyun			};
696*4882a593Smuzhiyun		};
697*4882a593Smuzhiyun
698*4882a593Smuzhiyun		i2s_am_clk_pins: i2s_am_clk {
699*4882a593Smuzhiyun			mux {
700*4882a593Smuzhiyun				groups = "i2s_am_clk";
701*4882a593Smuzhiyun				function = "i2s_out";
702*4882a593Smuzhiyun				bias-disable;
703*4882a593Smuzhiyun			};
704*4882a593Smuzhiyun		};
705*4882a593Smuzhiyun
706*4882a593Smuzhiyun		i2s_out_ao_clk_pins: i2s_out_ao_clk {
707*4882a593Smuzhiyun			mux {
708*4882a593Smuzhiyun				groups = "i2s_out_ao_clk";
709*4882a593Smuzhiyun				function = "i2s_out";
710*4882a593Smuzhiyun				bias-disable;
711*4882a593Smuzhiyun			};
712*4882a593Smuzhiyun		};
713*4882a593Smuzhiyun
714*4882a593Smuzhiyun		i2s_out_lr_clk_pins: i2s_out_lr_clk {
715*4882a593Smuzhiyun			mux {
716*4882a593Smuzhiyun				groups = "i2s_out_lr_clk";
717*4882a593Smuzhiyun				function = "i2s_out";
718*4882a593Smuzhiyun				bias-disable;
719*4882a593Smuzhiyun			};
720*4882a593Smuzhiyun		};
721*4882a593Smuzhiyun
722*4882a593Smuzhiyun		i2s_out_ch01_pins: i2s_out_ch01 {
723*4882a593Smuzhiyun			mux {
724*4882a593Smuzhiyun				groups = "i2s_out_ch01";
725*4882a593Smuzhiyun				function = "i2s_out";
726*4882a593Smuzhiyun				bias-disable;
727*4882a593Smuzhiyun			};
728*4882a593Smuzhiyun		};
729*4882a593Smuzhiyun		i2sout_ch23_z_pins: i2sout_ch23_z {
730*4882a593Smuzhiyun			mux {
731*4882a593Smuzhiyun				groups = "i2sout_ch23_z";
732*4882a593Smuzhiyun				function = "i2s_out";
733*4882a593Smuzhiyun				bias-disable;
734*4882a593Smuzhiyun			};
735*4882a593Smuzhiyun		};
736*4882a593Smuzhiyun
737*4882a593Smuzhiyun		i2sout_ch45_z_pins: i2sout_ch45_z {
738*4882a593Smuzhiyun			mux {
739*4882a593Smuzhiyun				groups = "i2sout_ch45_z";
740*4882a593Smuzhiyun				function = "i2s_out";
741*4882a593Smuzhiyun				bias-disable;
742*4882a593Smuzhiyun			};
743*4882a593Smuzhiyun		};
744*4882a593Smuzhiyun
745*4882a593Smuzhiyun		i2sout_ch67_z_pins: i2sout_ch67_z {
746*4882a593Smuzhiyun			mux {
747*4882a593Smuzhiyun				groups = "i2sout_ch67_z";
748*4882a593Smuzhiyun				function = "i2s_out";
749*4882a593Smuzhiyun				bias-disable;
750*4882a593Smuzhiyun			};
751*4882a593Smuzhiyun		};
752*4882a593Smuzhiyun
753*4882a593Smuzhiyun		spdif_out_h_pins: spdif_out_ao_h {
754*4882a593Smuzhiyun			mux {
755*4882a593Smuzhiyun				groups = "spdif_out_h";
756*4882a593Smuzhiyun				function = "spdif_out";
757*4882a593Smuzhiyun				bias-disable;
758*4882a593Smuzhiyun			};
759*4882a593Smuzhiyun		};
760*4882a593Smuzhiyun	};
761*4882a593Smuzhiyun
762*4882a593Smuzhiyun	eth-phy-mux {
763*4882a593Smuzhiyun		compatible = "mdio-mux-mmioreg", "mdio-mux";
764*4882a593Smuzhiyun		#address-cells = <1>;
765*4882a593Smuzhiyun		#size-cells = <0>;
766*4882a593Smuzhiyun		reg = <0x0 0x55c 0x0 0x4>;
767*4882a593Smuzhiyun		mux-mask = <0xffffffff>;
768*4882a593Smuzhiyun		mdio-parent-bus = <&mdio0>;
769*4882a593Smuzhiyun
770*4882a593Smuzhiyun		internal_mdio: mdio@e40908ff {
771*4882a593Smuzhiyun			reg = <0xe40908ff>;
772*4882a593Smuzhiyun			#address-cells = <1>;
773*4882a593Smuzhiyun			#size-cells = <0>;
774*4882a593Smuzhiyun
775*4882a593Smuzhiyun			internal_phy: ethernet-phy@8 {
776*4882a593Smuzhiyun				compatible = "ethernet-phy-id0181.4400";
777*4882a593Smuzhiyun				interrupts = <GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>;
778*4882a593Smuzhiyun				reg = <8>;
779*4882a593Smuzhiyun				max-speed = <100>;
780*4882a593Smuzhiyun			};
781*4882a593Smuzhiyun		};
782*4882a593Smuzhiyun
783*4882a593Smuzhiyun		external_mdio: mdio@2009087f {
784*4882a593Smuzhiyun			reg = <0x2009087f>;
785*4882a593Smuzhiyun			#address-cells = <1>;
786*4882a593Smuzhiyun			#size-cells = <0>;
787*4882a593Smuzhiyun		};
788*4882a593Smuzhiyun	};
789*4882a593Smuzhiyun};
790*4882a593Smuzhiyun
791*4882a593Smuzhiyun&pwrc {
792*4882a593Smuzhiyun	resets = <&reset RESET_VIU>,
793*4882a593Smuzhiyun		 <&reset RESET_VENC>,
794*4882a593Smuzhiyun		 <&reset RESET_VCBUS>,
795*4882a593Smuzhiyun		 <&reset RESET_BT656>,
796*4882a593Smuzhiyun		 <&reset RESET_DVIN_RESET>,
797*4882a593Smuzhiyun		 <&reset RESET_RDMA>,
798*4882a593Smuzhiyun		 <&reset RESET_VENCI>,
799*4882a593Smuzhiyun		 <&reset RESET_VENCP>,
800*4882a593Smuzhiyun		 <&reset RESET_VDAC>,
801*4882a593Smuzhiyun		 <&reset RESET_VDI6>,
802*4882a593Smuzhiyun		 <&reset RESET_VENCL>,
803*4882a593Smuzhiyun		 <&reset RESET_VID_LOCK>;
804*4882a593Smuzhiyun	reset-names = "viu", "venc", "vcbus", "bt656",
805*4882a593Smuzhiyun		      "dvin", "rdma", "venci", "vencp",
806*4882a593Smuzhiyun		      "vdac", "vdi6", "vencl", "vid_lock";
807*4882a593Smuzhiyun	clocks = <&clkc CLKID_VPU>,
808*4882a593Smuzhiyun	         <&clkc CLKID_VAPB>;
809*4882a593Smuzhiyun	clock-names = "vpu", "vapb";
810*4882a593Smuzhiyun	/*
811*4882a593Smuzhiyun	 * VPU clocking is provided by two identical clock paths
812*4882a593Smuzhiyun	 * VPU_0 and VPU_1 muxed to a single clock by a glitch
813*4882a593Smuzhiyun	 * free mux to safely change frequency while running.
814*4882a593Smuzhiyun	 * Same for VAPB but with a final gate after the glitch free mux.
815*4882a593Smuzhiyun	 */
816*4882a593Smuzhiyun	assigned-clocks = <&clkc CLKID_VPU_0_SEL>,
817*4882a593Smuzhiyun			  <&clkc CLKID_VPU_0>,
818*4882a593Smuzhiyun			  <&clkc CLKID_VPU>, /* Glitch free mux */
819*4882a593Smuzhiyun			  <&clkc CLKID_VAPB_0_SEL>,
820*4882a593Smuzhiyun			  <&clkc CLKID_VAPB_0>,
821*4882a593Smuzhiyun			  <&clkc CLKID_VAPB_SEL>; /* Glitch free mux */
822*4882a593Smuzhiyun	assigned-clock-parents = <&clkc CLKID_FCLK_DIV3>,
823*4882a593Smuzhiyun				 <0>, /* Do Nothing */
824*4882a593Smuzhiyun				 <&clkc CLKID_VPU_0>,
825*4882a593Smuzhiyun				 <&clkc CLKID_FCLK_DIV4>,
826*4882a593Smuzhiyun				 <0>, /* Do Nothing */
827*4882a593Smuzhiyun				 <&clkc CLKID_VAPB_0>;
828*4882a593Smuzhiyun	assigned-clock-rates = <0>, /* Do Nothing */
829*4882a593Smuzhiyun			       <666666666>,
830*4882a593Smuzhiyun			       <0>, /* Do Nothing */
831*4882a593Smuzhiyun			       <0>, /* Do Nothing */
832*4882a593Smuzhiyun			       <250000000>,
833*4882a593Smuzhiyun			       <0>; /* Do Nothing */
834*4882a593Smuzhiyun};
835*4882a593Smuzhiyun
836*4882a593Smuzhiyun&saradc {
837*4882a593Smuzhiyun	compatible = "amlogic,meson-gxl-saradc", "amlogic,meson-saradc";
838*4882a593Smuzhiyun	clocks = <&xtal>,
839*4882a593Smuzhiyun		 <&clkc CLKID_SAR_ADC>,
840*4882a593Smuzhiyun		 <&clkc CLKID_SAR_ADC_CLK>,
841*4882a593Smuzhiyun		 <&clkc CLKID_SAR_ADC_SEL>;
842*4882a593Smuzhiyun	clock-names = "clkin", "core", "adc_clk", "adc_sel";
843*4882a593Smuzhiyun};
844*4882a593Smuzhiyun
845*4882a593Smuzhiyun&sd_emmc_a {
846*4882a593Smuzhiyun	clocks = <&clkc CLKID_SD_EMMC_A>,
847*4882a593Smuzhiyun		 <&clkc CLKID_SD_EMMC_A_CLK0>,
848*4882a593Smuzhiyun		 <&clkc CLKID_FCLK_DIV2>;
849*4882a593Smuzhiyun	clock-names = "core", "clkin0", "clkin1";
850*4882a593Smuzhiyun	resets = <&reset RESET_SD_EMMC_A>;
851*4882a593Smuzhiyun};
852*4882a593Smuzhiyun
853*4882a593Smuzhiyun&sd_emmc_b {
854*4882a593Smuzhiyun	clocks = <&clkc CLKID_SD_EMMC_B>,
855*4882a593Smuzhiyun		 <&clkc CLKID_SD_EMMC_B_CLK0>,
856*4882a593Smuzhiyun		 <&clkc CLKID_FCLK_DIV2>;
857*4882a593Smuzhiyun	clock-names = "core", "clkin0", "clkin1";
858*4882a593Smuzhiyun	resets = <&reset RESET_SD_EMMC_B>;
859*4882a593Smuzhiyun};
860*4882a593Smuzhiyun
861*4882a593Smuzhiyun&sd_emmc_c {
862*4882a593Smuzhiyun	clocks = <&clkc CLKID_SD_EMMC_C>,
863*4882a593Smuzhiyun		 <&clkc CLKID_SD_EMMC_C_CLK0>,
864*4882a593Smuzhiyun		 <&clkc CLKID_FCLK_DIV2>;
865*4882a593Smuzhiyun	clock-names = "core", "clkin0", "clkin1";
866*4882a593Smuzhiyun	resets = <&reset RESET_SD_EMMC_C>;
867*4882a593Smuzhiyun};
868*4882a593Smuzhiyun
869*4882a593Smuzhiyun&simplefb_hdmi {
870*4882a593Smuzhiyun	clocks = <&clkc CLKID_HDMI_PCLK>,
871*4882a593Smuzhiyun		 <&clkc CLKID_CLK81>,
872*4882a593Smuzhiyun		 <&clkc CLKID_GCLK_VENCI_INT0>;
873*4882a593Smuzhiyun};
874*4882a593Smuzhiyun
875*4882a593Smuzhiyun&spicc {
876*4882a593Smuzhiyun	clocks = <&clkc CLKID_SPICC>;
877*4882a593Smuzhiyun	clock-names = "core";
878*4882a593Smuzhiyun	resets = <&reset RESET_PERIPHS_SPICC>;
879*4882a593Smuzhiyun	num-cs = <1>;
880*4882a593Smuzhiyun};
881*4882a593Smuzhiyun
882*4882a593Smuzhiyun&spifc {
883*4882a593Smuzhiyun	clocks = <&clkc CLKID_SPI>;
884*4882a593Smuzhiyun};
885*4882a593Smuzhiyun
886*4882a593Smuzhiyun&uart_A {
887*4882a593Smuzhiyun	clocks = <&xtal>, <&clkc CLKID_UART0>, <&xtal>;
888*4882a593Smuzhiyun	clock-names = "xtal", "pclk", "baud";
889*4882a593Smuzhiyun};
890*4882a593Smuzhiyun
891*4882a593Smuzhiyun&uart_AO {
892*4882a593Smuzhiyun	clocks = <&xtal>, <&clkc_AO CLKID_AO_UART1>, <&xtal>;
893*4882a593Smuzhiyun	clock-names = "xtal", "pclk", "baud";
894*4882a593Smuzhiyun};
895*4882a593Smuzhiyun
896*4882a593Smuzhiyun&uart_AO_B {
897*4882a593Smuzhiyun	clocks = <&xtal>, <&clkc_AO CLKID_AO_UART2>, <&xtal>;
898*4882a593Smuzhiyun	clock-names = "xtal", "pclk", "baud";
899*4882a593Smuzhiyun};
900*4882a593Smuzhiyun
901*4882a593Smuzhiyun&uart_B {
902*4882a593Smuzhiyun	clocks = <&xtal>, <&clkc CLKID_UART1>, <&xtal>;
903*4882a593Smuzhiyun	clock-names = "xtal", "pclk", "baud";
904*4882a593Smuzhiyun};
905*4882a593Smuzhiyun
906*4882a593Smuzhiyun&uart_C {
907*4882a593Smuzhiyun	clocks = <&xtal>, <&clkc CLKID_UART2>, <&xtal>;
908*4882a593Smuzhiyun	clock-names = "xtal", "pclk", "baud";
909*4882a593Smuzhiyun};
910*4882a593Smuzhiyun
911*4882a593Smuzhiyun&vpu {
912*4882a593Smuzhiyun	compatible = "amlogic,meson-gxl-vpu", "amlogic,meson-gx-vpu";
913*4882a593Smuzhiyun	power-domains = <&pwrc PWRC_GXBB_VPU_ID>;
914*4882a593Smuzhiyun};
915*4882a593Smuzhiyun
916*4882a593Smuzhiyun&vdec {
917*4882a593Smuzhiyun	compatible = "amlogic,gxl-vdec", "amlogic,gx-vdec";
918*4882a593Smuzhiyun	clocks = <&clkc CLKID_DOS_PARSER>,
919*4882a593Smuzhiyun		 <&clkc CLKID_DOS>,
920*4882a593Smuzhiyun		 <&clkc CLKID_VDEC_1>,
921*4882a593Smuzhiyun		 <&clkc CLKID_VDEC_HEVC>;
922*4882a593Smuzhiyun	clock-names = "dos_parser", "dos", "vdec_1", "vdec_hevc";
923*4882a593Smuzhiyun	resets = <&reset RESET_PARSER>;
924*4882a593Smuzhiyun	reset-names = "esparser";
925*4882a593Smuzhiyun};
926