1*4882a593Smuzhiyun// SPDX-License-Identifier: GPL-2.0 2*4882a593Smuzhiyun/* 3*4882a593Smuzhiyun * Copyright 2020, Amazon.com, Inc. or its affiliates. All Rights Reserved 4*4882a593Smuzhiyun */ 5*4882a593Smuzhiyun 6*4882a593Smuzhiyun/dts-v1/; 7*4882a593Smuzhiyun 8*4882a593Smuzhiyun#include <dt-bindings/interrupt-controller/arm-gic.h> 9*4882a593Smuzhiyun 10*4882a593Smuzhiyun/ { 11*4882a593Smuzhiyun model = "Amazon's Annapurna Labs Alpine v3"; 12*4882a593Smuzhiyun compatible = "amazon,al-alpine-v3"; 13*4882a593Smuzhiyun 14*4882a593Smuzhiyun interrupt-parent = <&gic>; 15*4882a593Smuzhiyun 16*4882a593Smuzhiyun #address-cells = <2>; 17*4882a593Smuzhiyun #size-cells = <2>; 18*4882a593Smuzhiyun 19*4882a593Smuzhiyun cpus { 20*4882a593Smuzhiyun #address-cells = <1>; 21*4882a593Smuzhiyun #size-cells = <0>; 22*4882a593Smuzhiyun 23*4882a593Smuzhiyun cpu@0 { 24*4882a593Smuzhiyun device_type = "cpu"; 25*4882a593Smuzhiyun compatible = "arm,cortex-a72"; 26*4882a593Smuzhiyun reg = <0x0>; 27*4882a593Smuzhiyun enable-method = "psci"; 28*4882a593Smuzhiyun d-cache-size = <0x8000>; 29*4882a593Smuzhiyun d-cache-line-size = <64>; 30*4882a593Smuzhiyun d-cache-sets = <256>; 31*4882a593Smuzhiyun i-cache-size = <0xc000>; 32*4882a593Smuzhiyun i-cache-line-size = <64>; 33*4882a593Smuzhiyun i-cache-sets = <256>; 34*4882a593Smuzhiyun next-level-cache = <&cluster0_l2>; 35*4882a593Smuzhiyun }; 36*4882a593Smuzhiyun 37*4882a593Smuzhiyun cpu@1 { 38*4882a593Smuzhiyun device_type = "cpu"; 39*4882a593Smuzhiyun compatible = "arm,cortex-a72"; 40*4882a593Smuzhiyun reg = <0x1>; 41*4882a593Smuzhiyun enable-method = "psci"; 42*4882a593Smuzhiyun d-cache-size = <0x8000>; 43*4882a593Smuzhiyun d-cache-line-size = <64>; 44*4882a593Smuzhiyun d-cache-sets = <256>; 45*4882a593Smuzhiyun i-cache-size = <0xc000>; 46*4882a593Smuzhiyun i-cache-line-size = <64>; 47*4882a593Smuzhiyun i-cache-sets = <256>; 48*4882a593Smuzhiyun next-level-cache = <&cluster0_l2>; 49*4882a593Smuzhiyun }; 50*4882a593Smuzhiyun 51*4882a593Smuzhiyun cpu@2 { 52*4882a593Smuzhiyun device_type = "cpu"; 53*4882a593Smuzhiyun compatible = "arm,cortex-a72"; 54*4882a593Smuzhiyun reg = <0x2>; 55*4882a593Smuzhiyun enable-method = "psci"; 56*4882a593Smuzhiyun d-cache-size = <0x8000>; 57*4882a593Smuzhiyun d-cache-line-size = <64>; 58*4882a593Smuzhiyun d-cache-sets = <256>; 59*4882a593Smuzhiyun i-cache-size = <0xc000>; 60*4882a593Smuzhiyun i-cache-line-size = <64>; 61*4882a593Smuzhiyun i-cache-sets = <256>; 62*4882a593Smuzhiyun next-level-cache = <&cluster0_l2>; 63*4882a593Smuzhiyun }; 64*4882a593Smuzhiyun 65*4882a593Smuzhiyun cpu@3 { 66*4882a593Smuzhiyun device_type = "cpu"; 67*4882a593Smuzhiyun compatible = "arm,cortex-a72"; 68*4882a593Smuzhiyun reg = <0x3>; 69*4882a593Smuzhiyun enable-method = "psci"; 70*4882a593Smuzhiyun d-cache-size = <0x8000>; 71*4882a593Smuzhiyun d-cache-line-size = <64>; 72*4882a593Smuzhiyun d-cache-sets = <256>; 73*4882a593Smuzhiyun i-cache-size = <0xc000>; 74*4882a593Smuzhiyun i-cache-line-size = <64>; 75*4882a593Smuzhiyun i-cache-sets = <256>; 76*4882a593Smuzhiyun next-level-cache = <&cluster0_l2>; 77*4882a593Smuzhiyun }; 78*4882a593Smuzhiyun 79*4882a593Smuzhiyun cpu@100 { 80*4882a593Smuzhiyun device_type = "cpu"; 81*4882a593Smuzhiyun compatible = "arm,cortex-a72"; 82*4882a593Smuzhiyun reg = <0x100>; 83*4882a593Smuzhiyun enable-method = "psci"; 84*4882a593Smuzhiyun d-cache-size = <0x8000>; 85*4882a593Smuzhiyun d-cache-line-size = <64>; 86*4882a593Smuzhiyun d-cache-sets = <256>; 87*4882a593Smuzhiyun i-cache-size = <0xc000>; 88*4882a593Smuzhiyun i-cache-line-size = <64>; 89*4882a593Smuzhiyun i-cache-sets = <256>; 90*4882a593Smuzhiyun next-level-cache = <&cluster1_l2>; 91*4882a593Smuzhiyun }; 92*4882a593Smuzhiyun 93*4882a593Smuzhiyun cpu@101 { 94*4882a593Smuzhiyun device_type = "cpu"; 95*4882a593Smuzhiyun compatible = "arm,cortex-a72"; 96*4882a593Smuzhiyun reg = <0x101>; 97*4882a593Smuzhiyun enable-method = "psci"; 98*4882a593Smuzhiyun d-cache-size = <0x8000>; 99*4882a593Smuzhiyun d-cache-line-size = <64>; 100*4882a593Smuzhiyun d-cache-sets = <256>; 101*4882a593Smuzhiyun i-cache-size = <0xc000>; 102*4882a593Smuzhiyun i-cache-line-size = <64>; 103*4882a593Smuzhiyun i-cache-sets = <256>; 104*4882a593Smuzhiyun next-level-cache = <&cluster1_l2>; 105*4882a593Smuzhiyun }; 106*4882a593Smuzhiyun 107*4882a593Smuzhiyun cpu@102 { 108*4882a593Smuzhiyun device_type = "cpu"; 109*4882a593Smuzhiyun compatible = "arm,cortex-a72"; 110*4882a593Smuzhiyun reg = <0x102>; 111*4882a593Smuzhiyun enable-method = "psci"; 112*4882a593Smuzhiyun d-cache-size = <0x8000>; 113*4882a593Smuzhiyun d-cache-line-size = <64>; 114*4882a593Smuzhiyun d-cache-sets = <256>; 115*4882a593Smuzhiyun i-cache-size = <0xc000>; 116*4882a593Smuzhiyun i-cache-line-size = <64>; 117*4882a593Smuzhiyun i-cache-sets = <256>; 118*4882a593Smuzhiyun next-level-cache = <&cluster1_l2>; 119*4882a593Smuzhiyun }; 120*4882a593Smuzhiyun 121*4882a593Smuzhiyun cpu@103 { 122*4882a593Smuzhiyun device_type = "cpu"; 123*4882a593Smuzhiyun compatible = "arm,cortex-a72"; 124*4882a593Smuzhiyun reg = <0x103>; 125*4882a593Smuzhiyun enable-method = "psci"; 126*4882a593Smuzhiyun d-cache-size = <0x8000>; 127*4882a593Smuzhiyun d-cache-line-size = <64>; 128*4882a593Smuzhiyun d-cache-sets = <256>; 129*4882a593Smuzhiyun i-cache-size = <0xc000>; 130*4882a593Smuzhiyun i-cache-line-size = <64>; 131*4882a593Smuzhiyun i-cache-sets = <256>; 132*4882a593Smuzhiyun next-level-cache = <&cluster1_l2>; 133*4882a593Smuzhiyun }; 134*4882a593Smuzhiyun 135*4882a593Smuzhiyun cpu@200 { 136*4882a593Smuzhiyun device_type = "cpu"; 137*4882a593Smuzhiyun compatible = "arm,cortex-a72"; 138*4882a593Smuzhiyun reg = <0x200>; 139*4882a593Smuzhiyun enable-method = "psci"; 140*4882a593Smuzhiyun d-cache-size = <0x8000>; 141*4882a593Smuzhiyun d-cache-line-size = <64>; 142*4882a593Smuzhiyun d-cache-sets = <256>; 143*4882a593Smuzhiyun i-cache-size = <0xc000>; 144*4882a593Smuzhiyun i-cache-line-size = <64>; 145*4882a593Smuzhiyun i-cache-sets = <256>; 146*4882a593Smuzhiyun next-level-cache = <&cluster2_l2>; 147*4882a593Smuzhiyun }; 148*4882a593Smuzhiyun 149*4882a593Smuzhiyun cpu@201 { 150*4882a593Smuzhiyun device_type = "cpu"; 151*4882a593Smuzhiyun compatible = "arm,cortex-a72"; 152*4882a593Smuzhiyun reg = <0x201>; 153*4882a593Smuzhiyun enable-method = "psci"; 154*4882a593Smuzhiyun d-cache-size = <0x8000>; 155*4882a593Smuzhiyun d-cache-line-size = <64>; 156*4882a593Smuzhiyun d-cache-sets = <256>; 157*4882a593Smuzhiyun i-cache-size = <0xc000>; 158*4882a593Smuzhiyun i-cache-line-size = <64>; 159*4882a593Smuzhiyun i-cache-sets = <256>; 160*4882a593Smuzhiyun next-level-cache = <&cluster2_l2>; 161*4882a593Smuzhiyun }; 162*4882a593Smuzhiyun 163*4882a593Smuzhiyun cpu@202 { 164*4882a593Smuzhiyun device_type = "cpu"; 165*4882a593Smuzhiyun compatible = "arm,cortex-a72"; 166*4882a593Smuzhiyun reg = <0x202>; 167*4882a593Smuzhiyun enable-method = "psci"; 168*4882a593Smuzhiyun d-cache-size = <0x8000>; 169*4882a593Smuzhiyun d-cache-line-size = <64>; 170*4882a593Smuzhiyun d-cache-sets = <256>; 171*4882a593Smuzhiyun i-cache-size = <0xc000>; 172*4882a593Smuzhiyun i-cache-line-size = <64>; 173*4882a593Smuzhiyun i-cache-sets = <256>; 174*4882a593Smuzhiyun next-level-cache = <&cluster2_l2>; 175*4882a593Smuzhiyun }; 176*4882a593Smuzhiyun 177*4882a593Smuzhiyun cpu@203 { 178*4882a593Smuzhiyun device_type = "cpu"; 179*4882a593Smuzhiyun compatible = "arm,cortex-a72"; 180*4882a593Smuzhiyun reg = <0x203>; 181*4882a593Smuzhiyun enable-method = "psci"; 182*4882a593Smuzhiyun d-cache-size = <0x8000>; 183*4882a593Smuzhiyun d-cache-line-size = <64>; 184*4882a593Smuzhiyun d-cache-sets = <256>; 185*4882a593Smuzhiyun i-cache-size = <0xc000>; 186*4882a593Smuzhiyun i-cache-line-size = <64>; 187*4882a593Smuzhiyun i-cache-sets = <256>; 188*4882a593Smuzhiyun next-level-cache = <&cluster2_l2>; 189*4882a593Smuzhiyun }; 190*4882a593Smuzhiyun 191*4882a593Smuzhiyun cpu@300 { 192*4882a593Smuzhiyun device_type = "cpu"; 193*4882a593Smuzhiyun compatible = "arm,cortex-a72"; 194*4882a593Smuzhiyun reg = <0x300>; 195*4882a593Smuzhiyun enable-method = "psci"; 196*4882a593Smuzhiyun d-cache-size = <0x8000>; 197*4882a593Smuzhiyun d-cache-line-size = <64>; 198*4882a593Smuzhiyun d-cache-sets = <256>; 199*4882a593Smuzhiyun i-cache-size = <0xc000>; 200*4882a593Smuzhiyun i-cache-line-size = <64>; 201*4882a593Smuzhiyun i-cache-sets = <256>; 202*4882a593Smuzhiyun next-level-cache = <&cluster3_l2>; 203*4882a593Smuzhiyun }; 204*4882a593Smuzhiyun 205*4882a593Smuzhiyun cpu@301 { 206*4882a593Smuzhiyun device_type = "cpu"; 207*4882a593Smuzhiyun compatible = "arm,cortex-a72"; 208*4882a593Smuzhiyun reg = <0x301>; 209*4882a593Smuzhiyun enable-method = "psci"; 210*4882a593Smuzhiyun d-cache-size = <0x8000>; 211*4882a593Smuzhiyun d-cache-line-size = <64>; 212*4882a593Smuzhiyun d-cache-sets = <256>; 213*4882a593Smuzhiyun i-cache-size = <0xc000>; 214*4882a593Smuzhiyun i-cache-line-size = <64>; 215*4882a593Smuzhiyun i-cache-sets = <256>; 216*4882a593Smuzhiyun next-level-cache = <&cluster3_l2>; 217*4882a593Smuzhiyun }; 218*4882a593Smuzhiyun 219*4882a593Smuzhiyun cpu@302 { 220*4882a593Smuzhiyun device_type = "cpu"; 221*4882a593Smuzhiyun compatible = "arm,cortex-a72"; 222*4882a593Smuzhiyun reg = <0x302>; 223*4882a593Smuzhiyun enable-method = "psci"; 224*4882a593Smuzhiyun d-cache-size = <0x8000>; 225*4882a593Smuzhiyun d-cache-line-size = <64>; 226*4882a593Smuzhiyun d-cache-sets = <256>; 227*4882a593Smuzhiyun i-cache-size = <0xc000>; 228*4882a593Smuzhiyun i-cache-line-size = <64>; 229*4882a593Smuzhiyun i-cache-sets = <256>; 230*4882a593Smuzhiyun next-level-cache = <&cluster3_l2>; 231*4882a593Smuzhiyun }; 232*4882a593Smuzhiyun 233*4882a593Smuzhiyun cpu@303 { 234*4882a593Smuzhiyun device_type = "cpu"; 235*4882a593Smuzhiyun compatible = "arm,cortex-a72"; 236*4882a593Smuzhiyun reg = <0x303>; 237*4882a593Smuzhiyun enable-method = "psci"; 238*4882a593Smuzhiyun d-cache-size = <0x8000>; 239*4882a593Smuzhiyun d-cache-line-size = <64>; 240*4882a593Smuzhiyun d-cache-sets = <256>; 241*4882a593Smuzhiyun i-cache-size = <0xc000>; 242*4882a593Smuzhiyun i-cache-line-size = <64>; 243*4882a593Smuzhiyun i-cache-sets = <256>; 244*4882a593Smuzhiyun next-level-cache = <&cluster3_l2>; 245*4882a593Smuzhiyun }; 246*4882a593Smuzhiyun 247*4882a593Smuzhiyun cluster0_l2: cache@0 { 248*4882a593Smuzhiyun compatible = "cache"; 249*4882a593Smuzhiyun cache-size = <0x200000>; 250*4882a593Smuzhiyun cache-line-size = <64>; 251*4882a593Smuzhiyun cache-sets = <2048>; 252*4882a593Smuzhiyun cache-level = <2>; 253*4882a593Smuzhiyun }; 254*4882a593Smuzhiyun 255*4882a593Smuzhiyun cluster1_l2: cache@100 { 256*4882a593Smuzhiyun compatible = "cache"; 257*4882a593Smuzhiyun cache-size = <0x200000>; 258*4882a593Smuzhiyun cache-line-size = <64>; 259*4882a593Smuzhiyun cache-sets = <2048>; 260*4882a593Smuzhiyun cache-level = <2>; 261*4882a593Smuzhiyun }; 262*4882a593Smuzhiyun 263*4882a593Smuzhiyun cluster2_l2: cache@200 { 264*4882a593Smuzhiyun compatible = "cache"; 265*4882a593Smuzhiyun cache-size = <0x200000>; 266*4882a593Smuzhiyun cache-line-size = <64>; 267*4882a593Smuzhiyun cache-sets = <2048>; 268*4882a593Smuzhiyun cache-level = <2>; 269*4882a593Smuzhiyun }; 270*4882a593Smuzhiyun 271*4882a593Smuzhiyun cluster3_l2: cache@300 { 272*4882a593Smuzhiyun compatible = "cache"; 273*4882a593Smuzhiyun cache-size = <0x200000>; 274*4882a593Smuzhiyun cache-line-size = <64>; 275*4882a593Smuzhiyun cache-sets = <2048>; 276*4882a593Smuzhiyun cache-level = <2>; 277*4882a593Smuzhiyun }; 278*4882a593Smuzhiyun 279*4882a593Smuzhiyun }; 280*4882a593Smuzhiyun 281*4882a593Smuzhiyun reserved-memory { 282*4882a593Smuzhiyun #address-cells = <2>; 283*4882a593Smuzhiyun #size-cells = <2>; 284*4882a593Smuzhiyun ranges; 285*4882a593Smuzhiyun 286*4882a593Smuzhiyun secmon@0 { 287*4882a593Smuzhiyun reg = <0x0 0x0 0x0 0x100000>; 288*4882a593Smuzhiyun no-map; 289*4882a593Smuzhiyun }; 290*4882a593Smuzhiyun }; 291*4882a593Smuzhiyun 292*4882a593Smuzhiyun psci { 293*4882a593Smuzhiyun compatible = "arm,psci-0.2"; 294*4882a593Smuzhiyun method = "smc"; 295*4882a593Smuzhiyun }; 296*4882a593Smuzhiyun 297*4882a593Smuzhiyun timer { 298*4882a593Smuzhiyun compatible = "arm,armv8-timer"; 299*4882a593Smuzhiyun interrupts = <GIC_PPI 13 IRQ_TYPE_LEVEL_LOW>, 300*4882a593Smuzhiyun <GIC_PPI 14 IRQ_TYPE_LEVEL_LOW>, 301*4882a593Smuzhiyun <GIC_PPI 11 IRQ_TYPE_LEVEL_LOW>, 302*4882a593Smuzhiyun <GIC_PPI 10 IRQ_TYPE_LEVEL_LOW>; 303*4882a593Smuzhiyun }; 304*4882a593Smuzhiyun 305*4882a593Smuzhiyun pmu { 306*4882a593Smuzhiyun compatible = "arm,cortex-a72-pmu"; 307*4882a593Smuzhiyun interrupts = <GIC_PPI 7 IRQ_TYPE_LEVEL_HIGH>; 308*4882a593Smuzhiyun }; 309*4882a593Smuzhiyun 310*4882a593Smuzhiyun 311*4882a593Smuzhiyun soc { 312*4882a593Smuzhiyun compatible = "simple-bus"; 313*4882a593Smuzhiyun #address-cells = <2>; 314*4882a593Smuzhiyun #size-cells = <2>; 315*4882a593Smuzhiyun ranges; 316*4882a593Smuzhiyun 317*4882a593Smuzhiyun gic: interrupt-controller@f0000000 { 318*4882a593Smuzhiyun compatible = "arm,gic-v3"; 319*4882a593Smuzhiyun #interrupt-cells = <3>; 320*4882a593Smuzhiyun interrupt-controller; 321*4882a593Smuzhiyun reg = <0x0 0xf0800000 0 0x10000>, /* GICD */ 322*4882a593Smuzhiyun <0x0 0xf0a00000 0 0x200000>, /* GICR */ 323*4882a593Smuzhiyun <0x0 0xf0000000 0 0x2000>, /* GICC */ 324*4882a593Smuzhiyun <0x0 0xf0010000 0 0x1000>, /* GICH */ 325*4882a593Smuzhiyun <0x0 0xf0020000 0 0x2000>; /* GICV */ 326*4882a593Smuzhiyun interrupts = <GIC_PPI 9 IRQ_TYPE_LEVEL_HIGH>; 327*4882a593Smuzhiyun }; 328*4882a593Smuzhiyun 329*4882a593Smuzhiyun pcie@fbd00000 { 330*4882a593Smuzhiyun compatible = "pci-host-ecam-generic"; 331*4882a593Smuzhiyun device_type = "pci"; 332*4882a593Smuzhiyun #size-cells = <2>; 333*4882a593Smuzhiyun #address-cells = <3>; 334*4882a593Smuzhiyun #interrupt-cells = <1>; 335*4882a593Smuzhiyun reg = <0x0 0xfbd00000 0x0 0x100000>; 336*4882a593Smuzhiyun interrupt-map-mask = <0xf800 0 0 7>; 337*4882a593Smuzhiyun /* 8 x legacy interrupts for SATA only */ 338*4882a593Smuzhiyun interrupt-map = <0x4000 0 0 1 &gic 0 57 IRQ_TYPE_LEVEL_HIGH>, 339*4882a593Smuzhiyun <0x4800 0 0 1 &gic 0 58 IRQ_TYPE_LEVEL_HIGH>, 340*4882a593Smuzhiyun <0x5000 0 0 1 &gic 0 59 IRQ_TYPE_LEVEL_HIGH>, 341*4882a593Smuzhiyun <0x5800 0 0 1 &gic 0 60 IRQ_TYPE_LEVEL_HIGH>, 342*4882a593Smuzhiyun <0x6000 0 0 1 &gic 0 61 IRQ_TYPE_LEVEL_HIGH>, 343*4882a593Smuzhiyun <0x6800 0 0 1 &gic 0 62 IRQ_TYPE_LEVEL_HIGH>, 344*4882a593Smuzhiyun <0x7000 0 0 1 &gic 0 63 IRQ_TYPE_LEVEL_HIGH>, 345*4882a593Smuzhiyun <0x7800 0 0 1 &gic 0 64 IRQ_TYPE_LEVEL_HIGH>; 346*4882a593Smuzhiyun ranges = <0x02000000 0x0 0xfe000000 0x0 0xfe000000 0x0 0x1000000>; 347*4882a593Smuzhiyun bus-range = <0x00 0x00>; 348*4882a593Smuzhiyun msi-parent = <&msix>; 349*4882a593Smuzhiyun }; 350*4882a593Smuzhiyun 351*4882a593Smuzhiyun msix: msix@fbe00000 { 352*4882a593Smuzhiyun compatible = "al,alpine-msix"; 353*4882a593Smuzhiyun reg = <0x0 0xfbe00000 0x0 0x100000>; 354*4882a593Smuzhiyun interrupt-controller; 355*4882a593Smuzhiyun msi-controller; 356*4882a593Smuzhiyun al,msi-base-spi = <336>; 357*4882a593Smuzhiyun al,msi-num-spis = <959>; 358*4882a593Smuzhiyun interrupt-parent = <&gic>; 359*4882a593Smuzhiyun }; 360*4882a593Smuzhiyun 361*4882a593Smuzhiyun io-fabric { 362*4882a593Smuzhiyun compatible = "simple-bus"; 363*4882a593Smuzhiyun #address-cells = <1>; 364*4882a593Smuzhiyun #size-cells = <1>; 365*4882a593Smuzhiyun ranges = <0x0 0x0 0xfc000000 0x2000000>; 366*4882a593Smuzhiyun 367*4882a593Smuzhiyun uart0: serial@1883000 { 368*4882a593Smuzhiyun compatible = "ns16550a"; 369*4882a593Smuzhiyun reg = <0x1883000 0x1000>; 370*4882a593Smuzhiyun interrupts = <GIC_SPI 17 IRQ_TYPE_LEVEL_HIGH>; 371*4882a593Smuzhiyun clock-frequency = <0>; /* Filled by firmware */ 372*4882a593Smuzhiyun reg-shift = <2>; 373*4882a593Smuzhiyun reg-io-width = <4>; 374*4882a593Smuzhiyun status = "disabled"; 375*4882a593Smuzhiyun }; 376*4882a593Smuzhiyun 377*4882a593Smuzhiyun uart1: serial@1884000 { 378*4882a593Smuzhiyun compatible = "ns16550a"; 379*4882a593Smuzhiyun reg = <0x1884000 0x1000>; 380*4882a593Smuzhiyun interrupts = <GIC_SPI 18 IRQ_TYPE_LEVEL_HIGH>; 381*4882a593Smuzhiyun clock-frequency = <0>; /* Filled by firmware */ 382*4882a593Smuzhiyun reg-shift = <2>; 383*4882a593Smuzhiyun reg-io-width = <4>; 384*4882a593Smuzhiyun status = "disabled"; 385*4882a593Smuzhiyun }; 386*4882a593Smuzhiyun 387*4882a593Smuzhiyun uart2: serial@1885000 { 388*4882a593Smuzhiyun compatible = "ns16550a"; 389*4882a593Smuzhiyun reg = <0x1885000 0x1000>; 390*4882a593Smuzhiyun interrupts = <GIC_SPI 19 IRQ_TYPE_LEVEL_HIGH>; 391*4882a593Smuzhiyun clock-frequency = <0>; /* Filled by firmware */ 392*4882a593Smuzhiyun reg-shift = <2>; 393*4882a593Smuzhiyun reg-io-width = <4>; 394*4882a593Smuzhiyun status = "disabled"; 395*4882a593Smuzhiyun }; 396*4882a593Smuzhiyun 397*4882a593Smuzhiyun uart3: serial@1886000 { 398*4882a593Smuzhiyun compatible = "ns16550a"; 399*4882a593Smuzhiyun reg = <0x1886000 0x1000>; 400*4882a593Smuzhiyun interrupts = <GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH>; 401*4882a593Smuzhiyun clock-frequency = <0>; /* Filled by firmware */ 402*4882a593Smuzhiyun reg-shift = <2>; 403*4882a593Smuzhiyun reg-io-width = <4>; 404*4882a593Smuzhiyun status = "disabled"; 405*4882a593Smuzhiyun }; 406*4882a593Smuzhiyun }; 407*4882a593Smuzhiyun }; 408*4882a593Smuzhiyun}; 409