xref: /OK3568_Linux_fs/kernel/arch/arm64/boot/dts/allwinner/sun50i-a64.dtsi (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun// SPDX-License-Identifier: (GPL-2.0+ OR MIT)
2*4882a593Smuzhiyun// Copyright (C) 2016 ARM Ltd.
3*4882a593Smuzhiyun// based on the Allwinner H3 dtsi:
4*4882a593Smuzhiyun//    Copyright (C) 2015 Jens Kuske <jenskuske@gmail.com>
5*4882a593Smuzhiyun
6*4882a593Smuzhiyun#include <dt-bindings/clock/sun50i-a64-ccu.h>
7*4882a593Smuzhiyun#include <dt-bindings/clock/sun8i-de2.h>
8*4882a593Smuzhiyun#include <dt-bindings/clock/sun8i-r-ccu.h>
9*4882a593Smuzhiyun#include <dt-bindings/interrupt-controller/arm-gic.h>
10*4882a593Smuzhiyun#include <dt-bindings/reset/sun50i-a64-ccu.h>
11*4882a593Smuzhiyun#include <dt-bindings/reset/sun8i-de2.h>
12*4882a593Smuzhiyun#include <dt-bindings/reset/sun8i-r-ccu.h>
13*4882a593Smuzhiyun#include <dt-bindings/thermal/thermal.h>
14*4882a593Smuzhiyun
15*4882a593Smuzhiyun/ {
16*4882a593Smuzhiyun	interrupt-parent = <&gic>;
17*4882a593Smuzhiyun	#address-cells = <1>;
18*4882a593Smuzhiyun	#size-cells = <1>;
19*4882a593Smuzhiyun
20*4882a593Smuzhiyun	chosen {
21*4882a593Smuzhiyun		#address-cells = <1>;
22*4882a593Smuzhiyun		#size-cells = <1>;
23*4882a593Smuzhiyun		ranges;
24*4882a593Smuzhiyun
25*4882a593Smuzhiyun		simplefb_lcd: framebuffer-lcd {
26*4882a593Smuzhiyun			compatible = "allwinner,simple-framebuffer",
27*4882a593Smuzhiyun				     "simple-framebuffer";
28*4882a593Smuzhiyun			allwinner,pipeline = "mixer0-lcd0";
29*4882a593Smuzhiyun			clocks = <&ccu CLK_TCON0>,
30*4882a593Smuzhiyun				 <&display_clocks CLK_MIXER0>;
31*4882a593Smuzhiyun			status = "disabled";
32*4882a593Smuzhiyun		};
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun		simplefb_hdmi: framebuffer-hdmi {
35*4882a593Smuzhiyun			compatible = "allwinner,simple-framebuffer",
36*4882a593Smuzhiyun				     "simple-framebuffer";
37*4882a593Smuzhiyun			allwinner,pipeline = "mixer1-lcd1-hdmi";
38*4882a593Smuzhiyun			clocks = <&display_clocks CLK_MIXER1>,
39*4882a593Smuzhiyun				 <&ccu CLK_TCON1>, <&ccu CLK_HDMI>;
40*4882a593Smuzhiyun			status = "disabled";
41*4882a593Smuzhiyun		};
42*4882a593Smuzhiyun	};
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun	cpus {
45*4882a593Smuzhiyun		#address-cells = <1>;
46*4882a593Smuzhiyun		#size-cells = <0>;
47*4882a593Smuzhiyun
48*4882a593Smuzhiyun		cpu0: cpu@0 {
49*4882a593Smuzhiyun			compatible = "arm,cortex-a53";
50*4882a593Smuzhiyun			device_type = "cpu";
51*4882a593Smuzhiyun			reg = <0>;
52*4882a593Smuzhiyun			enable-method = "psci";
53*4882a593Smuzhiyun			next-level-cache = <&L2>;
54*4882a593Smuzhiyun			clocks = <&ccu CLK_CPUX>;
55*4882a593Smuzhiyun			clock-names = "cpu";
56*4882a593Smuzhiyun			#cooling-cells = <2>;
57*4882a593Smuzhiyun		};
58*4882a593Smuzhiyun
59*4882a593Smuzhiyun		cpu1: cpu@1 {
60*4882a593Smuzhiyun			compatible = "arm,cortex-a53";
61*4882a593Smuzhiyun			device_type = "cpu";
62*4882a593Smuzhiyun			reg = <1>;
63*4882a593Smuzhiyun			enable-method = "psci";
64*4882a593Smuzhiyun			next-level-cache = <&L2>;
65*4882a593Smuzhiyun			clocks = <&ccu CLK_CPUX>;
66*4882a593Smuzhiyun			clock-names = "cpu";
67*4882a593Smuzhiyun			#cooling-cells = <2>;
68*4882a593Smuzhiyun		};
69*4882a593Smuzhiyun
70*4882a593Smuzhiyun		cpu2: cpu@2 {
71*4882a593Smuzhiyun			compatible = "arm,cortex-a53";
72*4882a593Smuzhiyun			device_type = "cpu";
73*4882a593Smuzhiyun			reg = <2>;
74*4882a593Smuzhiyun			enable-method = "psci";
75*4882a593Smuzhiyun			next-level-cache = <&L2>;
76*4882a593Smuzhiyun			clocks = <&ccu CLK_CPUX>;
77*4882a593Smuzhiyun			clock-names = "cpu";
78*4882a593Smuzhiyun			#cooling-cells = <2>;
79*4882a593Smuzhiyun		};
80*4882a593Smuzhiyun
81*4882a593Smuzhiyun		cpu3: cpu@3 {
82*4882a593Smuzhiyun			compatible = "arm,cortex-a53";
83*4882a593Smuzhiyun			device_type = "cpu";
84*4882a593Smuzhiyun			reg = <3>;
85*4882a593Smuzhiyun			enable-method = "psci";
86*4882a593Smuzhiyun			next-level-cache = <&L2>;
87*4882a593Smuzhiyun			clocks = <&ccu CLK_CPUX>;
88*4882a593Smuzhiyun			clock-names = "cpu";
89*4882a593Smuzhiyun			#cooling-cells = <2>;
90*4882a593Smuzhiyun		};
91*4882a593Smuzhiyun
92*4882a593Smuzhiyun		L2: l2-cache {
93*4882a593Smuzhiyun			compatible = "cache";
94*4882a593Smuzhiyun			cache-level = <2>;
95*4882a593Smuzhiyun		};
96*4882a593Smuzhiyun	};
97*4882a593Smuzhiyun
98*4882a593Smuzhiyun	de: display-engine {
99*4882a593Smuzhiyun		compatible = "allwinner,sun50i-a64-display-engine";
100*4882a593Smuzhiyun		allwinner,pipelines = <&mixer0>,
101*4882a593Smuzhiyun				      <&mixer1>;
102*4882a593Smuzhiyun		status = "disabled";
103*4882a593Smuzhiyun	};
104*4882a593Smuzhiyun
105*4882a593Smuzhiyun	osc24M: osc24M_clk {
106*4882a593Smuzhiyun		#clock-cells = <0>;
107*4882a593Smuzhiyun		compatible = "fixed-clock";
108*4882a593Smuzhiyun		clock-frequency = <24000000>;
109*4882a593Smuzhiyun		clock-output-names = "osc24M";
110*4882a593Smuzhiyun	};
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun	osc32k: osc32k_clk {
113*4882a593Smuzhiyun		#clock-cells = <0>;
114*4882a593Smuzhiyun		compatible = "fixed-clock";
115*4882a593Smuzhiyun		clock-frequency = <32768>;
116*4882a593Smuzhiyun		clock-output-names = "ext-osc32k";
117*4882a593Smuzhiyun	};
118*4882a593Smuzhiyun
119*4882a593Smuzhiyun	pmu {
120*4882a593Smuzhiyun		compatible = "arm,cortex-a53-pmu";
121*4882a593Smuzhiyun		interrupts = <GIC_SPI 116 IRQ_TYPE_LEVEL_HIGH>,
122*4882a593Smuzhiyun			     <GIC_SPI 117 IRQ_TYPE_LEVEL_HIGH>,
123*4882a593Smuzhiyun			     <GIC_SPI 118 IRQ_TYPE_LEVEL_HIGH>,
124*4882a593Smuzhiyun			     <GIC_SPI 119 IRQ_TYPE_LEVEL_HIGH>;
125*4882a593Smuzhiyun		interrupt-affinity = <&cpu0>, <&cpu1>, <&cpu2>, <&cpu3>;
126*4882a593Smuzhiyun	};
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun	psci {
129*4882a593Smuzhiyun		compatible = "arm,psci-0.2";
130*4882a593Smuzhiyun		method = "smc";
131*4882a593Smuzhiyun	};
132*4882a593Smuzhiyun
133*4882a593Smuzhiyun	sound: sound {
134*4882a593Smuzhiyun		compatible = "simple-audio-card";
135*4882a593Smuzhiyun		simple-audio-card,name = "sun50i-a64-audio";
136*4882a593Smuzhiyun		simple-audio-card,format = "i2s";
137*4882a593Smuzhiyun		simple-audio-card,frame-master = <&cpudai>;
138*4882a593Smuzhiyun		simple-audio-card,bitclock-master = <&cpudai>;
139*4882a593Smuzhiyun		simple-audio-card,mclk-fs = <128>;
140*4882a593Smuzhiyun		simple-audio-card,aux-devs = <&codec_analog>;
141*4882a593Smuzhiyun		simple-audio-card,routing =
142*4882a593Smuzhiyun				"Left DAC", "DACL",
143*4882a593Smuzhiyun				"Right DAC", "DACR",
144*4882a593Smuzhiyun				"ADCL", "Left ADC",
145*4882a593Smuzhiyun				"ADCR", "Right ADC";
146*4882a593Smuzhiyun		status = "disabled";
147*4882a593Smuzhiyun
148*4882a593Smuzhiyun		cpudai: simple-audio-card,cpu {
149*4882a593Smuzhiyun			sound-dai = <&dai>;
150*4882a593Smuzhiyun		};
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun		link_codec: simple-audio-card,codec {
153*4882a593Smuzhiyun			sound-dai = <&codec>;
154*4882a593Smuzhiyun		};
155*4882a593Smuzhiyun	};
156*4882a593Smuzhiyun
157*4882a593Smuzhiyun	timer {
158*4882a593Smuzhiyun		compatible = "arm,armv8-timer";
159*4882a593Smuzhiyun		allwinner,erratum-unknown1;
160*4882a593Smuzhiyun		arm,no-tick-in-suspend;
161*4882a593Smuzhiyun		interrupts = <GIC_PPI 13
162*4882a593Smuzhiyun			(GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>,
163*4882a593Smuzhiyun			     <GIC_PPI 14
164*4882a593Smuzhiyun			(GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>,
165*4882a593Smuzhiyun			     <GIC_PPI 11
166*4882a593Smuzhiyun			(GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>,
167*4882a593Smuzhiyun			     <GIC_PPI 10
168*4882a593Smuzhiyun			(GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>;
169*4882a593Smuzhiyun	};
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun	thermal-zones {
172*4882a593Smuzhiyun		cpu_thermal: cpu0-thermal {
173*4882a593Smuzhiyun			/* milliseconds */
174*4882a593Smuzhiyun			polling-delay-passive = <0>;
175*4882a593Smuzhiyun			polling-delay = <0>;
176*4882a593Smuzhiyun			thermal-sensors = <&ths 0>;
177*4882a593Smuzhiyun
178*4882a593Smuzhiyun			cooling-maps {
179*4882a593Smuzhiyun				map0 {
180*4882a593Smuzhiyun					trip = <&cpu_alert0>;
181*4882a593Smuzhiyun					cooling-device = <&cpu0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
182*4882a593Smuzhiyun							 <&cpu1 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
183*4882a593Smuzhiyun							 <&cpu2 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
184*4882a593Smuzhiyun							 <&cpu3 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
185*4882a593Smuzhiyun				};
186*4882a593Smuzhiyun				map1 {
187*4882a593Smuzhiyun					trip = <&cpu_alert1>;
188*4882a593Smuzhiyun					cooling-device = <&cpu0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
189*4882a593Smuzhiyun							 <&cpu1 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
190*4882a593Smuzhiyun							 <&cpu2 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
191*4882a593Smuzhiyun							 <&cpu3 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
192*4882a593Smuzhiyun				};
193*4882a593Smuzhiyun			};
194*4882a593Smuzhiyun
195*4882a593Smuzhiyun			trips {
196*4882a593Smuzhiyun				cpu_alert0: cpu_alert0 {
197*4882a593Smuzhiyun					/* milliCelsius */
198*4882a593Smuzhiyun					temperature = <75000>;
199*4882a593Smuzhiyun					hysteresis = <2000>;
200*4882a593Smuzhiyun					type = "passive";
201*4882a593Smuzhiyun				};
202*4882a593Smuzhiyun
203*4882a593Smuzhiyun				cpu_alert1: cpu_alert1 {
204*4882a593Smuzhiyun					/* milliCelsius */
205*4882a593Smuzhiyun					temperature = <90000>;
206*4882a593Smuzhiyun					hysteresis = <2000>;
207*4882a593Smuzhiyun					type = "hot";
208*4882a593Smuzhiyun				};
209*4882a593Smuzhiyun
210*4882a593Smuzhiyun				cpu_crit: cpu_crit {
211*4882a593Smuzhiyun					/* milliCelsius */
212*4882a593Smuzhiyun					temperature = <110000>;
213*4882a593Smuzhiyun					hysteresis = <2000>;
214*4882a593Smuzhiyun					type = "critical";
215*4882a593Smuzhiyun				};
216*4882a593Smuzhiyun			};
217*4882a593Smuzhiyun		};
218*4882a593Smuzhiyun
219*4882a593Smuzhiyun		gpu0_thermal: gpu0-thermal {
220*4882a593Smuzhiyun			/* milliseconds */
221*4882a593Smuzhiyun			polling-delay-passive = <0>;
222*4882a593Smuzhiyun			polling-delay = <0>;
223*4882a593Smuzhiyun			thermal-sensors = <&ths 1>;
224*4882a593Smuzhiyun		};
225*4882a593Smuzhiyun
226*4882a593Smuzhiyun		gpu1_thermal: gpu1-thermal {
227*4882a593Smuzhiyun			/* milliseconds */
228*4882a593Smuzhiyun			polling-delay-passive = <0>;
229*4882a593Smuzhiyun			polling-delay = <0>;
230*4882a593Smuzhiyun			thermal-sensors = <&ths 2>;
231*4882a593Smuzhiyun		};
232*4882a593Smuzhiyun	};
233*4882a593Smuzhiyun
234*4882a593Smuzhiyun	soc {
235*4882a593Smuzhiyun		compatible = "simple-bus";
236*4882a593Smuzhiyun		#address-cells = <1>;
237*4882a593Smuzhiyun		#size-cells = <1>;
238*4882a593Smuzhiyun		ranges;
239*4882a593Smuzhiyun
240*4882a593Smuzhiyun		bus@1000000 {
241*4882a593Smuzhiyun			compatible = "allwinner,sun50i-a64-de2";
242*4882a593Smuzhiyun			reg = <0x1000000 0x400000>;
243*4882a593Smuzhiyun			allwinner,sram = <&de2_sram 1>;
244*4882a593Smuzhiyun			#address-cells = <1>;
245*4882a593Smuzhiyun			#size-cells = <1>;
246*4882a593Smuzhiyun			ranges = <0 0x1000000 0x400000>;
247*4882a593Smuzhiyun
248*4882a593Smuzhiyun			display_clocks: clock@0 {
249*4882a593Smuzhiyun				compatible = "allwinner,sun50i-a64-de2-clk";
250*4882a593Smuzhiyun				reg = <0x0 0x10000>;
251*4882a593Smuzhiyun				clocks = <&ccu CLK_BUS_DE>,
252*4882a593Smuzhiyun					 <&ccu CLK_DE>;
253*4882a593Smuzhiyun				clock-names = "bus",
254*4882a593Smuzhiyun					      "mod";
255*4882a593Smuzhiyun				resets = <&ccu RST_BUS_DE>;
256*4882a593Smuzhiyun				#clock-cells = <1>;
257*4882a593Smuzhiyun				#reset-cells = <1>;
258*4882a593Smuzhiyun			};
259*4882a593Smuzhiyun
260*4882a593Smuzhiyun			rotate: rotate@20000 {
261*4882a593Smuzhiyun				compatible = "allwinner,sun50i-a64-de2-rotate",
262*4882a593Smuzhiyun					     "allwinner,sun8i-a83t-de2-rotate";
263*4882a593Smuzhiyun				reg = <0x20000 0x10000>;
264*4882a593Smuzhiyun				interrupts = <GIC_SPI 96 IRQ_TYPE_LEVEL_HIGH>;
265*4882a593Smuzhiyun				clocks = <&display_clocks CLK_BUS_ROT>,
266*4882a593Smuzhiyun					 <&display_clocks CLK_ROT>;
267*4882a593Smuzhiyun				clock-names = "bus",
268*4882a593Smuzhiyun					      "mod";
269*4882a593Smuzhiyun				resets = <&display_clocks RST_ROT>;
270*4882a593Smuzhiyun			};
271*4882a593Smuzhiyun
272*4882a593Smuzhiyun			mixer0: mixer@100000 {
273*4882a593Smuzhiyun				compatible = "allwinner,sun50i-a64-de2-mixer-0";
274*4882a593Smuzhiyun				reg = <0x100000 0x100000>;
275*4882a593Smuzhiyun				clocks = <&display_clocks CLK_BUS_MIXER0>,
276*4882a593Smuzhiyun					 <&display_clocks CLK_MIXER0>;
277*4882a593Smuzhiyun				clock-names = "bus",
278*4882a593Smuzhiyun					      "mod";
279*4882a593Smuzhiyun				resets = <&display_clocks RST_MIXER0>;
280*4882a593Smuzhiyun
281*4882a593Smuzhiyun				ports {
282*4882a593Smuzhiyun					#address-cells = <1>;
283*4882a593Smuzhiyun					#size-cells = <0>;
284*4882a593Smuzhiyun
285*4882a593Smuzhiyun					mixer0_out: port@1 {
286*4882a593Smuzhiyun						#address-cells = <1>;
287*4882a593Smuzhiyun						#size-cells = <0>;
288*4882a593Smuzhiyun						reg = <1>;
289*4882a593Smuzhiyun
290*4882a593Smuzhiyun						mixer0_out_tcon0: endpoint@0 {
291*4882a593Smuzhiyun							reg = <0>;
292*4882a593Smuzhiyun							remote-endpoint = <&tcon0_in_mixer0>;
293*4882a593Smuzhiyun						};
294*4882a593Smuzhiyun
295*4882a593Smuzhiyun						mixer0_out_tcon1: endpoint@1 {
296*4882a593Smuzhiyun							reg = <1>;
297*4882a593Smuzhiyun							remote-endpoint = <&tcon1_in_mixer0>;
298*4882a593Smuzhiyun						};
299*4882a593Smuzhiyun					};
300*4882a593Smuzhiyun				};
301*4882a593Smuzhiyun			};
302*4882a593Smuzhiyun
303*4882a593Smuzhiyun			mixer1: mixer@200000 {
304*4882a593Smuzhiyun				compatible = "allwinner,sun50i-a64-de2-mixer-1";
305*4882a593Smuzhiyun				reg = <0x200000 0x100000>;
306*4882a593Smuzhiyun				clocks = <&display_clocks CLK_BUS_MIXER1>,
307*4882a593Smuzhiyun					 <&display_clocks CLK_MIXER1>;
308*4882a593Smuzhiyun				clock-names = "bus",
309*4882a593Smuzhiyun					      "mod";
310*4882a593Smuzhiyun				resets = <&display_clocks RST_MIXER1>;
311*4882a593Smuzhiyun
312*4882a593Smuzhiyun				ports {
313*4882a593Smuzhiyun					#address-cells = <1>;
314*4882a593Smuzhiyun					#size-cells = <0>;
315*4882a593Smuzhiyun
316*4882a593Smuzhiyun					mixer1_out: port@1 {
317*4882a593Smuzhiyun						#address-cells = <1>;
318*4882a593Smuzhiyun						#size-cells = <0>;
319*4882a593Smuzhiyun						reg = <1>;
320*4882a593Smuzhiyun
321*4882a593Smuzhiyun						mixer1_out_tcon0: endpoint@0 {
322*4882a593Smuzhiyun							reg = <0>;
323*4882a593Smuzhiyun							remote-endpoint = <&tcon0_in_mixer1>;
324*4882a593Smuzhiyun						};
325*4882a593Smuzhiyun
326*4882a593Smuzhiyun						mixer1_out_tcon1: endpoint@1 {
327*4882a593Smuzhiyun							reg = <1>;
328*4882a593Smuzhiyun							remote-endpoint = <&tcon1_in_mixer1>;
329*4882a593Smuzhiyun						};
330*4882a593Smuzhiyun					};
331*4882a593Smuzhiyun				};
332*4882a593Smuzhiyun			};
333*4882a593Smuzhiyun		};
334*4882a593Smuzhiyun
335*4882a593Smuzhiyun		syscon: syscon@1c00000 {
336*4882a593Smuzhiyun			compatible = "allwinner,sun50i-a64-system-control";
337*4882a593Smuzhiyun			reg = <0x01c00000 0x1000>;
338*4882a593Smuzhiyun			#address-cells = <1>;
339*4882a593Smuzhiyun			#size-cells = <1>;
340*4882a593Smuzhiyun			ranges;
341*4882a593Smuzhiyun
342*4882a593Smuzhiyun			sram_c: sram@18000 {
343*4882a593Smuzhiyun				compatible = "mmio-sram";
344*4882a593Smuzhiyun				reg = <0x00018000 0x28000>;
345*4882a593Smuzhiyun				#address-cells = <1>;
346*4882a593Smuzhiyun				#size-cells = <1>;
347*4882a593Smuzhiyun				ranges = <0 0x00018000 0x28000>;
348*4882a593Smuzhiyun
349*4882a593Smuzhiyun				de2_sram: sram-section@0 {
350*4882a593Smuzhiyun					compatible = "allwinner,sun50i-a64-sram-c";
351*4882a593Smuzhiyun					reg = <0x0000 0x28000>;
352*4882a593Smuzhiyun				};
353*4882a593Smuzhiyun			};
354*4882a593Smuzhiyun
355*4882a593Smuzhiyun			sram_c1: sram@1d00000 {
356*4882a593Smuzhiyun				compatible = "mmio-sram";
357*4882a593Smuzhiyun				reg = <0x01d00000 0x40000>;
358*4882a593Smuzhiyun				#address-cells = <1>;
359*4882a593Smuzhiyun				#size-cells = <1>;
360*4882a593Smuzhiyun				ranges = <0 0x01d00000 0x40000>;
361*4882a593Smuzhiyun
362*4882a593Smuzhiyun				ve_sram: sram-section@0 {
363*4882a593Smuzhiyun					compatible = "allwinner,sun50i-a64-sram-c1",
364*4882a593Smuzhiyun						     "allwinner,sun4i-a10-sram-c1";
365*4882a593Smuzhiyun					reg = <0x000000 0x40000>;
366*4882a593Smuzhiyun				};
367*4882a593Smuzhiyun			};
368*4882a593Smuzhiyun		};
369*4882a593Smuzhiyun
370*4882a593Smuzhiyun		dma: dma-controller@1c02000 {
371*4882a593Smuzhiyun			compatible = "allwinner,sun50i-a64-dma";
372*4882a593Smuzhiyun			reg = <0x01c02000 0x1000>;
373*4882a593Smuzhiyun			interrupts = <GIC_SPI 50 IRQ_TYPE_LEVEL_HIGH>;
374*4882a593Smuzhiyun			clocks = <&ccu CLK_BUS_DMA>;
375*4882a593Smuzhiyun			dma-channels = <8>;
376*4882a593Smuzhiyun			dma-requests = <27>;
377*4882a593Smuzhiyun			resets = <&ccu RST_BUS_DMA>;
378*4882a593Smuzhiyun			#dma-cells = <1>;
379*4882a593Smuzhiyun		};
380*4882a593Smuzhiyun
381*4882a593Smuzhiyun		tcon0: lcd-controller@1c0c000 {
382*4882a593Smuzhiyun			compatible = "allwinner,sun50i-a64-tcon-lcd",
383*4882a593Smuzhiyun				     "allwinner,sun8i-a83t-tcon-lcd";
384*4882a593Smuzhiyun			reg = <0x01c0c000 0x1000>;
385*4882a593Smuzhiyun			interrupts = <GIC_SPI 86 IRQ_TYPE_LEVEL_HIGH>;
386*4882a593Smuzhiyun			clocks = <&ccu CLK_BUS_TCON0>, <&ccu CLK_TCON0>;
387*4882a593Smuzhiyun			clock-names = "ahb", "tcon-ch0";
388*4882a593Smuzhiyun			clock-output-names = "tcon-pixel-clock";
389*4882a593Smuzhiyun			#clock-cells = <0>;
390*4882a593Smuzhiyun			resets = <&ccu RST_BUS_TCON0>, <&ccu RST_BUS_LVDS>;
391*4882a593Smuzhiyun			reset-names = "lcd", "lvds";
392*4882a593Smuzhiyun
393*4882a593Smuzhiyun			ports {
394*4882a593Smuzhiyun				#address-cells = <1>;
395*4882a593Smuzhiyun				#size-cells = <0>;
396*4882a593Smuzhiyun
397*4882a593Smuzhiyun				tcon0_in: port@0 {
398*4882a593Smuzhiyun					#address-cells = <1>;
399*4882a593Smuzhiyun					#size-cells = <0>;
400*4882a593Smuzhiyun					reg = <0>;
401*4882a593Smuzhiyun
402*4882a593Smuzhiyun					tcon0_in_mixer0: endpoint@0 {
403*4882a593Smuzhiyun						reg = <0>;
404*4882a593Smuzhiyun						remote-endpoint = <&mixer0_out_tcon0>;
405*4882a593Smuzhiyun					};
406*4882a593Smuzhiyun
407*4882a593Smuzhiyun					tcon0_in_mixer1: endpoint@1 {
408*4882a593Smuzhiyun						reg = <1>;
409*4882a593Smuzhiyun						remote-endpoint = <&mixer1_out_tcon0>;
410*4882a593Smuzhiyun					};
411*4882a593Smuzhiyun				};
412*4882a593Smuzhiyun
413*4882a593Smuzhiyun				tcon0_out: port@1 {
414*4882a593Smuzhiyun					#address-cells = <1>;
415*4882a593Smuzhiyun					#size-cells = <0>;
416*4882a593Smuzhiyun					reg = <1>;
417*4882a593Smuzhiyun
418*4882a593Smuzhiyun					tcon0_out_dsi: endpoint@1 {
419*4882a593Smuzhiyun						reg = <1>;
420*4882a593Smuzhiyun						remote-endpoint = <&dsi_in_tcon0>;
421*4882a593Smuzhiyun						allwinner,tcon-channel = <1>;
422*4882a593Smuzhiyun					};
423*4882a593Smuzhiyun				};
424*4882a593Smuzhiyun			};
425*4882a593Smuzhiyun		};
426*4882a593Smuzhiyun
427*4882a593Smuzhiyun		tcon1: lcd-controller@1c0d000 {
428*4882a593Smuzhiyun			compatible = "allwinner,sun50i-a64-tcon-tv",
429*4882a593Smuzhiyun				     "allwinner,sun8i-a83t-tcon-tv";
430*4882a593Smuzhiyun			reg = <0x01c0d000 0x1000>;
431*4882a593Smuzhiyun			interrupts = <GIC_SPI 87 IRQ_TYPE_LEVEL_HIGH>;
432*4882a593Smuzhiyun			clocks = <&ccu CLK_BUS_TCON1>, <&ccu CLK_TCON1>;
433*4882a593Smuzhiyun			clock-names = "ahb", "tcon-ch1";
434*4882a593Smuzhiyun			resets = <&ccu RST_BUS_TCON1>;
435*4882a593Smuzhiyun			reset-names = "lcd";
436*4882a593Smuzhiyun
437*4882a593Smuzhiyun			ports {
438*4882a593Smuzhiyun				#address-cells = <1>;
439*4882a593Smuzhiyun				#size-cells = <0>;
440*4882a593Smuzhiyun
441*4882a593Smuzhiyun				tcon1_in: port@0 {
442*4882a593Smuzhiyun					#address-cells = <1>;
443*4882a593Smuzhiyun					#size-cells = <0>;
444*4882a593Smuzhiyun					reg = <0>;
445*4882a593Smuzhiyun
446*4882a593Smuzhiyun					tcon1_in_mixer0: endpoint@0 {
447*4882a593Smuzhiyun						reg = <0>;
448*4882a593Smuzhiyun						remote-endpoint = <&mixer0_out_tcon1>;
449*4882a593Smuzhiyun					};
450*4882a593Smuzhiyun
451*4882a593Smuzhiyun					tcon1_in_mixer1: endpoint@1 {
452*4882a593Smuzhiyun						reg = <1>;
453*4882a593Smuzhiyun						remote-endpoint = <&mixer1_out_tcon1>;
454*4882a593Smuzhiyun					};
455*4882a593Smuzhiyun				};
456*4882a593Smuzhiyun
457*4882a593Smuzhiyun				tcon1_out: port@1 {
458*4882a593Smuzhiyun					#address-cells = <1>;
459*4882a593Smuzhiyun					#size-cells = <0>;
460*4882a593Smuzhiyun					reg = <1>;
461*4882a593Smuzhiyun
462*4882a593Smuzhiyun					tcon1_out_hdmi: endpoint@1 {
463*4882a593Smuzhiyun						reg = <1>;
464*4882a593Smuzhiyun						remote-endpoint = <&hdmi_in_tcon1>;
465*4882a593Smuzhiyun					};
466*4882a593Smuzhiyun				};
467*4882a593Smuzhiyun			};
468*4882a593Smuzhiyun		};
469*4882a593Smuzhiyun
470*4882a593Smuzhiyun		video-codec@1c0e000 {
471*4882a593Smuzhiyun			compatible = "allwinner,sun50i-a64-video-engine";
472*4882a593Smuzhiyun			reg = <0x01c0e000 0x1000>;
473*4882a593Smuzhiyun			clocks = <&ccu CLK_BUS_VE>, <&ccu CLK_VE>,
474*4882a593Smuzhiyun				 <&ccu CLK_DRAM_VE>;
475*4882a593Smuzhiyun			clock-names = "ahb", "mod", "ram";
476*4882a593Smuzhiyun			resets = <&ccu RST_BUS_VE>;
477*4882a593Smuzhiyun			interrupts = <GIC_SPI 58 IRQ_TYPE_LEVEL_HIGH>;
478*4882a593Smuzhiyun			allwinner,sram = <&ve_sram 1>;
479*4882a593Smuzhiyun		};
480*4882a593Smuzhiyun
481*4882a593Smuzhiyun		mmc0: mmc@1c0f000 {
482*4882a593Smuzhiyun			compatible = "allwinner,sun50i-a64-mmc";
483*4882a593Smuzhiyun			reg = <0x01c0f000 0x1000>;
484*4882a593Smuzhiyun			clocks = <&ccu CLK_BUS_MMC0>, <&ccu CLK_MMC0>;
485*4882a593Smuzhiyun			clock-names = "ahb", "mmc";
486*4882a593Smuzhiyun			resets = <&ccu RST_BUS_MMC0>;
487*4882a593Smuzhiyun			reset-names = "ahb";
488*4882a593Smuzhiyun			interrupts = <GIC_SPI 60 IRQ_TYPE_LEVEL_HIGH>;
489*4882a593Smuzhiyun			max-frequency = <150000000>;
490*4882a593Smuzhiyun			status = "disabled";
491*4882a593Smuzhiyun			#address-cells = <1>;
492*4882a593Smuzhiyun			#size-cells = <0>;
493*4882a593Smuzhiyun		};
494*4882a593Smuzhiyun
495*4882a593Smuzhiyun		mmc1: mmc@1c10000 {
496*4882a593Smuzhiyun			compatible = "allwinner,sun50i-a64-mmc";
497*4882a593Smuzhiyun			reg = <0x01c10000 0x1000>;
498*4882a593Smuzhiyun			clocks = <&ccu CLK_BUS_MMC1>, <&ccu CLK_MMC1>;
499*4882a593Smuzhiyun			clock-names = "ahb", "mmc";
500*4882a593Smuzhiyun			resets = <&ccu RST_BUS_MMC1>;
501*4882a593Smuzhiyun			reset-names = "ahb";
502*4882a593Smuzhiyun			interrupts = <GIC_SPI 61 IRQ_TYPE_LEVEL_HIGH>;
503*4882a593Smuzhiyun			max-frequency = <150000000>;
504*4882a593Smuzhiyun			status = "disabled";
505*4882a593Smuzhiyun			#address-cells = <1>;
506*4882a593Smuzhiyun			#size-cells = <0>;
507*4882a593Smuzhiyun		};
508*4882a593Smuzhiyun
509*4882a593Smuzhiyun		mmc2: mmc@1c11000 {
510*4882a593Smuzhiyun			compatible = "allwinner,sun50i-a64-emmc";
511*4882a593Smuzhiyun			reg = <0x01c11000 0x1000>;
512*4882a593Smuzhiyun			clocks = <&ccu CLK_BUS_MMC2>, <&ccu CLK_MMC2>;
513*4882a593Smuzhiyun			clock-names = "ahb", "mmc";
514*4882a593Smuzhiyun			resets = <&ccu RST_BUS_MMC2>;
515*4882a593Smuzhiyun			reset-names = "ahb";
516*4882a593Smuzhiyun			interrupts = <GIC_SPI 62 IRQ_TYPE_LEVEL_HIGH>;
517*4882a593Smuzhiyun			max-frequency = <150000000>;
518*4882a593Smuzhiyun			status = "disabled";
519*4882a593Smuzhiyun			#address-cells = <1>;
520*4882a593Smuzhiyun			#size-cells = <0>;
521*4882a593Smuzhiyun		};
522*4882a593Smuzhiyun
523*4882a593Smuzhiyun		sid: eeprom@1c14000 {
524*4882a593Smuzhiyun			compatible = "allwinner,sun50i-a64-sid";
525*4882a593Smuzhiyun			reg = <0x1c14000 0x400>;
526*4882a593Smuzhiyun			#address-cells = <1>;
527*4882a593Smuzhiyun			#size-cells = <1>;
528*4882a593Smuzhiyun
529*4882a593Smuzhiyun			ths_calibration: thermal-sensor-calibration@34 {
530*4882a593Smuzhiyun				reg = <0x34 0x8>;
531*4882a593Smuzhiyun			};
532*4882a593Smuzhiyun		};
533*4882a593Smuzhiyun
534*4882a593Smuzhiyun		crypto: crypto@1c15000 {
535*4882a593Smuzhiyun			compatible = "allwinner,sun50i-a64-crypto";
536*4882a593Smuzhiyun			reg = <0x01c15000 0x1000>;
537*4882a593Smuzhiyun			interrupts = <GIC_SPI 94 IRQ_TYPE_LEVEL_HIGH>;
538*4882a593Smuzhiyun			clocks = <&ccu CLK_BUS_CE>, <&ccu CLK_CE>;
539*4882a593Smuzhiyun			clock-names = "bus", "mod";
540*4882a593Smuzhiyun			resets = <&ccu RST_BUS_CE>;
541*4882a593Smuzhiyun		};
542*4882a593Smuzhiyun
543*4882a593Smuzhiyun		msgbox: mailbox@1c17000 {
544*4882a593Smuzhiyun			compatible = "allwinner,sun50i-a64-msgbox",
545*4882a593Smuzhiyun				     "allwinner,sun6i-a31-msgbox";
546*4882a593Smuzhiyun			reg = <0x01c17000 0x1000>;
547*4882a593Smuzhiyun			clocks = <&ccu CLK_BUS_MSGBOX>;
548*4882a593Smuzhiyun			resets = <&ccu RST_BUS_MSGBOX>;
549*4882a593Smuzhiyun			interrupts = <GIC_SPI 49 IRQ_TYPE_LEVEL_HIGH>;
550*4882a593Smuzhiyun			#mbox-cells = <1>;
551*4882a593Smuzhiyun		};
552*4882a593Smuzhiyun
553*4882a593Smuzhiyun		usb_otg: usb@1c19000 {
554*4882a593Smuzhiyun			compatible = "allwinner,sun8i-a33-musb";
555*4882a593Smuzhiyun			reg = <0x01c19000 0x0400>;
556*4882a593Smuzhiyun			clocks = <&ccu CLK_BUS_OTG>;
557*4882a593Smuzhiyun			resets = <&ccu RST_BUS_OTG>;
558*4882a593Smuzhiyun			interrupts = <GIC_SPI 71 IRQ_TYPE_LEVEL_HIGH>;
559*4882a593Smuzhiyun			interrupt-names = "mc";
560*4882a593Smuzhiyun			phys = <&usbphy 0>;
561*4882a593Smuzhiyun			phy-names = "usb";
562*4882a593Smuzhiyun			extcon = <&usbphy 0>;
563*4882a593Smuzhiyun			dr_mode = "otg";
564*4882a593Smuzhiyun			status = "disabled";
565*4882a593Smuzhiyun		};
566*4882a593Smuzhiyun
567*4882a593Smuzhiyun		usbphy: phy@1c19400 {
568*4882a593Smuzhiyun			compatible = "allwinner,sun50i-a64-usb-phy";
569*4882a593Smuzhiyun			reg = <0x01c19400 0x14>,
570*4882a593Smuzhiyun			      <0x01c1a800 0x4>,
571*4882a593Smuzhiyun			      <0x01c1b800 0x4>;
572*4882a593Smuzhiyun			reg-names = "phy_ctrl",
573*4882a593Smuzhiyun				    "pmu0",
574*4882a593Smuzhiyun				    "pmu1";
575*4882a593Smuzhiyun			clocks = <&ccu CLK_USB_PHY0>,
576*4882a593Smuzhiyun				 <&ccu CLK_USB_PHY1>;
577*4882a593Smuzhiyun			clock-names = "usb0_phy",
578*4882a593Smuzhiyun				      "usb1_phy";
579*4882a593Smuzhiyun			resets = <&ccu RST_USB_PHY0>,
580*4882a593Smuzhiyun				 <&ccu RST_USB_PHY1>;
581*4882a593Smuzhiyun			reset-names = "usb0_reset",
582*4882a593Smuzhiyun				      "usb1_reset";
583*4882a593Smuzhiyun			status = "disabled";
584*4882a593Smuzhiyun			#phy-cells = <1>;
585*4882a593Smuzhiyun		};
586*4882a593Smuzhiyun
587*4882a593Smuzhiyun		ehci0: usb@1c1a000 {
588*4882a593Smuzhiyun			compatible = "allwinner,sun50i-a64-ehci", "generic-ehci";
589*4882a593Smuzhiyun			reg = <0x01c1a000 0x100>;
590*4882a593Smuzhiyun			interrupts = <GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>;
591*4882a593Smuzhiyun			clocks = <&ccu CLK_BUS_OHCI0>,
592*4882a593Smuzhiyun				 <&ccu CLK_BUS_EHCI0>,
593*4882a593Smuzhiyun				 <&ccu CLK_USB_OHCI0>;
594*4882a593Smuzhiyun			resets = <&ccu RST_BUS_OHCI0>,
595*4882a593Smuzhiyun				 <&ccu RST_BUS_EHCI0>;
596*4882a593Smuzhiyun			phys = <&usbphy 0>;
597*4882a593Smuzhiyun			phy-names = "usb";
598*4882a593Smuzhiyun			status = "disabled";
599*4882a593Smuzhiyun		};
600*4882a593Smuzhiyun
601*4882a593Smuzhiyun		ohci0: usb@1c1a400 {
602*4882a593Smuzhiyun			compatible = "allwinner,sun50i-a64-ohci", "generic-ohci";
603*4882a593Smuzhiyun			reg = <0x01c1a400 0x100>;
604*4882a593Smuzhiyun			interrupts = <GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>;
605*4882a593Smuzhiyun			clocks = <&ccu CLK_BUS_OHCI0>,
606*4882a593Smuzhiyun				 <&ccu CLK_USB_OHCI0>;
607*4882a593Smuzhiyun			resets = <&ccu RST_BUS_OHCI0>;
608*4882a593Smuzhiyun			phys = <&usbphy 0>;
609*4882a593Smuzhiyun			phy-names = "usb";
610*4882a593Smuzhiyun			status = "disabled";
611*4882a593Smuzhiyun		};
612*4882a593Smuzhiyun
613*4882a593Smuzhiyun		ehci1: usb@1c1b000 {
614*4882a593Smuzhiyun			compatible = "allwinner,sun50i-a64-ehci", "generic-ehci";
615*4882a593Smuzhiyun			reg = <0x01c1b000 0x100>;
616*4882a593Smuzhiyun			interrupts = <GIC_SPI 74 IRQ_TYPE_LEVEL_HIGH>;
617*4882a593Smuzhiyun			clocks = <&ccu CLK_BUS_OHCI1>,
618*4882a593Smuzhiyun				 <&ccu CLK_BUS_EHCI1>,
619*4882a593Smuzhiyun				 <&ccu CLK_USB_OHCI1>;
620*4882a593Smuzhiyun			resets = <&ccu RST_BUS_OHCI1>,
621*4882a593Smuzhiyun				 <&ccu RST_BUS_EHCI1>;
622*4882a593Smuzhiyun			phys = <&usbphy 1>;
623*4882a593Smuzhiyun			phy-names = "usb";
624*4882a593Smuzhiyun			status = "disabled";
625*4882a593Smuzhiyun		};
626*4882a593Smuzhiyun
627*4882a593Smuzhiyun		ohci1: usb@1c1b400 {
628*4882a593Smuzhiyun			compatible = "allwinner,sun50i-a64-ohci", "generic-ohci";
629*4882a593Smuzhiyun			reg = <0x01c1b400 0x100>;
630*4882a593Smuzhiyun			interrupts = <GIC_SPI 75 IRQ_TYPE_LEVEL_HIGH>;
631*4882a593Smuzhiyun			clocks = <&ccu CLK_BUS_OHCI1>,
632*4882a593Smuzhiyun				 <&ccu CLK_USB_OHCI1>;
633*4882a593Smuzhiyun			resets = <&ccu RST_BUS_OHCI1>;
634*4882a593Smuzhiyun			phys = <&usbphy 1>;
635*4882a593Smuzhiyun			phy-names = "usb";
636*4882a593Smuzhiyun			status = "disabled";
637*4882a593Smuzhiyun		};
638*4882a593Smuzhiyun
639*4882a593Smuzhiyun		ccu: clock@1c20000 {
640*4882a593Smuzhiyun			compatible = "allwinner,sun50i-a64-ccu";
641*4882a593Smuzhiyun			reg = <0x01c20000 0x400>;
642*4882a593Smuzhiyun			clocks = <&osc24M>, <&rtc 0>;
643*4882a593Smuzhiyun			clock-names = "hosc", "losc";
644*4882a593Smuzhiyun			#clock-cells = <1>;
645*4882a593Smuzhiyun			#reset-cells = <1>;
646*4882a593Smuzhiyun		};
647*4882a593Smuzhiyun
648*4882a593Smuzhiyun		pio: pinctrl@1c20800 {
649*4882a593Smuzhiyun			compatible = "allwinner,sun50i-a64-pinctrl";
650*4882a593Smuzhiyun			reg = <0x01c20800 0x400>;
651*4882a593Smuzhiyun			interrupts = <GIC_SPI 11 IRQ_TYPE_LEVEL_HIGH>,
652*4882a593Smuzhiyun				     <GIC_SPI 17 IRQ_TYPE_LEVEL_HIGH>,
653*4882a593Smuzhiyun				     <GIC_SPI 21 IRQ_TYPE_LEVEL_HIGH>;
654*4882a593Smuzhiyun			clocks = <&ccu CLK_BUS_PIO>, <&osc24M>, <&rtc 0>;
655*4882a593Smuzhiyun			clock-names = "apb", "hosc", "losc";
656*4882a593Smuzhiyun			gpio-controller;
657*4882a593Smuzhiyun			#gpio-cells = <3>;
658*4882a593Smuzhiyun			interrupt-controller;
659*4882a593Smuzhiyun			#interrupt-cells = <3>;
660*4882a593Smuzhiyun
661*4882a593Smuzhiyun			csi_pins: csi-pins {
662*4882a593Smuzhiyun				pins = "PE0", "PE2", "PE3", "PE4", "PE5", "PE6",
663*4882a593Smuzhiyun				       "PE7", "PE8", "PE9", "PE10", "PE11";
664*4882a593Smuzhiyun				function = "csi";
665*4882a593Smuzhiyun			};
666*4882a593Smuzhiyun
667*4882a593Smuzhiyun			/omit-if-no-ref/
668*4882a593Smuzhiyun			csi_mclk_pin: csi-mclk-pin {
669*4882a593Smuzhiyun				pins = "PE1";
670*4882a593Smuzhiyun				function = "csi";
671*4882a593Smuzhiyun			};
672*4882a593Smuzhiyun
673*4882a593Smuzhiyun			i2c0_pins: i2c0-pins {
674*4882a593Smuzhiyun				pins = "PH0", "PH1";
675*4882a593Smuzhiyun				function = "i2c0";
676*4882a593Smuzhiyun			};
677*4882a593Smuzhiyun
678*4882a593Smuzhiyun			i2c1_pins: i2c1-pins {
679*4882a593Smuzhiyun				pins = "PH2", "PH3";
680*4882a593Smuzhiyun				function = "i2c1";
681*4882a593Smuzhiyun			};
682*4882a593Smuzhiyun
683*4882a593Smuzhiyun			i2c2_pins: i2c2-pins {
684*4882a593Smuzhiyun				pins = "PE14", "PE15";
685*4882a593Smuzhiyun				function = "i2c2";
686*4882a593Smuzhiyun			};
687*4882a593Smuzhiyun
688*4882a593Smuzhiyun			/omit-if-no-ref/
689*4882a593Smuzhiyun			lcd_rgb666_pins: lcd-rgb666-pins {
690*4882a593Smuzhiyun				pins = "PD0", "PD1", "PD2", "PD3", "PD4",
691*4882a593Smuzhiyun				       "PD5", "PD6", "PD7", "PD8", "PD9",
692*4882a593Smuzhiyun				       "PD10", "PD11", "PD12", "PD13",
693*4882a593Smuzhiyun				       "PD14", "PD15", "PD16", "PD17",
694*4882a593Smuzhiyun				       "PD18", "PD19", "PD20", "PD21";
695*4882a593Smuzhiyun				function = "lcd0";
696*4882a593Smuzhiyun			};
697*4882a593Smuzhiyun
698*4882a593Smuzhiyun			mmc0_pins: mmc0-pins {
699*4882a593Smuzhiyun				pins = "PF0", "PF1", "PF2", "PF3",
700*4882a593Smuzhiyun				       "PF4", "PF5";
701*4882a593Smuzhiyun				function = "mmc0";
702*4882a593Smuzhiyun				drive-strength = <30>;
703*4882a593Smuzhiyun				bias-pull-up;
704*4882a593Smuzhiyun			};
705*4882a593Smuzhiyun
706*4882a593Smuzhiyun			mmc1_pins: mmc1-pins {
707*4882a593Smuzhiyun				pins = "PG0", "PG1", "PG2", "PG3",
708*4882a593Smuzhiyun				       "PG4", "PG5";
709*4882a593Smuzhiyun				function = "mmc1";
710*4882a593Smuzhiyun				drive-strength = <30>;
711*4882a593Smuzhiyun				bias-pull-up;
712*4882a593Smuzhiyun			};
713*4882a593Smuzhiyun
714*4882a593Smuzhiyun			mmc2_pins: mmc2-pins {
715*4882a593Smuzhiyun				pins = "PC5", "PC6", "PC8", "PC9",
716*4882a593Smuzhiyun				       "PC10","PC11", "PC12", "PC13",
717*4882a593Smuzhiyun				       "PC14", "PC15", "PC16";
718*4882a593Smuzhiyun				function = "mmc2";
719*4882a593Smuzhiyun				drive-strength = <30>;
720*4882a593Smuzhiyun				bias-pull-up;
721*4882a593Smuzhiyun			};
722*4882a593Smuzhiyun
723*4882a593Smuzhiyun			mmc2_ds_pin: mmc2-ds-pin {
724*4882a593Smuzhiyun				pins = "PC1";
725*4882a593Smuzhiyun				function = "mmc2";
726*4882a593Smuzhiyun				drive-strength = <30>;
727*4882a593Smuzhiyun				bias-pull-up;
728*4882a593Smuzhiyun			};
729*4882a593Smuzhiyun
730*4882a593Smuzhiyun			pwm_pin: pwm-pin {
731*4882a593Smuzhiyun				pins = "PD22";
732*4882a593Smuzhiyun				function = "pwm";
733*4882a593Smuzhiyun			};
734*4882a593Smuzhiyun
735*4882a593Smuzhiyun			rmii_pins: rmii-pins {
736*4882a593Smuzhiyun				pins = "PD10", "PD11", "PD13", "PD14", "PD17",
737*4882a593Smuzhiyun				       "PD18", "PD19", "PD20", "PD22", "PD23";
738*4882a593Smuzhiyun				function = "emac";
739*4882a593Smuzhiyun				drive-strength = <40>;
740*4882a593Smuzhiyun			};
741*4882a593Smuzhiyun
742*4882a593Smuzhiyun			rgmii_pins: rgmii-pins {
743*4882a593Smuzhiyun				pins = "PD8", "PD9", "PD10", "PD11", "PD12",
744*4882a593Smuzhiyun				       "PD13", "PD15", "PD16", "PD17", "PD18",
745*4882a593Smuzhiyun				       "PD19", "PD20", "PD21", "PD22", "PD23";
746*4882a593Smuzhiyun				function = "emac";
747*4882a593Smuzhiyun				drive-strength = <40>;
748*4882a593Smuzhiyun			};
749*4882a593Smuzhiyun
750*4882a593Smuzhiyun			spdif_tx_pin: spdif-tx-pin {
751*4882a593Smuzhiyun				pins = "PH8";
752*4882a593Smuzhiyun				function = "spdif";
753*4882a593Smuzhiyun			};
754*4882a593Smuzhiyun
755*4882a593Smuzhiyun			spi0_pins: spi0-pins {
756*4882a593Smuzhiyun				pins = "PC0", "PC1", "PC2", "PC3";
757*4882a593Smuzhiyun				function = "spi0";
758*4882a593Smuzhiyun			};
759*4882a593Smuzhiyun
760*4882a593Smuzhiyun			spi1_pins: spi1-pins {
761*4882a593Smuzhiyun				pins = "PD0", "PD1", "PD2", "PD3";
762*4882a593Smuzhiyun				function = "spi1";
763*4882a593Smuzhiyun			};
764*4882a593Smuzhiyun
765*4882a593Smuzhiyun			uart0_pb_pins: uart0-pb-pins {
766*4882a593Smuzhiyun				pins = "PB8", "PB9";
767*4882a593Smuzhiyun				function = "uart0";
768*4882a593Smuzhiyun			};
769*4882a593Smuzhiyun
770*4882a593Smuzhiyun			uart1_pins: uart1-pins {
771*4882a593Smuzhiyun				pins = "PG6", "PG7";
772*4882a593Smuzhiyun				function = "uart1";
773*4882a593Smuzhiyun			};
774*4882a593Smuzhiyun
775*4882a593Smuzhiyun			uart1_rts_cts_pins: uart1-rts-cts-pins {
776*4882a593Smuzhiyun				pins = "PG8", "PG9";
777*4882a593Smuzhiyun				function = "uart1";
778*4882a593Smuzhiyun			};
779*4882a593Smuzhiyun
780*4882a593Smuzhiyun			uart2_pins: uart2-pins {
781*4882a593Smuzhiyun				pins = "PB0", "PB1";
782*4882a593Smuzhiyun				function = "uart2";
783*4882a593Smuzhiyun			};
784*4882a593Smuzhiyun
785*4882a593Smuzhiyun			uart3_pins: uart3-pins {
786*4882a593Smuzhiyun				pins = "PD0", "PD1";
787*4882a593Smuzhiyun				function = "uart3";
788*4882a593Smuzhiyun			};
789*4882a593Smuzhiyun
790*4882a593Smuzhiyun			uart4_pins: uart4-pins {
791*4882a593Smuzhiyun				pins = "PD2", "PD3";
792*4882a593Smuzhiyun				function = "uart4";
793*4882a593Smuzhiyun			};
794*4882a593Smuzhiyun
795*4882a593Smuzhiyun			uart4_rts_cts_pins: uart4-rts-cts-pins {
796*4882a593Smuzhiyun				pins = "PD4", "PD5";
797*4882a593Smuzhiyun				function = "uart4";
798*4882a593Smuzhiyun			};
799*4882a593Smuzhiyun		};
800*4882a593Smuzhiyun
801*4882a593Smuzhiyun		spdif: spdif@1c21000 {
802*4882a593Smuzhiyun			#sound-dai-cells = <0>;
803*4882a593Smuzhiyun			compatible = "allwinner,sun50i-a64-spdif",
804*4882a593Smuzhiyun				     "allwinner,sun8i-h3-spdif";
805*4882a593Smuzhiyun			reg = <0x01c21000 0x400>;
806*4882a593Smuzhiyun			interrupts = <GIC_SPI 12 IRQ_TYPE_LEVEL_HIGH>;
807*4882a593Smuzhiyun			clocks = <&ccu CLK_BUS_SPDIF>, <&ccu CLK_SPDIF>;
808*4882a593Smuzhiyun			resets = <&ccu RST_BUS_SPDIF>;
809*4882a593Smuzhiyun			clock-names = "apb", "spdif";
810*4882a593Smuzhiyun			dmas = <&dma 2>;
811*4882a593Smuzhiyun			dma-names = "tx";
812*4882a593Smuzhiyun			pinctrl-names = "default";
813*4882a593Smuzhiyun			pinctrl-0 = <&spdif_tx_pin>;
814*4882a593Smuzhiyun			status = "disabled";
815*4882a593Smuzhiyun		};
816*4882a593Smuzhiyun
817*4882a593Smuzhiyun		lradc: lradc@1c21800 {
818*4882a593Smuzhiyun			compatible = "allwinner,sun50i-a64-lradc",
819*4882a593Smuzhiyun				     "allwinner,sun8i-a83t-r-lradc";
820*4882a593Smuzhiyun			reg = <0x01c21800 0x400>;
821*4882a593Smuzhiyun			interrupts = <GIC_SPI 30 IRQ_TYPE_LEVEL_HIGH>;
822*4882a593Smuzhiyun			status = "disabled";
823*4882a593Smuzhiyun		};
824*4882a593Smuzhiyun
825*4882a593Smuzhiyun		i2s0: i2s@1c22000 {
826*4882a593Smuzhiyun			#sound-dai-cells = <0>;
827*4882a593Smuzhiyun			compatible = "allwinner,sun50i-a64-i2s",
828*4882a593Smuzhiyun				     "allwinner,sun8i-h3-i2s";
829*4882a593Smuzhiyun			reg = <0x01c22000 0x400>;
830*4882a593Smuzhiyun			interrupts = <GIC_SPI 13 IRQ_TYPE_LEVEL_HIGH>;
831*4882a593Smuzhiyun			clocks = <&ccu CLK_BUS_I2S0>, <&ccu CLK_I2S0>;
832*4882a593Smuzhiyun			clock-names = "apb", "mod";
833*4882a593Smuzhiyun			resets = <&ccu RST_BUS_I2S0>;
834*4882a593Smuzhiyun			dma-names = "rx", "tx";
835*4882a593Smuzhiyun			dmas = <&dma 3>, <&dma 3>;
836*4882a593Smuzhiyun			status = "disabled";
837*4882a593Smuzhiyun		};
838*4882a593Smuzhiyun
839*4882a593Smuzhiyun		i2s1: i2s@1c22400 {
840*4882a593Smuzhiyun			#sound-dai-cells = <0>;
841*4882a593Smuzhiyun			compatible = "allwinner,sun50i-a64-i2s",
842*4882a593Smuzhiyun				     "allwinner,sun8i-h3-i2s";
843*4882a593Smuzhiyun			reg = <0x01c22400 0x400>;
844*4882a593Smuzhiyun			interrupts = <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>;
845*4882a593Smuzhiyun			clocks = <&ccu CLK_BUS_I2S1>, <&ccu CLK_I2S1>;
846*4882a593Smuzhiyun			clock-names = "apb", "mod";
847*4882a593Smuzhiyun			resets = <&ccu RST_BUS_I2S1>;
848*4882a593Smuzhiyun			dma-names = "rx", "tx";
849*4882a593Smuzhiyun			dmas = <&dma 4>, <&dma 4>;
850*4882a593Smuzhiyun			status = "disabled";
851*4882a593Smuzhiyun		};
852*4882a593Smuzhiyun
853*4882a593Smuzhiyun		dai: dai@1c22c00 {
854*4882a593Smuzhiyun			#sound-dai-cells = <0>;
855*4882a593Smuzhiyun			compatible = "allwinner,sun50i-a64-codec-i2s";
856*4882a593Smuzhiyun			reg = <0x01c22c00 0x200>;
857*4882a593Smuzhiyun			interrupts = <GIC_SPI 29 IRQ_TYPE_LEVEL_HIGH>;
858*4882a593Smuzhiyun			clocks = <&ccu CLK_BUS_CODEC>, <&ccu CLK_AC_DIG>;
859*4882a593Smuzhiyun			clock-names = "apb", "mod";
860*4882a593Smuzhiyun			resets = <&ccu RST_BUS_CODEC>;
861*4882a593Smuzhiyun			dmas = <&dma 15>, <&dma 15>;
862*4882a593Smuzhiyun			dma-names = "rx", "tx";
863*4882a593Smuzhiyun			status = "disabled";
864*4882a593Smuzhiyun		};
865*4882a593Smuzhiyun
866*4882a593Smuzhiyun		codec: codec@1c22e00 {
867*4882a593Smuzhiyun			#sound-dai-cells = <0>;
868*4882a593Smuzhiyun			compatible = "allwinner,sun50i-a64-codec",
869*4882a593Smuzhiyun				     "allwinner,sun8i-a33-codec";
870*4882a593Smuzhiyun			reg = <0x01c22e00 0x600>;
871*4882a593Smuzhiyun			interrupts = <GIC_SPI 28 IRQ_TYPE_LEVEL_HIGH>;
872*4882a593Smuzhiyun			clocks = <&ccu CLK_BUS_CODEC>, <&ccu CLK_AC_DIG>;
873*4882a593Smuzhiyun			clock-names = "bus", "mod";
874*4882a593Smuzhiyun			status = "disabled";
875*4882a593Smuzhiyun		};
876*4882a593Smuzhiyun
877*4882a593Smuzhiyun		ths: thermal-sensor@1c25000 {
878*4882a593Smuzhiyun			compatible = "allwinner,sun50i-a64-ths";
879*4882a593Smuzhiyun			reg = <0x01c25000 0x100>;
880*4882a593Smuzhiyun			clocks = <&ccu CLK_BUS_THS>, <&ccu CLK_THS>;
881*4882a593Smuzhiyun			clock-names = "bus", "mod";
882*4882a593Smuzhiyun			interrupts = <GIC_SPI 31 IRQ_TYPE_LEVEL_HIGH>;
883*4882a593Smuzhiyun			resets = <&ccu RST_BUS_THS>;
884*4882a593Smuzhiyun			nvmem-cells = <&ths_calibration>;
885*4882a593Smuzhiyun			nvmem-cell-names = "calibration";
886*4882a593Smuzhiyun			#thermal-sensor-cells = <1>;
887*4882a593Smuzhiyun		};
888*4882a593Smuzhiyun
889*4882a593Smuzhiyun		uart0: serial@1c28000 {
890*4882a593Smuzhiyun			compatible = "snps,dw-apb-uart";
891*4882a593Smuzhiyun			reg = <0x01c28000 0x400>;
892*4882a593Smuzhiyun			interrupts = <GIC_SPI 0 IRQ_TYPE_LEVEL_HIGH>;
893*4882a593Smuzhiyun			reg-shift = <2>;
894*4882a593Smuzhiyun			reg-io-width = <4>;
895*4882a593Smuzhiyun			clocks = <&ccu CLK_BUS_UART0>;
896*4882a593Smuzhiyun			resets = <&ccu RST_BUS_UART0>;
897*4882a593Smuzhiyun			status = "disabled";
898*4882a593Smuzhiyun		};
899*4882a593Smuzhiyun
900*4882a593Smuzhiyun		uart1: serial@1c28400 {
901*4882a593Smuzhiyun			compatible = "snps,dw-apb-uart";
902*4882a593Smuzhiyun			reg = <0x01c28400 0x400>;
903*4882a593Smuzhiyun			interrupts = <GIC_SPI 1 IRQ_TYPE_LEVEL_HIGH>;
904*4882a593Smuzhiyun			reg-shift = <2>;
905*4882a593Smuzhiyun			reg-io-width = <4>;
906*4882a593Smuzhiyun			clocks = <&ccu CLK_BUS_UART1>;
907*4882a593Smuzhiyun			resets = <&ccu RST_BUS_UART1>;
908*4882a593Smuzhiyun			status = "disabled";
909*4882a593Smuzhiyun		};
910*4882a593Smuzhiyun
911*4882a593Smuzhiyun		uart2: serial@1c28800 {
912*4882a593Smuzhiyun			compatible = "snps,dw-apb-uart";
913*4882a593Smuzhiyun			reg = <0x01c28800 0x400>;
914*4882a593Smuzhiyun			interrupts = <GIC_SPI 2 IRQ_TYPE_LEVEL_HIGH>;
915*4882a593Smuzhiyun			reg-shift = <2>;
916*4882a593Smuzhiyun			reg-io-width = <4>;
917*4882a593Smuzhiyun			clocks = <&ccu CLK_BUS_UART2>;
918*4882a593Smuzhiyun			resets = <&ccu RST_BUS_UART2>;
919*4882a593Smuzhiyun			status = "disabled";
920*4882a593Smuzhiyun		};
921*4882a593Smuzhiyun
922*4882a593Smuzhiyun		uart3: serial@1c28c00 {
923*4882a593Smuzhiyun			compatible = "snps,dw-apb-uart";
924*4882a593Smuzhiyun			reg = <0x01c28c00 0x400>;
925*4882a593Smuzhiyun			interrupts = <GIC_SPI 3 IRQ_TYPE_LEVEL_HIGH>;
926*4882a593Smuzhiyun			reg-shift = <2>;
927*4882a593Smuzhiyun			reg-io-width = <4>;
928*4882a593Smuzhiyun			clocks = <&ccu CLK_BUS_UART3>;
929*4882a593Smuzhiyun			resets = <&ccu RST_BUS_UART3>;
930*4882a593Smuzhiyun			status = "disabled";
931*4882a593Smuzhiyun		};
932*4882a593Smuzhiyun
933*4882a593Smuzhiyun		uart4: serial@1c29000 {
934*4882a593Smuzhiyun			compatible = "snps,dw-apb-uart";
935*4882a593Smuzhiyun			reg = <0x01c29000 0x400>;
936*4882a593Smuzhiyun			interrupts = <GIC_SPI 4 IRQ_TYPE_LEVEL_HIGH>;
937*4882a593Smuzhiyun			reg-shift = <2>;
938*4882a593Smuzhiyun			reg-io-width = <4>;
939*4882a593Smuzhiyun			clocks = <&ccu CLK_BUS_UART4>;
940*4882a593Smuzhiyun			resets = <&ccu RST_BUS_UART4>;
941*4882a593Smuzhiyun			status = "disabled";
942*4882a593Smuzhiyun		};
943*4882a593Smuzhiyun
944*4882a593Smuzhiyun		i2c0: i2c@1c2ac00 {
945*4882a593Smuzhiyun			compatible = "allwinner,sun6i-a31-i2c";
946*4882a593Smuzhiyun			reg = <0x01c2ac00 0x400>;
947*4882a593Smuzhiyun			interrupts = <GIC_SPI 6 IRQ_TYPE_LEVEL_HIGH>;
948*4882a593Smuzhiyun			clocks = <&ccu CLK_BUS_I2C0>;
949*4882a593Smuzhiyun			resets = <&ccu RST_BUS_I2C0>;
950*4882a593Smuzhiyun			pinctrl-names = "default";
951*4882a593Smuzhiyun			pinctrl-0 = <&i2c0_pins>;
952*4882a593Smuzhiyun			status = "disabled";
953*4882a593Smuzhiyun			#address-cells = <1>;
954*4882a593Smuzhiyun			#size-cells = <0>;
955*4882a593Smuzhiyun		};
956*4882a593Smuzhiyun
957*4882a593Smuzhiyun		i2c1: i2c@1c2b000 {
958*4882a593Smuzhiyun			compatible = "allwinner,sun6i-a31-i2c";
959*4882a593Smuzhiyun			reg = <0x01c2b000 0x400>;
960*4882a593Smuzhiyun			interrupts = <GIC_SPI 7 IRQ_TYPE_LEVEL_HIGH>;
961*4882a593Smuzhiyun			clocks = <&ccu CLK_BUS_I2C1>;
962*4882a593Smuzhiyun			resets = <&ccu RST_BUS_I2C1>;
963*4882a593Smuzhiyun			pinctrl-names = "default";
964*4882a593Smuzhiyun			pinctrl-0 = <&i2c1_pins>;
965*4882a593Smuzhiyun			status = "disabled";
966*4882a593Smuzhiyun			#address-cells = <1>;
967*4882a593Smuzhiyun			#size-cells = <0>;
968*4882a593Smuzhiyun		};
969*4882a593Smuzhiyun
970*4882a593Smuzhiyun		i2c2: i2c@1c2b400 {
971*4882a593Smuzhiyun			compatible = "allwinner,sun6i-a31-i2c";
972*4882a593Smuzhiyun			reg = <0x01c2b400 0x400>;
973*4882a593Smuzhiyun			interrupts = <GIC_SPI 8 IRQ_TYPE_LEVEL_HIGH>;
974*4882a593Smuzhiyun			clocks = <&ccu CLK_BUS_I2C2>;
975*4882a593Smuzhiyun			resets = <&ccu RST_BUS_I2C2>;
976*4882a593Smuzhiyun			pinctrl-names = "default";
977*4882a593Smuzhiyun			pinctrl-0 = <&i2c2_pins>;
978*4882a593Smuzhiyun			status = "disabled";
979*4882a593Smuzhiyun			#address-cells = <1>;
980*4882a593Smuzhiyun			#size-cells = <0>;
981*4882a593Smuzhiyun		};
982*4882a593Smuzhiyun
983*4882a593Smuzhiyun		spi0: spi@1c68000 {
984*4882a593Smuzhiyun			compatible = "allwinner,sun8i-h3-spi";
985*4882a593Smuzhiyun			reg = <0x01c68000 0x1000>;
986*4882a593Smuzhiyun			interrupts = <GIC_SPI 65 IRQ_TYPE_LEVEL_HIGH>;
987*4882a593Smuzhiyun			clocks = <&ccu CLK_BUS_SPI0>, <&ccu CLK_SPI0>;
988*4882a593Smuzhiyun			clock-names = "ahb", "mod";
989*4882a593Smuzhiyun			dmas = <&dma 23>, <&dma 23>;
990*4882a593Smuzhiyun			dma-names = "rx", "tx";
991*4882a593Smuzhiyun			pinctrl-names = "default";
992*4882a593Smuzhiyun			pinctrl-0 = <&spi0_pins>;
993*4882a593Smuzhiyun			resets = <&ccu RST_BUS_SPI0>;
994*4882a593Smuzhiyun			status = "disabled";
995*4882a593Smuzhiyun			num-cs = <1>;
996*4882a593Smuzhiyun			#address-cells = <1>;
997*4882a593Smuzhiyun			#size-cells = <0>;
998*4882a593Smuzhiyun		};
999*4882a593Smuzhiyun
1000*4882a593Smuzhiyun		spi1: spi@1c69000 {
1001*4882a593Smuzhiyun			compatible = "allwinner,sun8i-h3-spi";
1002*4882a593Smuzhiyun			reg = <0x01c69000 0x1000>;
1003*4882a593Smuzhiyun			interrupts = <GIC_SPI 66 IRQ_TYPE_LEVEL_HIGH>;
1004*4882a593Smuzhiyun			clocks = <&ccu CLK_BUS_SPI1>, <&ccu CLK_SPI1>;
1005*4882a593Smuzhiyun			clock-names = "ahb", "mod";
1006*4882a593Smuzhiyun			dmas = <&dma 24>, <&dma 24>;
1007*4882a593Smuzhiyun			dma-names = "rx", "tx";
1008*4882a593Smuzhiyun			pinctrl-names = "default";
1009*4882a593Smuzhiyun			pinctrl-0 = <&spi1_pins>;
1010*4882a593Smuzhiyun			resets = <&ccu RST_BUS_SPI1>;
1011*4882a593Smuzhiyun			status = "disabled";
1012*4882a593Smuzhiyun			num-cs = <1>;
1013*4882a593Smuzhiyun			#address-cells = <1>;
1014*4882a593Smuzhiyun			#size-cells = <0>;
1015*4882a593Smuzhiyun		};
1016*4882a593Smuzhiyun
1017*4882a593Smuzhiyun		emac: ethernet@1c30000 {
1018*4882a593Smuzhiyun			compatible = "allwinner,sun50i-a64-emac";
1019*4882a593Smuzhiyun			syscon = <&syscon>;
1020*4882a593Smuzhiyun			reg = <0x01c30000 0x10000>;
1021*4882a593Smuzhiyun			interrupts = <GIC_SPI 82 IRQ_TYPE_LEVEL_HIGH>;
1022*4882a593Smuzhiyun			interrupt-names = "macirq";
1023*4882a593Smuzhiyun			resets = <&ccu RST_BUS_EMAC>;
1024*4882a593Smuzhiyun			reset-names = "stmmaceth";
1025*4882a593Smuzhiyun			clocks = <&ccu CLK_BUS_EMAC>;
1026*4882a593Smuzhiyun			clock-names = "stmmaceth";
1027*4882a593Smuzhiyun			status = "disabled";
1028*4882a593Smuzhiyun
1029*4882a593Smuzhiyun			mdio: mdio {
1030*4882a593Smuzhiyun				compatible = "snps,dwmac-mdio";
1031*4882a593Smuzhiyun				#address-cells = <1>;
1032*4882a593Smuzhiyun				#size-cells = <0>;
1033*4882a593Smuzhiyun			};
1034*4882a593Smuzhiyun		};
1035*4882a593Smuzhiyun
1036*4882a593Smuzhiyun		mali: gpu@1c40000 {
1037*4882a593Smuzhiyun			compatible = "allwinner,sun50i-a64-mali", "arm,mali-400";
1038*4882a593Smuzhiyun			reg = <0x01c40000 0x10000>;
1039*4882a593Smuzhiyun			interrupts = <GIC_SPI 97 IRQ_TYPE_LEVEL_HIGH>,
1040*4882a593Smuzhiyun				     <GIC_SPI 98 IRQ_TYPE_LEVEL_HIGH>,
1041*4882a593Smuzhiyun				     <GIC_SPI 99 IRQ_TYPE_LEVEL_HIGH>,
1042*4882a593Smuzhiyun				     <GIC_SPI 100 IRQ_TYPE_LEVEL_HIGH>,
1043*4882a593Smuzhiyun				     <GIC_SPI 102 IRQ_TYPE_LEVEL_HIGH>,
1044*4882a593Smuzhiyun				     <GIC_SPI 103 IRQ_TYPE_LEVEL_HIGH>,
1045*4882a593Smuzhiyun				     <GIC_SPI 101 IRQ_TYPE_LEVEL_HIGH>;
1046*4882a593Smuzhiyun			interrupt-names = "gp",
1047*4882a593Smuzhiyun					  "gpmmu",
1048*4882a593Smuzhiyun					  "pp0",
1049*4882a593Smuzhiyun					  "ppmmu0",
1050*4882a593Smuzhiyun					  "pp1",
1051*4882a593Smuzhiyun					  "ppmmu1",
1052*4882a593Smuzhiyun					  "pmu";
1053*4882a593Smuzhiyun			clocks = <&ccu CLK_BUS_GPU>, <&ccu CLK_GPU>;
1054*4882a593Smuzhiyun			clock-names = "bus", "core";
1055*4882a593Smuzhiyun			resets = <&ccu RST_BUS_GPU>;
1056*4882a593Smuzhiyun		};
1057*4882a593Smuzhiyun
1058*4882a593Smuzhiyun		gic: interrupt-controller@1c81000 {
1059*4882a593Smuzhiyun			compatible = "arm,gic-400";
1060*4882a593Smuzhiyun			reg = <0x01c81000 0x1000>,
1061*4882a593Smuzhiyun			      <0x01c82000 0x2000>,
1062*4882a593Smuzhiyun			      <0x01c84000 0x2000>,
1063*4882a593Smuzhiyun			      <0x01c86000 0x2000>;
1064*4882a593Smuzhiyun			interrupts = <GIC_PPI 9 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>;
1065*4882a593Smuzhiyun			interrupt-controller;
1066*4882a593Smuzhiyun			#interrupt-cells = <3>;
1067*4882a593Smuzhiyun		};
1068*4882a593Smuzhiyun
1069*4882a593Smuzhiyun		pwm: pwm@1c21400 {
1070*4882a593Smuzhiyun			compatible = "allwinner,sun50i-a64-pwm",
1071*4882a593Smuzhiyun				     "allwinner,sun5i-a13-pwm";
1072*4882a593Smuzhiyun			reg = <0x01c21400 0x400>;
1073*4882a593Smuzhiyun			clocks = <&osc24M>;
1074*4882a593Smuzhiyun			pinctrl-names = "default";
1075*4882a593Smuzhiyun			pinctrl-0 = <&pwm_pin>;
1076*4882a593Smuzhiyun			#pwm-cells = <3>;
1077*4882a593Smuzhiyun			status = "disabled";
1078*4882a593Smuzhiyun		};
1079*4882a593Smuzhiyun
1080*4882a593Smuzhiyun		mbus: dram-controller@1c62000 {
1081*4882a593Smuzhiyun			compatible = "allwinner,sun50i-a64-mbus";
1082*4882a593Smuzhiyun			reg = <0x01c62000 0x1000>;
1083*4882a593Smuzhiyun			clocks = <&ccu 112>;
1084*4882a593Smuzhiyun			#address-cells = <1>;
1085*4882a593Smuzhiyun			#size-cells = <1>;
1086*4882a593Smuzhiyun			dma-ranges = <0x00000000 0x40000000 0xc0000000>;
1087*4882a593Smuzhiyun			#interconnect-cells = <1>;
1088*4882a593Smuzhiyun		};
1089*4882a593Smuzhiyun
1090*4882a593Smuzhiyun		csi: csi@1cb0000 {
1091*4882a593Smuzhiyun			compatible = "allwinner,sun50i-a64-csi";
1092*4882a593Smuzhiyun			reg = <0x01cb0000 0x1000>;
1093*4882a593Smuzhiyun			interrupts = <GIC_SPI 84 IRQ_TYPE_LEVEL_HIGH>;
1094*4882a593Smuzhiyun			clocks = <&ccu CLK_BUS_CSI>,
1095*4882a593Smuzhiyun				 <&ccu CLK_CSI_SCLK>,
1096*4882a593Smuzhiyun				 <&ccu CLK_DRAM_CSI>;
1097*4882a593Smuzhiyun			clock-names = "bus", "mod", "ram";
1098*4882a593Smuzhiyun			resets = <&ccu RST_BUS_CSI>;
1099*4882a593Smuzhiyun			pinctrl-names = "default";
1100*4882a593Smuzhiyun			pinctrl-0 = <&csi_pins>;
1101*4882a593Smuzhiyun			status = "disabled";
1102*4882a593Smuzhiyun		};
1103*4882a593Smuzhiyun
1104*4882a593Smuzhiyun		dsi: dsi@1ca0000 {
1105*4882a593Smuzhiyun			compatible = "allwinner,sun50i-a64-mipi-dsi";
1106*4882a593Smuzhiyun			reg = <0x01ca0000 0x1000>;
1107*4882a593Smuzhiyun			interrupts = <GIC_SPI 89 IRQ_TYPE_LEVEL_HIGH>;
1108*4882a593Smuzhiyun			clocks = <&ccu CLK_BUS_MIPI_DSI>;
1109*4882a593Smuzhiyun			resets = <&ccu RST_BUS_MIPI_DSI>;
1110*4882a593Smuzhiyun			phys = <&dphy>;
1111*4882a593Smuzhiyun			phy-names = "dphy";
1112*4882a593Smuzhiyun			status = "disabled";
1113*4882a593Smuzhiyun			#address-cells = <1>;
1114*4882a593Smuzhiyun			#size-cells = <0>;
1115*4882a593Smuzhiyun
1116*4882a593Smuzhiyun			port {
1117*4882a593Smuzhiyun				dsi_in_tcon0: endpoint {
1118*4882a593Smuzhiyun					remote-endpoint = <&tcon0_out_dsi>;
1119*4882a593Smuzhiyun				};
1120*4882a593Smuzhiyun			};
1121*4882a593Smuzhiyun		};
1122*4882a593Smuzhiyun
1123*4882a593Smuzhiyun		dphy: d-phy@1ca1000 {
1124*4882a593Smuzhiyun			compatible = "allwinner,sun50i-a64-mipi-dphy",
1125*4882a593Smuzhiyun				     "allwinner,sun6i-a31-mipi-dphy";
1126*4882a593Smuzhiyun			reg = <0x01ca1000 0x1000>;
1127*4882a593Smuzhiyun			clocks = <&ccu CLK_BUS_MIPI_DSI>,
1128*4882a593Smuzhiyun				 <&ccu CLK_DSI_DPHY>;
1129*4882a593Smuzhiyun			clock-names = "bus", "mod";
1130*4882a593Smuzhiyun			resets = <&ccu RST_BUS_MIPI_DSI>;
1131*4882a593Smuzhiyun			status = "disabled";
1132*4882a593Smuzhiyun			#phy-cells = <0>;
1133*4882a593Smuzhiyun		};
1134*4882a593Smuzhiyun
1135*4882a593Smuzhiyun		deinterlace: deinterlace@1e00000 {
1136*4882a593Smuzhiyun			compatible = "allwinner,sun50i-a64-deinterlace",
1137*4882a593Smuzhiyun				     "allwinner,sun8i-h3-deinterlace";
1138*4882a593Smuzhiyun			reg = <0x01e00000 0x20000>;
1139*4882a593Smuzhiyun			clocks = <&ccu CLK_BUS_DEINTERLACE>,
1140*4882a593Smuzhiyun				 <&ccu CLK_DEINTERLACE>,
1141*4882a593Smuzhiyun				 <&ccu CLK_DRAM_DEINTERLACE>;
1142*4882a593Smuzhiyun			clock-names = "bus", "mod", "ram";
1143*4882a593Smuzhiyun			resets = <&ccu RST_BUS_DEINTERLACE>;
1144*4882a593Smuzhiyun			interrupts = <GIC_SPI 93 IRQ_TYPE_LEVEL_HIGH>;
1145*4882a593Smuzhiyun			interconnects = <&mbus 9>;
1146*4882a593Smuzhiyun			interconnect-names = "dma-mem";
1147*4882a593Smuzhiyun		};
1148*4882a593Smuzhiyun
1149*4882a593Smuzhiyun		hdmi: hdmi@1ee0000 {
1150*4882a593Smuzhiyun			compatible = "allwinner,sun50i-a64-dw-hdmi",
1151*4882a593Smuzhiyun				     "allwinner,sun8i-a83t-dw-hdmi";
1152*4882a593Smuzhiyun			reg = <0x01ee0000 0x10000>;
1153*4882a593Smuzhiyun			reg-io-width = <1>;
1154*4882a593Smuzhiyun			interrupts = <GIC_SPI 88 IRQ_TYPE_LEVEL_HIGH>;
1155*4882a593Smuzhiyun			clocks = <&ccu CLK_BUS_HDMI>, <&ccu CLK_HDMI_DDC>,
1156*4882a593Smuzhiyun				 <&ccu CLK_HDMI>;
1157*4882a593Smuzhiyun			clock-names = "iahb", "isfr", "tmds";
1158*4882a593Smuzhiyun			resets = <&ccu RST_BUS_HDMI1>;
1159*4882a593Smuzhiyun			reset-names = "ctrl";
1160*4882a593Smuzhiyun			phys = <&hdmi_phy>;
1161*4882a593Smuzhiyun			phy-names = "phy";
1162*4882a593Smuzhiyun			status = "disabled";
1163*4882a593Smuzhiyun
1164*4882a593Smuzhiyun			ports {
1165*4882a593Smuzhiyun				#address-cells = <1>;
1166*4882a593Smuzhiyun				#size-cells = <0>;
1167*4882a593Smuzhiyun
1168*4882a593Smuzhiyun				hdmi_in: port@0 {
1169*4882a593Smuzhiyun					reg = <0>;
1170*4882a593Smuzhiyun
1171*4882a593Smuzhiyun					hdmi_in_tcon1: endpoint {
1172*4882a593Smuzhiyun						remote-endpoint = <&tcon1_out_hdmi>;
1173*4882a593Smuzhiyun					};
1174*4882a593Smuzhiyun				};
1175*4882a593Smuzhiyun
1176*4882a593Smuzhiyun				hdmi_out: port@1 {
1177*4882a593Smuzhiyun					reg = <1>;
1178*4882a593Smuzhiyun				};
1179*4882a593Smuzhiyun			};
1180*4882a593Smuzhiyun		};
1181*4882a593Smuzhiyun
1182*4882a593Smuzhiyun		hdmi_phy: hdmi-phy@1ef0000 {
1183*4882a593Smuzhiyun			compatible = "allwinner,sun50i-a64-hdmi-phy";
1184*4882a593Smuzhiyun			reg = <0x01ef0000 0x10000>;
1185*4882a593Smuzhiyun			clocks = <&ccu CLK_BUS_HDMI>, <&ccu CLK_HDMI_DDC>,
1186*4882a593Smuzhiyun				 <&ccu CLK_PLL_VIDEO0>;
1187*4882a593Smuzhiyun			clock-names = "bus", "mod", "pll-0";
1188*4882a593Smuzhiyun			resets = <&ccu RST_BUS_HDMI0>;
1189*4882a593Smuzhiyun			reset-names = "phy";
1190*4882a593Smuzhiyun			#phy-cells = <0>;
1191*4882a593Smuzhiyun		};
1192*4882a593Smuzhiyun
1193*4882a593Smuzhiyun		rtc: rtc@1f00000 {
1194*4882a593Smuzhiyun			compatible = "allwinner,sun50i-a64-rtc",
1195*4882a593Smuzhiyun				     "allwinner,sun8i-h3-rtc";
1196*4882a593Smuzhiyun			reg = <0x01f00000 0x400>;
1197*4882a593Smuzhiyun			interrupts = <GIC_SPI 40 IRQ_TYPE_LEVEL_HIGH>,
1198*4882a593Smuzhiyun				     <GIC_SPI 41 IRQ_TYPE_LEVEL_HIGH>;
1199*4882a593Smuzhiyun			clock-output-names = "osc32k", "osc32k-out", "iosc";
1200*4882a593Smuzhiyun			clocks = <&osc32k>;
1201*4882a593Smuzhiyun			#clock-cells = <1>;
1202*4882a593Smuzhiyun		};
1203*4882a593Smuzhiyun
1204*4882a593Smuzhiyun		r_intc: interrupt-controller@1f00c00 {
1205*4882a593Smuzhiyun			compatible = "allwinner,sun50i-a64-r-intc",
1206*4882a593Smuzhiyun				     "allwinner,sun6i-a31-r-intc";
1207*4882a593Smuzhiyun			interrupt-controller;
1208*4882a593Smuzhiyun			#interrupt-cells = <2>;
1209*4882a593Smuzhiyun			reg = <0x01f00c00 0x400>;
1210*4882a593Smuzhiyun			interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>;
1211*4882a593Smuzhiyun		};
1212*4882a593Smuzhiyun
1213*4882a593Smuzhiyun		r_ccu: clock@1f01400 {
1214*4882a593Smuzhiyun			compatible = "allwinner,sun50i-a64-r-ccu";
1215*4882a593Smuzhiyun			reg = <0x01f01400 0x100>;
1216*4882a593Smuzhiyun			clocks = <&osc24M>, <&rtc 0>, <&rtc 2>,
1217*4882a593Smuzhiyun				 <&ccu CLK_PLL_PERIPH0>;
1218*4882a593Smuzhiyun			clock-names = "hosc", "losc", "iosc", "pll-periph";
1219*4882a593Smuzhiyun			#clock-cells = <1>;
1220*4882a593Smuzhiyun			#reset-cells = <1>;
1221*4882a593Smuzhiyun		};
1222*4882a593Smuzhiyun
1223*4882a593Smuzhiyun		codec_analog: codec-analog@1f015c0 {
1224*4882a593Smuzhiyun			compatible = "allwinner,sun50i-a64-codec-analog";
1225*4882a593Smuzhiyun			reg = <0x01f015c0 0x4>;
1226*4882a593Smuzhiyun			status = "disabled";
1227*4882a593Smuzhiyun		};
1228*4882a593Smuzhiyun
1229*4882a593Smuzhiyun		r_i2c: i2c@1f02400 {
1230*4882a593Smuzhiyun			compatible = "allwinner,sun50i-a64-i2c",
1231*4882a593Smuzhiyun				     "allwinner,sun6i-a31-i2c";
1232*4882a593Smuzhiyun			reg = <0x01f02400 0x400>;
1233*4882a593Smuzhiyun			interrupts = <GIC_SPI 44 IRQ_TYPE_LEVEL_HIGH>;
1234*4882a593Smuzhiyun			clocks = <&r_ccu CLK_APB0_I2C>;
1235*4882a593Smuzhiyun			resets = <&r_ccu RST_APB0_I2C>;
1236*4882a593Smuzhiyun			status = "disabled";
1237*4882a593Smuzhiyun			#address-cells = <1>;
1238*4882a593Smuzhiyun			#size-cells = <0>;
1239*4882a593Smuzhiyun		};
1240*4882a593Smuzhiyun
1241*4882a593Smuzhiyun		r_ir: ir@1f02000 {
1242*4882a593Smuzhiyun			compatible = "allwinner,sun50i-a64-ir",
1243*4882a593Smuzhiyun				     "allwinner,sun6i-a31-ir";
1244*4882a593Smuzhiyun			reg = <0x01f02000 0x400>;
1245*4882a593Smuzhiyun			clocks = <&r_ccu CLK_APB0_IR>, <&r_ccu CLK_IR>;
1246*4882a593Smuzhiyun			clock-names = "apb", "ir";
1247*4882a593Smuzhiyun			resets = <&r_ccu RST_APB0_IR>;
1248*4882a593Smuzhiyun			interrupts = <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>;
1249*4882a593Smuzhiyun			pinctrl-names = "default";
1250*4882a593Smuzhiyun			pinctrl-0 = <&r_ir_rx_pin>;
1251*4882a593Smuzhiyun			status = "disabled";
1252*4882a593Smuzhiyun		};
1253*4882a593Smuzhiyun
1254*4882a593Smuzhiyun		r_pwm: pwm@1f03800 {
1255*4882a593Smuzhiyun			compatible = "allwinner,sun50i-a64-pwm",
1256*4882a593Smuzhiyun				     "allwinner,sun5i-a13-pwm";
1257*4882a593Smuzhiyun			reg = <0x01f03800 0x400>;
1258*4882a593Smuzhiyun			clocks = <&osc24M>;
1259*4882a593Smuzhiyun			pinctrl-names = "default";
1260*4882a593Smuzhiyun			pinctrl-0 = <&r_pwm_pin>;
1261*4882a593Smuzhiyun			#pwm-cells = <3>;
1262*4882a593Smuzhiyun			status = "disabled";
1263*4882a593Smuzhiyun		};
1264*4882a593Smuzhiyun
1265*4882a593Smuzhiyun		r_pio: pinctrl@1f02c00 {
1266*4882a593Smuzhiyun			compatible = "allwinner,sun50i-a64-r-pinctrl";
1267*4882a593Smuzhiyun			reg = <0x01f02c00 0x400>;
1268*4882a593Smuzhiyun			interrupts = <GIC_SPI 45 IRQ_TYPE_LEVEL_HIGH>;
1269*4882a593Smuzhiyun			clocks = <&r_ccu CLK_APB0_PIO>, <&osc24M>, <&osc32k>;
1270*4882a593Smuzhiyun			clock-names = "apb", "hosc", "losc";
1271*4882a593Smuzhiyun			gpio-controller;
1272*4882a593Smuzhiyun			#gpio-cells = <3>;
1273*4882a593Smuzhiyun			interrupt-controller;
1274*4882a593Smuzhiyun			#interrupt-cells = <3>;
1275*4882a593Smuzhiyun
1276*4882a593Smuzhiyun			r_i2c_pl89_pins: r-i2c-pl89-pins {
1277*4882a593Smuzhiyun				pins = "PL8", "PL9";
1278*4882a593Smuzhiyun				function = "s_i2c";
1279*4882a593Smuzhiyun			};
1280*4882a593Smuzhiyun
1281*4882a593Smuzhiyun			r_ir_rx_pin: r-ir-rx-pin {
1282*4882a593Smuzhiyun				pins = "PL11";
1283*4882a593Smuzhiyun				function = "s_cir_rx";
1284*4882a593Smuzhiyun			};
1285*4882a593Smuzhiyun
1286*4882a593Smuzhiyun			r_pwm_pin: r-pwm-pin {
1287*4882a593Smuzhiyun				pins = "PL10";
1288*4882a593Smuzhiyun				function = "s_pwm";
1289*4882a593Smuzhiyun			};
1290*4882a593Smuzhiyun
1291*4882a593Smuzhiyun			r_rsb_pins: r-rsb-pins {
1292*4882a593Smuzhiyun				pins = "PL0", "PL1";
1293*4882a593Smuzhiyun				function = "s_rsb";
1294*4882a593Smuzhiyun			};
1295*4882a593Smuzhiyun		};
1296*4882a593Smuzhiyun
1297*4882a593Smuzhiyun		r_rsb: rsb@1f03400 {
1298*4882a593Smuzhiyun			compatible = "allwinner,sun8i-a23-rsb";
1299*4882a593Smuzhiyun			reg = <0x01f03400 0x400>;
1300*4882a593Smuzhiyun			interrupts = <GIC_SPI 39 IRQ_TYPE_LEVEL_HIGH>;
1301*4882a593Smuzhiyun			clocks = <&r_ccu 6>;
1302*4882a593Smuzhiyun			clock-frequency = <3000000>;
1303*4882a593Smuzhiyun			resets = <&r_ccu 2>;
1304*4882a593Smuzhiyun			pinctrl-names = "default";
1305*4882a593Smuzhiyun			pinctrl-0 = <&r_rsb_pins>;
1306*4882a593Smuzhiyun			status = "disabled";
1307*4882a593Smuzhiyun			#address-cells = <1>;
1308*4882a593Smuzhiyun			#size-cells = <0>;
1309*4882a593Smuzhiyun		};
1310*4882a593Smuzhiyun
1311*4882a593Smuzhiyun		wdt0: watchdog@1c20ca0 {
1312*4882a593Smuzhiyun			compatible = "allwinner,sun50i-a64-wdt",
1313*4882a593Smuzhiyun				     "allwinner,sun6i-a31-wdt";
1314*4882a593Smuzhiyun			reg = <0x01c20ca0 0x20>;
1315*4882a593Smuzhiyun			interrupts = <GIC_SPI 25 IRQ_TYPE_LEVEL_HIGH>;
1316*4882a593Smuzhiyun			clocks = <&osc24M>;
1317*4882a593Smuzhiyun		};
1318*4882a593Smuzhiyun	};
1319*4882a593Smuzhiyun};
1320