1*4882a593Smuzhiyun// SPDX-License-Identifier: (GPL-2.0+ OR MIT) 2*4882a593Smuzhiyun/* 3*4882a593Smuzhiyun * Copyright (c) 2017 Andreas Färber 4*4882a593Smuzhiyun */ 5*4882a593Smuzhiyun 6*4882a593Smuzhiyun#include <dt-bindings/clock/actions,s900-cmu.h> 7*4882a593Smuzhiyun#include <dt-bindings/gpio/gpio.h> 8*4882a593Smuzhiyun#include <dt-bindings/interrupt-controller/arm-gic.h> 9*4882a593Smuzhiyun#include <dt-bindings/reset/actions,s900-reset.h> 10*4882a593Smuzhiyun 11*4882a593Smuzhiyun/ { 12*4882a593Smuzhiyun compatible = "actions,s900"; 13*4882a593Smuzhiyun interrupt-parent = <&gic>; 14*4882a593Smuzhiyun #address-cells = <2>; 15*4882a593Smuzhiyun #size-cells = <2>; 16*4882a593Smuzhiyun 17*4882a593Smuzhiyun cpus { 18*4882a593Smuzhiyun #address-cells = <2>; 19*4882a593Smuzhiyun #size-cells = <0>; 20*4882a593Smuzhiyun 21*4882a593Smuzhiyun cpu0: cpu@0 { 22*4882a593Smuzhiyun device_type = "cpu"; 23*4882a593Smuzhiyun compatible = "arm,cortex-a53"; 24*4882a593Smuzhiyun reg = <0x0 0x0>; 25*4882a593Smuzhiyun enable-method = "psci"; 26*4882a593Smuzhiyun }; 27*4882a593Smuzhiyun 28*4882a593Smuzhiyun cpu1: cpu@1 { 29*4882a593Smuzhiyun device_type = "cpu"; 30*4882a593Smuzhiyun compatible = "arm,cortex-a53"; 31*4882a593Smuzhiyun reg = <0x0 0x1>; 32*4882a593Smuzhiyun enable-method = "psci"; 33*4882a593Smuzhiyun }; 34*4882a593Smuzhiyun 35*4882a593Smuzhiyun cpu2: cpu@2 { 36*4882a593Smuzhiyun device_type = "cpu"; 37*4882a593Smuzhiyun compatible = "arm,cortex-a53"; 38*4882a593Smuzhiyun reg = <0x0 0x2>; 39*4882a593Smuzhiyun enable-method = "psci"; 40*4882a593Smuzhiyun }; 41*4882a593Smuzhiyun 42*4882a593Smuzhiyun cpu3: cpu@3 { 43*4882a593Smuzhiyun device_type = "cpu"; 44*4882a593Smuzhiyun compatible = "arm,cortex-a53"; 45*4882a593Smuzhiyun reg = <0x0 0x3>; 46*4882a593Smuzhiyun enable-method = "psci"; 47*4882a593Smuzhiyun }; 48*4882a593Smuzhiyun }; 49*4882a593Smuzhiyun 50*4882a593Smuzhiyun reserved-memory { 51*4882a593Smuzhiyun #address-cells = <2>; 52*4882a593Smuzhiyun #size-cells = <2>; 53*4882a593Smuzhiyun ranges; 54*4882a593Smuzhiyun 55*4882a593Smuzhiyun secmon@1f000000 { 56*4882a593Smuzhiyun reg = <0x0 0x1f000000 0x0 0x1000000>; 57*4882a593Smuzhiyun no-map; 58*4882a593Smuzhiyun }; 59*4882a593Smuzhiyun }; 60*4882a593Smuzhiyun 61*4882a593Smuzhiyun psci { 62*4882a593Smuzhiyun compatible = "arm,psci-0.2"; 63*4882a593Smuzhiyun method = "smc"; 64*4882a593Smuzhiyun }; 65*4882a593Smuzhiyun 66*4882a593Smuzhiyun arm-pmu { 67*4882a593Smuzhiyun compatible = "arm,cortex-a53-pmu"; 68*4882a593Smuzhiyun interrupts = <GIC_SPI 4 IRQ_TYPE_LEVEL_HIGH>, 69*4882a593Smuzhiyun <GIC_SPI 5 IRQ_TYPE_LEVEL_HIGH>, 70*4882a593Smuzhiyun <GIC_SPI 6 IRQ_TYPE_LEVEL_HIGH>, 71*4882a593Smuzhiyun <GIC_SPI 7 IRQ_TYPE_LEVEL_HIGH>; 72*4882a593Smuzhiyun interrupt-affinity = <&cpu0>, <&cpu1>, <&cpu2>, <&cpu3>; 73*4882a593Smuzhiyun }; 74*4882a593Smuzhiyun 75*4882a593Smuzhiyun timer { 76*4882a593Smuzhiyun compatible = "arm,armv8-timer"; 77*4882a593Smuzhiyun interrupts = <GIC_PPI 13 78*4882a593Smuzhiyun (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>, 79*4882a593Smuzhiyun <GIC_PPI 14 80*4882a593Smuzhiyun (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>, 81*4882a593Smuzhiyun <GIC_PPI 11 82*4882a593Smuzhiyun (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>, 83*4882a593Smuzhiyun <GIC_PPI 10 84*4882a593Smuzhiyun (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>; 85*4882a593Smuzhiyun }; 86*4882a593Smuzhiyun 87*4882a593Smuzhiyun hosc: hosc { 88*4882a593Smuzhiyun compatible = "fixed-clock"; 89*4882a593Smuzhiyun clock-frequency = <24000000>; 90*4882a593Smuzhiyun #clock-cells = <0>; 91*4882a593Smuzhiyun }; 92*4882a593Smuzhiyun 93*4882a593Smuzhiyun losc: losc { 94*4882a593Smuzhiyun compatible = "fixed-clock"; 95*4882a593Smuzhiyun clock-frequency = <32768>; 96*4882a593Smuzhiyun #clock-cells = <0>; 97*4882a593Smuzhiyun }; 98*4882a593Smuzhiyun 99*4882a593Smuzhiyun diff24M: diff24M { 100*4882a593Smuzhiyun compatible = "fixed-clock"; 101*4882a593Smuzhiyun clock-frequency = <24000000>; 102*4882a593Smuzhiyun #clock-cells = <0>; 103*4882a593Smuzhiyun }; 104*4882a593Smuzhiyun 105*4882a593Smuzhiyun soc { 106*4882a593Smuzhiyun compatible = "simple-bus"; 107*4882a593Smuzhiyun #address-cells = <2>; 108*4882a593Smuzhiyun #size-cells = <2>; 109*4882a593Smuzhiyun ranges; 110*4882a593Smuzhiyun 111*4882a593Smuzhiyun gic: interrupt-controller@e00f1000 { 112*4882a593Smuzhiyun compatible = "arm,gic-400"; 113*4882a593Smuzhiyun reg = <0x0 0xe00f1000 0x0 0x1000>, 114*4882a593Smuzhiyun <0x0 0xe00f2000 0x0 0x2000>, 115*4882a593Smuzhiyun <0x0 0xe00f4000 0x0 0x2000>, 116*4882a593Smuzhiyun <0x0 0xe00f6000 0x0 0x2000>; 117*4882a593Smuzhiyun interrupts = <GIC_PPI 9 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>; 118*4882a593Smuzhiyun interrupt-controller; 119*4882a593Smuzhiyun #interrupt-cells = <3>; 120*4882a593Smuzhiyun }; 121*4882a593Smuzhiyun 122*4882a593Smuzhiyun uart0: serial@e0120000 { 123*4882a593Smuzhiyun compatible = "actions,s900-uart", "actions,owl-uart"; 124*4882a593Smuzhiyun reg = <0x0 0xe0120000 0x0 0x2000>; 125*4882a593Smuzhiyun clocks = <&cmu CLK_UART0>; 126*4882a593Smuzhiyun interrupts = <GIC_SPI 29 IRQ_TYPE_LEVEL_HIGH>; 127*4882a593Smuzhiyun status = "disabled"; 128*4882a593Smuzhiyun }; 129*4882a593Smuzhiyun 130*4882a593Smuzhiyun uart1: serial@e0122000 { 131*4882a593Smuzhiyun compatible = "actions,s900-uart", "actions,owl-uart"; 132*4882a593Smuzhiyun reg = <0x0 0xe0122000 0x0 0x2000>; 133*4882a593Smuzhiyun clocks = <&cmu CLK_UART1>; 134*4882a593Smuzhiyun interrupts = <GIC_SPI 30 IRQ_TYPE_LEVEL_HIGH>; 135*4882a593Smuzhiyun status = "disabled"; 136*4882a593Smuzhiyun }; 137*4882a593Smuzhiyun 138*4882a593Smuzhiyun uart2: serial@e0124000 { 139*4882a593Smuzhiyun compatible = "actions,s900-uart", "actions,owl-uart"; 140*4882a593Smuzhiyun reg = <0x0 0xe0124000 0x0 0x2000>; 141*4882a593Smuzhiyun clocks = <&cmu CLK_UART2>; 142*4882a593Smuzhiyun interrupts = <GIC_SPI 31 IRQ_TYPE_LEVEL_HIGH>; 143*4882a593Smuzhiyun status = "disabled"; 144*4882a593Smuzhiyun }; 145*4882a593Smuzhiyun 146*4882a593Smuzhiyun uart3: serial@e0126000 { 147*4882a593Smuzhiyun compatible = "actions,s900-uart", "actions,owl-uart"; 148*4882a593Smuzhiyun reg = <0x0 0xe0126000 0x0 0x2000>; 149*4882a593Smuzhiyun clocks = <&cmu CLK_UART3>; 150*4882a593Smuzhiyun interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>; 151*4882a593Smuzhiyun status = "disabled"; 152*4882a593Smuzhiyun }; 153*4882a593Smuzhiyun 154*4882a593Smuzhiyun uart4: serial@e0128000 { 155*4882a593Smuzhiyun compatible = "actions,s900-uart", "actions,owl-uart"; 156*4882a593Smuzhiyun reg = <0x0 0xe0128000 0x0 0x2000>; 157*4882a593Smuzhiyun clocks = <&cmu CLK_UART4>; 158*4882a593Smuzhiyun interrupts = <GIC_SPI 33 IRQ_TYPE_LEVEL_HIGH>; 159*4882a593Smuzhiyun status = "disabled"; 160*4882a593Smuzhiyun }; 161*4882a593Smuzhiyun 162*4882a593Smuzhiyun uart5: serial@e012a000 { 163*4882a593Smuzhiyun compatible = "actions,s900-uart", "actions,owl-uart"; 164*4882a593Smuzhiyun reg = <0x0 0xe012a000 0x0 0x2000>; 165*4882a593Smuzhiyun clocks = <&cmu CLK_UART5>; 166*4882a593Smuzhiyun interrupts = <GIC_SPI 34 IRQ_TYPE_LEVEL_HIGH>; 167*4882a593Smuzhiyun status = "disabled"; 168*4882a593Smuzhiyun }; 169*4882a593Smuzhiyun 170*4882a593Smuzhiyun uart6: serial@e012c000 { 171*4882a593Smuzhiyun compatible = "actions,s900-uart", "actions,owl-uart"; 172*4882a593Smuzhiyun reg = <0x0 0xe012c000 0x0 0x2000>; 173*4882a593Smuzhiyun clocks = <&cmu CLK_UART6>; 174*4882a593Smuzhiyun interrupts = <GIC_SPI 35 IRQ_TYPE_LEVEL_HIGH>; 175*4882a593Smuzhiyun status = "disabled"; 176*4882a593Smuzhiyun }; 177*4882a593Smuzhiyun 178*4882a593Smuzhiyun sps: power-controller@e012e000 { 179*4882a593Smuzhiyun compatible = "actions,s900-sps"; 180*4882a593Smuzhiyun reg = <0x0 0xe012e000 0x0 0x2000>; 181*4882a593Smuzhiyun #power-domain-cells = <1>; 182*4882a593Smuzhiyun }; 183*4882a593Smuzhiyun 184*4882a593Smuzhiyun cmu: clock-controller@e0160000 { 185*4882a593Smuzhiyun compatible = "actions,s900-cmu"; 186*4882a593Smuzhiyun reg = <0x0 0xe0160000 0x0 0x1000>; 187*4882a593Smuzhiyun clocks = <&hosc>, <&losc>; 188*4882a593Smuzhiyun #clock-cells = <1>; 189*4882a593Smuzhiyun #reset-cells = <1>; 190*4882a593Smuzhiyun }; 191*4882a593Smuzhiyun 192*4882a593Smuzhiyun i2c0: i2c@e0170000 { 193*4882a593Smuzhiyun compatible = "actions,s900-i2c"; 194*4882a593Smuzhiyun reg = <0 0xe0170000 0 0x1000>; 195*4882a593Smuzhiyun clocks = <&cmu CLK_I2C0>; 196*4882a593Smuzhiyun interrupts = <GIC_SPI 25 IRQ_TYPE_LEVEL_HIGH>; 197*4882a593Smuzhiyun #address-cells = <1>; 198*4882a593Smuzhiyun #size-cells = <0>; 199*4882a593Smuzhiyun status = "disabled"; 200*4882a593Smuzhiyun }; 201*4882a593Smuzhiyun 202*4882a593Smuzhiyun i2c1: i2c@e0172000 { 203*4882a593Smuzhiyun compatible = "actions,s900-i2c"; 204*4882a593Smuzhiyun reg = <0 0xe0172000 0 0x1000>; 205*4882a593Smuzhiyun clocks = <&cmu CLK_I2C1>; 206*4882a593Smuzhiyun interrupts = <GIC_SPI 26 IRQ_TYPE_LEVEL_HIGH>; 207*4882a593Smuzhiyun #address-cells = <1>; 208*4882a593Smuzhiyun #size-cells = <0>; 209*4882a593Smuzhiyun status = "disabled"; 210*4882a593Smuzhiyun }; 211*4882a593Smuzhiyun 212*4882a593Smuzhiyun i2c2: i2c@e0174000 { 213*4882a593Smuzhiyun compatible = "actions,s900-i2c"; 214*4882a593Smuzhiyun reg = <0 0xe0174000 0 0x1000>; 215*4882a593Smuzhiyun clocks = <&cmu CLK_I2C2>; 216*4882a593Smuzhiyun interrupts = <GIC_SPI 27 IRQ_TYPE_LEVEL_HIGH>; 217*4882a593Smuzhiyun #address-cells = <1>; 218*4882a593Smuzhiyun #size-cells = <0>; 219*4882a593Smuzhiyun status = "disabled"; 220*4882a593Smuzhiyun }; 221*4882a593Smuzhiyun 222*4882a593Smuzhiyun i2c3: i2c@e0176000 { 223*4882a593Smuzhiyun compatible = "actions,s900-i2c"; 224*4882a593Smuzhiyun reg = <0 0xe0176000 0 0x1000>; 225*4882a593Smuzhiyun clocks = <&cmu CLK_I2C3>; 226*4882a593Smuzhiyun interrupts = <GIC_SPI 28 IRQ_TYPE_LEVEL_HIGH>; 227*4882a593Smuzhiyun #address-cells = <1>; 228*4882a593Smuzhiyun #size-cells = <0>; 229*4882a593Smuzhiyun status = "disabled"; 230*4882a593Smuzhiyun }; 231*4882a593Smuzhiyun 232*4882a593Smuzhiyun i2c4: i2c@e0178000 { 233*4882a593Smuzhiyun compatible = "actions,s900-i2c"; 234*4882a593Smuzhiyun reg = <0 0xe0178000 0 0x1000>; 235*4882a593Smuzhiyun clocks = <&cmu CLK_I2C4>; 236*4882a593Smuzhiyun interrupts = <GIC_SPI 8 IRQ_TYPE_LEVEL_HIGH>; 237*4882a593Smuzhiyun #address-cells = <1>; 238*4882a593Smuzhiyun #size-cells = <0>; 239*4882a593Smuzhiyun status = "disabled"; 240*4882a593Smuzhiyun }; 241*4882a593Smuzhiyun 242*4882a593Smuzhiyun i2c5: i2c@e017a000 { 243*4882a593Smuzhiyun compatible = "actions,s900-i2c"; 244*4882a593Smuzhiyun reg = <0 0xe017a000 0 0x1000>; 245*4882a593Smuzhiyun clocks = <&cmu CLK_I2C5>; 246*4882a593Smuzhiyun interrupts = <GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>; 247*4882a593Smuzhiyun #address-cells = <1>; 248*4882a593Smuzhiyun #size-cells = <0>; 249*4882a593Smuzhiyun status = "disabled"; 250*4882a593Smuzhiyun }; 251*4882a593Smuzhiyun 252*4882a593Smuzhiyun pinctrl: pinctrl@e01b0000 { 253*4882a593Smuzhiyun compatible = "actions,s900-pinctrl"; 254*4882a593Smuzhiyun reg = <0x0 0xe01b0000 0x0 0x1000>; 255*4882a593Smuzhiyun clocks = <&cmu CLK_GPIO>; 256*4882a593Smuzhiyun gpio-controller; 257*4882a593Smuzhiyun gpio-ranges = <&pinctrl 0 0 146>; 258*4882a593Smuzhiyun #gpio-cells = <2>; 259*4882a593Smuzhiyun interrupt-controller; 260*4882a593Smuzhiyun #interrupt-cells = <2>; 261*4882a593Smuzhiyun interrupts = <GIC_SPI 36 IRQ_TYPE_LEVEL_HIGH>, 262*4882a593Smuzhiyun <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>, 263*4882a593Smuzhiyun <GIC_SPI 38 IRQ_TYPE_LEVEL_HIGH>, 264*4882a593Smuzhiyun <GIC_SPI 39 IRQ_TYPE_LEVEL_HIGH>, 265*4882a593Smuzhiyun <GIC_SPI 40 IRQ_TYPE_LEVEL_HIGH>, 266*4882a593Smuzhiyun <GIC_SPI 16 IRQ_TYPE_LEVEL_HIGH>; 267*4882a593Smuzhiyun }; 268*4882a593Smuzhiyun 269*4882a593Smuzhiyun timer: timer@e0228000 { 270*4882a593Smuzhiyun compatible = "actions,s900-timer"; 271*4882a593Smuzhiyun reg = <0x0 0xe0228000 0x0 0x8000>; 272*4882a593Smuzhiyun interrupts = <GIC_SPI 11 IRQ_TYPE_LEVEL_HIGH>; 273*4882a593Smuzhiyun interrupt-names = "timer1"; 274*4882a593Smuzhiyun }; 275*4882a593Smuzhiyun 276*4882a593Smuzhiyun dma: dma-controller@e0260000 { 277*4882a593Smuzhiyun compatible = "actions,s900-dma"; 278*4882a593Smuzhiyun reg = <0x0 0xe0260000 0x0 0x1000>; 279*4882a593Smuzhiyun interrupts = <GIC_SPI 57 IRQ_TYPE_LEVEL_HIGH>, 280*4882a593Smuzhiyun <GIC_SPI 58 IRQ_TYPE_LEVEL_HIGH>, 281*4882a593Smuzhiyun <GIC_SPI 59 IRQ_TYPE_LEVEL_HIGH>, 282*4882a593Smuzhiyun <GIC_SPI 60 IRQ_TYPE_LEVEL_HIGH>; 283*4882a593Smuzhiyun #dma-cells = <1>; 284*4882a593Smuzhiyun dma-channels = <12>; 285*4882a593Smuzhiyun dma-requests = <46>; 286*4882a593Smuzhiyun clocks = <&cmu CLK_DMAC>; 287*4882a593Smuzhiyun }; 288*4882a593Smuzhiyun 289*4882a593Smuzhiyun mmc0: mmc@e0330000 { 290*4882a593Smuzhiyun compatible = "actions,owl-mmc"; 291*4882a593Smuzhiyun reg = <0x0 0xe0330000 0x0 0x4000>; 292*4882a593Smuzhiyun interrupts = <GIC_SPI 42 IRQ_TYPE_LEVEL_HIGH>; 293*4882a593Smuzhiyun clocks = <&cmu CLK_SD0>; 294*4882a593Smuzhiyun resets = <&cmu RESET_SD0>; 295*4882a593Smuzhiyun dmas = <&dma 2>; 296*4882a593Smuzhiyun dma-names = "mmc"; 297*4882a593Smuzhiyun status = "disabled"; 298*4882a593Smuzhiyun }; 299*4882a593Smuzhiyun 300*4882a593Smuzhiyun mmc1: mmc@e0334000 { 301*4882a593Smuzhiyun compatible = "actions,owl-mmc"; 302*4882a593Smuzhiyun reg = <0x0 0xe0334000 0x0 0x4000>; 303*4882a593Smuzhiyun interrupts = <GIC_SPI 43 IRQ_TYPE_LEVEL_HIGH>; 304*4882a593Smuzhiyun clocks = <&cmu CLK_SD1>; 305*4882a593Smuzhiyun resets = <&cmu RESET_SD1>; 306*4882a593Smuzhiyun dmas = <&dma 3>; 307*4882a593Smuzhiyun dma-names = "mmc"; 308*4882a593Smuzhiyun status = "disabled"; 309*4882a593Smuzhiyun }; 310*4882a593Smuzhiyun 311*4882a593Smuzhiyun mmc2: mmc@e0338000 { 312*4882a593Smuzhiyun compatible = "actions,owl-mmc"; 313*4882a593Smuzhiyun reg = <0x0 0xe0338000 0x0 0x4000>; 314*4882a593Smuzhiyun interrupts = <GIC_SPI 44 IRQ_TYPE_LEVEL_HIGH>; 315*4882a593Smuzhiyun clocks = <&cmu CLK_SD2>; 316*4882a593Smuzhiyun resets = <&cmu RESET_SD2>; 317*4882a593Smuzhiyun dmas = <&dma 4>; 318*4882a593Smuzhiyun dma-names = "mmc"; 319*4882a593Smuzhiyun status = "disabled"; 320*4882a593Smuzhiyun }; 321*4882a593Smuzhiyun 322*4882a593Smuzhiyun mmc3: mmc@e033c000 { 323*4882a593Smuzhiyun compatible = "actions,owl-mmc"; 324*4882a593Smuzhiyun reg = <0x0 0xe033c000 0x0 0x4000>; 325*4882a593Smuzhiyun interrupts = <GIC_SPI 62 IRQ_TYPE_LEVEL_HIGH>; 326*4882a593Smuzhiyun clocks = <&cmu CLK_SD3>; 327*4882a593Smuzhiyun resets = <&cmu RESET_SD3>; 328*4882a593Smuzhiyun dmas = <&dma 46>; 329*4882a593Smuzhiyun dma-names = "mmc"; 330*4882a593Smuzhiyun status = "disabled"; 331*4882a593Smuzhiyun }; 332*4882a593Smuzhiyun }; 333*4882a593Smuzhiyun}; 334